paging_tmpl.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. /*
  20. * We need the mmu code to access both 32-bit and 64-bit guest ptes,
  21. * so the code in this file is compiled twice, once per pte size.
  22. */
  23. #if PTTYPE == 64
  24. #define pt_element_t u64
  25. #define guest_walker guest_walker64
  26. #define FNAME(name) paging##64_##name
  27. #define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
  28. #define PT_DIR_BASE_ADDR_MASK PT64_DIR_BASE_ADDR_MASK
  29. #define PT_INDEX(addr, level) PT64_INDEX(addr, level)
  30. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  31. #define PT_LEVEL_MASK(level) PT64_LEVEL_MASK(level)
  32. #define PT_LEVEL_BITS PT64_LEVEL_BITS
  33. #ifdef CONFIG_X86_64
  34. #define PT_MAX_FULL_LEVELS 4
  35. #else
  36. #define PT_MAX_FULL_LEVELS 2
  37. #endif
  38. #elif PTTYPE == 32
  39. #define pt_element_t u32
  40. #define guest_walker guest_walker32
  41. #define FNAME(name) paging##32_##name
  42. #define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
  43. #define PT_DIR_BASE_ADDR_MASK PT32_DIR_BASE_ADDR_MASK
  44. #define PT_INDEX(addr, level) PT32_INDEX(addr, level)
  45. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  46. #define PT_LEVEL_MASK(level) PT32_LEVEL_MASK(level)
  47. #define PT_LEVEL_BITS PT32_LEVEL_BITS
  48. #define PT_MAX_FULL_LEVELS 2
  49. #else
  50. #error Invalid PTTYPE value
  51. #endif
  52. /*
  53. * The guest_walker structure emulates the behavior of the hardware page
  54. * table walker.
  55. */
  56. struct guest_walker {
  57. int level;
  58. gfn_t table_gfn[PT_MAX_FULL_LEVELS];
  59. pt_element_t pte;
  60. pt_element_t inherited_ar;
  61. gfn_t gfn;
  62. u32 error_code;
  63. };
  64. /*
  65. * Fetch a guest pte for a guest virtual address
  66. */
  67. static int FNAME(walk_addr)(struct guest_walker *walker,
  68. struct kvm_vcpu *vcpu, gva_t addr,
  69. int write_fault, int user_fault, int fetch_fault)
  70. {
  71. struct page *page;
  72. pt_element_t *table;
  73. pt_element_t pte;
  74. gfn_t table_gfn;
  75. unsigned index;
  76. gpa_t pte_gpa;
  77. pgprintk("%s: addr %lx\n", __FUNCTION__, addr);
  78. walker->level = vcpu->mmu.root_level;
  79. pte = vcpu->cr3;
  80. #if PTTYPE == 64
  81. if (!is_long_mode(vcpu)) {
  82. pte = vcpu->pdptrs[(addr >> 30) & 3];
  83. if (!is_present_pte(pte))
  84. goto not_present;
  85. --walker->level;
  86. }
  87. #endif
  88. ASSERT((!is_long_mode(vcpu) && is_pae(vcpu)) ||
  89. (vcpu->cr3 & CR3_NONPAE_RESERVED_BITS) == 0);
  90. walker->inherited_ar = PT_USER_MASK | PT_WRITABLE_MASK;
  91. for (;;) {
  92. index = PT_INDEX(addr, walker->level);
  93. table_gfn = (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  94. walker->table_gfn[walker->level - 1] = table_gfn;
  95. pgprintk("%s: table_gfn[%d] %lx\n", __FUNCTION__,
  96. walker->level - 1, table_gfn);
  97. page = gfn_to_page(vcpu->kvm, (pte & PT64_BASE_ADDR_MASK)
  98. >> PAGE_SHIFT);
  99. table = kmap_atomic(page, KM_USER0);
  100. pte = table[index];
  101. kunmap_atomic(table, KM_USER0);
  102. if (!is_present_pte(pte))
  103. goto not_present;
  104. if (write_fault && !is_writeble_pte(pte))
  105. if (user_fault || is_write_protection(vcpu))
  106. goto access_error;
  107. if (user_fault && !(pte & PT_USER_MASK))
  108. goto access_error;
  109. #if PTTYPE == 64
  110. if (fetch_fault && is_nx(vcpu) && (pte & PT64_NX_MASK))
  111. goto access_error;
  112. #endif
  113. if (!(pte & PT_ACCESSED_MASK)) {
  114. mark_page_dirty(vcpu->kvm, table_gfn);
  115. pte |= PT_ACCESSED_MASK;
  116. table = kmap_atomic(page, KM_USER0);
  117. table[index] = pte;
  118. kunmap_atomic(table, KM_USER0);
  119. }
  120. if (walker->level == PT_PAGE_TABLE_LEVEL) {
  121. walker->gfn = (pte & PT_BASE_ADDR_MASK) >> PAGE_SHIFT;
  122. break;
  123. }
  124. if (walker->level == PT_DIRECTORY_LEVEL
  125. && (pte & PT_PAGE_SIZE_MASK)
  126. && (PTTYPE == 64 || is_pse(vcpu))) {
  127. walker->gfn = (pte & PT_DIR_BASE_ADDR_MASK)
  128. >> PAGE_SHIFT;
  129. walker->gfn += PT_INDEX(addr, PT_PAGE_TABLE_LEVEL);
  130. break;
  131. }
  132. walker->inherited_ar &= pte;
  133. --walker->level;
  134. }
  135. if (write_fault && !is_dirty_pte(pte)) {
  136. mark_page_dirty(vcpu->kvm, table_gfn);
  137. pte |= PT_DIRTY_MASK;
  138. table = kmap_atomic(page, KM_USER0);
  139. table[index] = pte;
  140. kunmap_atomic(table, KM_USER0);
  141. pte_gpa = table_gfn << PAGE_SHIFT;
  142. pte_gpa += index * sizeof(pt_element_t);
  143. kvm_mmu_pte_write(vcpu, pte_gpa, (u8 *)&pte, sizeof(pte));
  144. }
  145. walker->pte = pte;
  146. pgprintk("%s: pte %llx\n", __FUNCTION__, (u64)pte);
  147. return 1;
  148. not_present:
  149. walker->error_code = 0;
  150. goto err;
  151. access_error:
  152. walker->error_code = PFERR_PRESENT_MASK;
  153. err:
  154. if (write_fault)
  155. walker->error_code |= PFERR_WRITE_MASK;
  156. if (user_fault)
  157. walker->error_code |= PFERR_USER_MASK;
  158. if (fetch_fault)
  159. walker->error_code |= PFERR_FETCH_MASK;
  160. return 0;
  161. }
  162. static void FNAME(set_pte_common)(struct kvm_vcpu *vcpu,
  163. u64 *shadow_pte,
  164. gpa_t gaddr,
  165. pt_element_t gpte,
  166. u64 access_bits,
  167. int user_fault,
  168. int write_fault,
  169. int *ptwrite,
  170. struct guest_walker *walker,
  171. gfn_t gfn)
  172. {
  173. hpa_t paddr;
  174. int dirty = gpte & PT_DIRTY_MASK;
  175. u64 spte;
  176. int was_rmapped = is_rmap_pte(*shadow_pte);
  177. pgprintk("%s: spte %llx gpte %llx access %llx write_fault %d"
  178. " user_fault %d gfn %lx\n",
  179. __FUNCTION__, *shadow_pte, (u64)gpte, access_bits,
  180. write_fault, user_fault, gfn);
  181. /*
  182. * We don't set the accessed bit, since we sometimes want to see
  183. * whether the guest actually used the pte (in order to detect
  184. * demand paging).
  185. */
  186. spte = PT_PRESENT_MASK | PT_DIRTY_MASK;
  187. spte |= gpte & PT64_NX_MASK;
  188. if (!dirty)
  189. access_bits &= ~PT_WRITABLE_MASK;
  190. paddr = gpa_to_hpa(vcpu->kvm, gaddr & PT64_BASE_ADDR_MASK);
  191. spte |= PT_PRESENT_MASK;
  192. if (access_bits & PT_USER_MASK)
  193. spte |= PT_USER_MASK;
  194. if (is_error_hpa(paddr)) {
  195. set_shadow_pte(shadow_pte,
  196. shadow_trap_nonpresent_pte | PT_SHADOW_IO_MARK);
  197. return;
  198. }
  199. spte |= paddr;
  200. if ((access_bits & PT_WRITABLE_MASK)
  201. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  202. struct kvm_mmu_page *shadow;
  203. spte |= PT_WRITABLE_MASK;
  204. if (user_fault) {
  205. mmu_unshadow(vcpu->kvm, gfn);
  206. goto unshadowed;
  207. }
  208. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  209. if (shadow) {
  210. pgprintk("%s: found shadow page for %lx, marking ro\n",
  211. __FUNCTION__, gfn);
  212. access_bits &= ~PT_WRITABLE_MASK;
  213. if (is_writeble_pte(spte)) {
  214. spte &= ~PT_WRITABLE_MASK;
  215. kvm_x86_ops->tlb_flush(vcpu);
  216. }
  217. if (write_fault)
  218. *ptwrite = 1;
  219. }
  220. }
  221. unshadowed:
  222. if (access_bits & PT_WRITABLE_MASK)
  223. mark_page_dirty(vcpu->kvm, gaddr >> PAGE_SHIFT);
  224. pgprintk("%s: setting spte %llx\n", __FUNCTION__, spte);
  225. set_shadow_pte(shadow_pte, spte);
  226. page_header_update_slot(vcpu->kvm, shadow_pte, gaddr);
  227. if (!was_rmapped)
  228. rmap_add(vcpu, shadow_pte, (gaddr & PT64_BASE_ADDR_MASK)
  229. >> PAGE_SHIFT);
  230. if (!ptwrite || !*ptwrite)
  231. vcpu->last_pte_updated = shadow_pte;
  232. }
  233. static void FNAME(set_pte)(struct kvm_vcpu *vcpu, pt_element_t gpte,
  234. u64 *shadow_pte, u64 access_bits,
  235. int user_fault, int write_fault, int *ptwrite,
  236. struct guest_walker *walker, gfn_t gfn)
  237. {
  238. access_bits &= gpte;
  239. FNAME(set_pte_common)(vcpu, shadow_pte, gpte & PT_BASE_ADDR_MASK,
  240. gpte, access_bits, user_fault, write_fault,
  241. ptwrite, walker, gfn);
  242. }
  243. static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *page,
  244. u64 *spte, const void *pte, int bytes,
  245. int offset_in_pte)
  246. {
  247. pt_element_t gpte;
  248. gpte = *(const pt_element_t *)pte;
  249. if (~gpte & (PT_PRESENT_MASK | PT_ACCESSED_MASK)) {
  250. if (!offset_in_pte && !is_present_pte(gpte))
  251. set_shadow_pte(spte, shadow_notrap_nonpresent_pte);
  252. return;
  253. }
  254. if (bytes < sizeof(pt_element_t))
  255. return;
  256. pgprintk("%s: gpte %llx spte %p\n", __FUNCTION__, (u64)gpte, spte);
  257. FNAME(set_pte)(vcpu, gpte, spte, PT_USER_MASK | PT_WRITABLE_MASK, 0,
  258. 0, NULL, NULL,
  259. (gpte & PT_BASE_ADDR_MASK) >> PAGE_SHIFT);
  260. }
  261. static void FNAME(set_pde)(struct kvm_vcpu *vcpu, pt_element_t gpde,
  262. u64 *shadow_pte, u64 access_bits,
  263. int user_fault, int write_fault, int *ptwrite,
  264. struct guest_walker *walker, gfn_t gfn)
  265. {
  266. gpa_t gaddr;
  267. access_bits &= gpde;
  268. gaddr = (gpa_t)gfn << PAGE_SHIFT;
  269. if (PTTYPE == 32 && is_cpuid_PSE36())
  270. gaddr |= (gpde & PT32_DIR_PSE36_MASK) <<
  271. (32 - PT32_DIR_PSE36_SHIFT);
  272. FNAME(set_pte_common)(vcpu, shadow_pte, gaddr,
  273. gpde, access_bits, user_fault, write_fault,
  274. ptwrite, walker, gfn);
  275. }
  276. /*
  277. * Fetch a shadow pte for a specific level in the paging hierarchy.
  278. */
  279. static u64 *FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
  280. struct guest_walker *walker,
  281. int user_fault, int write_fault, int *ptwrite)
  282. {
  283. hpa_t shadow_addr;
  284. int level;
  285. u64 *shadow_ent;
  286. u64 *prev_shadow_ent = NULL;
  287. if (!is_present_pte(walker->pte))
  288. return NULL;
  289. shadow_addr = vcpu->mmu.root_hpa;
  290. level = vcpu->mmu.shadow_root_level;
  291. if (level == PT32E_ROOT_LEVEL) {
  292. shadow_addr = vcpu->mmu.pae_root[(addr >> 30) & 3];
  293. shadow_addr &= PT64_BASE_ADDR_MASK;
  294. --level;
  295. }
  296. for (; ; level--) {
  297. u32 index = SHADOW_PT_INDEX(addr, level);
  298. struct kvm_mmu_page *shadow_page;
  299. u64 shadow_pte;
  300. int metaphysical;
  301. gfn_t table_gfn;
  302. unsigned hugepage_access = 0;
  303. shadow_ent = ((u64 *)__va(shadow_addr)) + index;
  304. if (is_shadow_present_pte(*shadow_ent)) {
  305. if (level == PT_PAGE_TABLE_LEVEL)
  306. break;
  307. shadow_addr = *shadow_ent & PT64_BASE_ADDR_MASK;
  308. prev_shadow_ent = shadow_ent;
  309. continue;
  310. }
  311. if (level == PT_PAGE_TABLE_LEVEL)
  312. break;
  313. if (level - 1 == PT_PAGE_TABLE_LEVEL
  314. && walker->level == PT_DIRECTORY_LEVEL) {
  315. metaphysical = 1;
  316. hugepage_access = walker->pte;
  317. hugepage_access &= PT_USER_MASK | PT_WRITABLE_MASK;
  318. if (!is_dirty_pte(walker->pte))
  319. hugepage_access &= ~PT_WRITABLE_MASK;
  320. hugepage_access >>= PT_WRITABLE_SHIFT;
  321. if (walker->pte & PT64_NX_MASK)
  322. hugepage_access |= (1 << 2);
  323. table_gfn = (walker->pte & PT_BASE_ADDR_MASK)
  324. >> PAGE_SHIFT;
  325. } else {
  326. metaphysical = 0;
  327. table_gfn = walker->table_gfn[level - 2];
  328. }
  329. shadow_page = kvm_mmu_get_page(vcpu, table_gfn, addr, level-1,
  330. metaphysical, hugepage_access,
  331. shadow_ent);
  332. shadow_addr = __pa(shadow_page->spt);
  333. shadow_pte = shadow_addr | PT_PRESENT_MASK | PT_ACCESSED_MASK
  334. | PT_WRITABLE_MASK | PT_USER_MASK;
  335. *shadow_ent = shadow_pte;
  336. prev_shadow_ent = shadow_ent;
  337. }
  338. if (walker->level == PT_DIRECTORY_LEVEL) {
  339. FNAME(set_pde)(vcpu, walker->pte, shadow_ent,
  340. walker->inherited_ar, user_fault, write_fault,
  341. ptwrite, walker, walker->gfn);
  342. } else {
  343. ASSERT(walker->level == PT_PAGE_TABLE_LEVEL);
  344. FNAME(set_pte)(vcpu, walker->pte, shadow_ent,
  345. walker->inherited_ar, user_fault, write_fault,
  346. ptwrite, walker, walker->gfn);
  347. }
  348. return shadow_ent;
  349. }
  350. /*
  351. * Page fault handler. There are several causes for a page fault:
  352. * - there is no shadow pte for the guest pte
  353. * - write access through a shadow pte marked read only so that we can set
  354. * the dirty bit
  355. * - write access to a shadow pte marked read only so we can update the page
  356. * dirty bitmap, when userspace requests it
  357. * - mmio access; in this case we will never install a present shadow pte
  358. * - normal guest page fault due to the guest pte marked not present, not
  359. * writable, or not executable
  360. *
  361. * Returns: 1 if we need to emulate the instruction, 0 otherwise, or
  362. * a negative value on error.
  363. */
  364. static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr,
  365. u32 error_code)
  366. {
  367. int write_fault = error_code & PFERR_WRITE_MASK;
  368. int user_fault = error_code & PFERR_USER_MASK;
  369. int fetch_fault = error_code & PFERR_FETCH_MASK;
  370. struct guest_walker walker;
  371. u64 *shadow_pte;
  372. int write_pt = 0;
  373. int r;
  374. pgprintk("%s: addr %lx err %x\n", __FUNCTION__, addr, error_code);
  375. kvm_mmu_audit(vcpu, "pre page fault");
  376. r = mmu_topup_memory_caches(vcpu);
  377. if (r)
  378. return r;
  379. /*
  380. * Look up the shadow pte for the faulting address.
  381. */
  382. r = FNAME(walk_addr)(&walker, vcpu, addr, write_fault, user_fault,
  383. fetch_fault);
  384. /*
  385. * The page is not mapped by the guest. Let the guest handle it.
  386. */
  387. if (!r) {
  388. pgprintk("%s: guest page fault\n", __FUNCTION__);
  389. inject_page_fault(vcpu, addr, walker.error_code);
  390. vcpu->last_pt_write_count = 0; /* reset fork detector */
  391. return 0;
  392. }
  393. shadow_pte = FNAME(fetch)(vcpu, addr, &walker, user_fault, write_fault,
  394. &write_pt);
  395. pgprintk("%s: shadow pte %p %llx ptwrite %d\n", __FUNCTION__,
  396. shadow_pte, *shadow_pte, write_pt);
  397. if (!write_pt)
  398. vcpu->last_pt_write_count = 0; /* reset fork detector */
  399. /*
  400. * mmio: emulate if accessible, otherwise its a guest fault.
  401. */
  402. if (is_io_pte(*shadow_pte))
  403. return 1;
  404. ++vcpu->stat.pf_fixed;
  405. kvm_mmu_audit(vcpu, "post page fault (fixed)");
  406. return write_pt;
  407. }
  408. static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr)
  409. {
  410. struct guest_walker walker;
  411. gpa_t gpa = UNMAPPED_GVA;
  412. int r;
  413. r = FNAME(walk_addr)(&walker, vcpu, vaddr, 0, 0, 0);
  414. if (r) {
  415. gpa = (gpa_t)walker.gfn << PAGE_SHIFT;
  416. gpa |= vaddr & ~PAGE_MASK;
  417. }
  418. return gpa;
  419. }
  420. static void FNAME(prefetch_page)(struct kvm_vcpu *vcpu,
  421. struct kvm_mmu_page *sp)
  422. {
  423. int i;
  424. pt_element_t *gpt;
  425. if (sp->role.metaphysical || PTTYPE == 32) {
  426. nonpaging_prefetch_page(vcpu, sp);
  427. return;
  428. }
  429. gpt = kmap_atomic(gfn_to_page(vcpu->kvm, sp->gfn), KM_USER0);
  430. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  431. if (is_present_pte(gpt[i]))
  432. sp->spt[i] = shadow_trap_nonpresent_pte;
  433. else
  434. sp->spt[i] = shadow_notrap_nonpresent_pte;
  435. kunmap_atomic(gpt, KM_USER0);
  436. }
  437. #undef pt_element_t
  438. #undef guest_walker
  439. #undef FNAME
  440. #undef PT_BASE_ADDR_MASK
  441. #undef PT_INDEX
  442. #undef SHADOW_PT_INDEX
  443. #undef PT_LEVEL_MASK
  444. #undef PT_DIR_BASE_ADDR_MASK
  445. #undef PT_LEVEL_BITS
  446. #undef PT_MAX_FULL_LEVELS