omap_hwmod_44xx_data.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include <plat/dmtimer.h>
  31. #include <plat/common.h>
  32. #include "omap_hwmod_common_data.h"
  33. #include "smartreflex.h"
  34. #include "cm1_44xx.h"
  35. #include "cm2_44xx.h"
  36. #include "prm44xx.h"
  37. #include "prm-regbits-44xx.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /* Backward references (IPs with Bus Master capability) */
  44. static struct omap_hwmod omap44xx_aess_hwmod;
  45. static struct omap_hwmod omap44xx_dma_system_hwmod;
  46. static struct omap_hwmod omap44xx_dmm_hwmod;
  47. static struct omap_hwmod omap44xx_dsp_hwmod;
  48. static struct omap_hwmod omap44xx_dss_hwmod;
  49. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  50. static struct omap_hwmod omap44xx_hsi_hwmod;
  51. static struct omap_hwmod omap44xx_ipu_hwmod;
  52. static struct omap_hwmod omap44xx_iss_hwmod;
  53. static struct omap_hwmod omap44xx_iva_hwmod;
  54. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  55. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  56. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  57. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  58. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  59. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  60. static struct omap_hwmod omap44xx_l4_per_hwmod;
  61. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  62. static struct omap_hwmod omap44xx_mmc1_hwmod;
  63. static struct omap_hwmod omap44xx_mmc2_hwmod;
  64. static struct omap_hwmod omap44xx_mpu_hwmod;
  65. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  66. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  67. static struct omap_hwmod omap44xx_usb_host_hs_hwmod;
  68. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod;
  69. /*
  70. * Interconnects omap_hwmod structures
  71. * hwmods that compose the global OMAP interconnect
  72. */
  73. /*
  74. * 'dmm' class
  75. * instance(s): dmm
  76. */
  77. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  78. .name = "dmm",
  79. };
  80. /* dmm */
  81. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  82. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  83. { .irq = -1 }
  84. };
  85. /* l3_main_1 -> dmm */
  86. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  87. .master = &omap44xx_l3_main_1_hwmod,
  88. .slave = &omap44xx_dmm_hwmod,
  89. .clk = "l3_div_ck",
  90. .user = OCP_USER_SDMA,
  91. };
  92. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  93. {
  94. .pa_start = 0x4e000000,
  95. .pa_end = 0x4e0007ff,
  96. .flags = ADDR_TYPE_RT
  97. },
  98. { }
  99. };
  100. /* mpu -> dmm */
  101. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  102. .master = &omap44xx_mpu_hwmod,
  103. .slave = &omap44xx_dmm_hwmod,
  104. .clk = "l3_div_ck",
  105. .addr = omap44xx_dmm_addrs,
  106. .user = OCP_USER_MPU,
  107. };
  108. /* dmm slave ports */
  109. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  110. &omap44xx_l3_main_1__dmm,
  111. &omap44xx_mpu__dmm,
  112. };
  113. static struct omap_hwmod omap44xx_dmm_hwmod = {
  114. .name = "dmm",
  115. .class = &omap44xx_dmm_hwmod_class,
  116. .clkdm_name = "l3_emif_clkdm",
  117. .prcm = {
  118. .omap4 = {
  119. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  120. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  121. },
  122. },
  123. .slaves = omap44xx_dmm_slaves,
  124. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  125. .mpu_irqs = omap44xx_dmm_irqs,
  126. };
  127. /*
  128. * 'emif_fw' class
  129. * instance(s): emif_fw
  130. */
  131. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  132. .name = "emif_fw",
  133. };
  134. /* emif_fw */
  135. /* dmm -> emif_fw */
  136. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  137. .master = &omap44xx_dmm_hwmod,
  138. .slave = &omap44xx_emif_fw_hwmod,
  139. .clk = "l3_div_ck",
  140. .user = OCP_USER_MPU | OCP_USER_SDMA,
  141. };
  142. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  143. {
  144. .pa_start = 0x4a20c000,
  145. .pa_end = 0x4a20c0ff,
  146. .flags = ADDR_TYPE_RT
  147. },
  148. { }
  149. };
  150. /* l4_cfg -> emif_fw */
  151. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  152. .master = &omap44xx_l4_cfg_hwmod,
  153. .slave = &omap44xx_emif_fw_hwmod,
  154. .clk = "l4_div_ck",
  155. .addr = omap44xx_emif_fw_addrs,
  156. .user = OCP_USER_MPU,
  157. };
  158. /* emif_fw slave ports */
  159. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  160. &omap44xx_dmm__emif_fw,
  161. &omap44xx_l4_cfg__emif_fw,
  162. };
  163. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  164. .name = "emif_fw",
  165. .class = &omap44xx_emif_fw_hwmod_class,
  166. .clkdm_name = "l3_emif_clkdm",
  167. .prcm = {
  168. .omap4 = {
  169. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  170. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  171. },
  172. },
  173. .slaves = omap44xx_emif_fw_slaves,
  174. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  175. };
  176. /*
  177. * 'l3' class
  178. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  179. */
  180. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  181. .name = "l3",
  182. };
  183. /* l3_instr */
  184. /* iva -> l3_instr */
  185. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  186. .master = &omap44xx_iva_hwmod,
  187. .slave = &omap44xx_l3_instr_hwmod,
  188. .clk = "l3_div_ck",
  189. .user = OCP_USER_MPU | OCP_USER_SDMA,
  190. };
  191. /* l3_main_3 -> l3_instr */
  192. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  193. .master = &omap44xx_l3_main_3_hwmod,
  194. .slave = &omap44xx_l3_instr_hwmod,
  195. .clk = "l3_div_ck",
  196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  197. };
  198. /* l3_instr slave ports */
  199. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  200. &omap44xx_iva__l3_instr,
  201. &omap44xx_l3_main_3__l3_instr,
  202. };
  203. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  204. .name = "l3_instr",
  205. .class = &omap44xx_l3_hwmod_class,
  206. .clkdm_name = "l3_instr_clkdm",
  207. .prcm = {
  208. .omap4 = {
  209. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  210. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  211. .modulemode = MODULEMODE_HWCTRL,
  212. },
  213. },
  214. .slaves = omap44xx_l3_instr_slaves,
  215. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  216. };
  217. /* l3_main_1 */
  218. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  219. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  220. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  221. { .irq = -1 }
  222. };
  223. /* dsp -> l3_main_1 */
  224. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  225. .master = &omap44xx_dsp_hwmod,
  226. .slave = &omap44xx_l3_main_1_hwmod,
  227. .clk = "l3_div_ck",
  228. .user = OCP_USER_MPU | OCP_USER_SDMA,
  229. };
  230. /* dss -> l3_main_1 */
  231. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  232. .master = &omap44xx_dss_hwmod,
  233. .slave = &omap44xx_l3_main_1_hwmod,
  234. .clk = "l3_div_ck",
  235. .user = OCP_USER_MPU | OCP_USER_SDMA,
  236. };
  237. /* l3_main_2 -> l3_main_1 */
  238. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  239. .master = &omap44xx_l3_main_2_hwmod,
  240. .slave = &omap44xx_l3_main_1_hwmod,
  241. .clk = "l3_div_ck",
  242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  243. };
  244. /* l4_cfg -> l3_main_1 */
  245. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  246. .master = &omap44xx_l4_cfg_hwmod,
  247. .slave = &omap44xx_l3_main_1_hwmod,
  248. .clk = "l4_div_ck",
  249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  250. };
  251. /* mmc1 -> l3_main_1 */
  252. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  253. .master = &omap44xx_mmc1_hwmod,
  254. .slave = &omap44xx_l3_main_1_hwmod,
  255. .clk = "l3_div_ck",
  256. .user = OCP_USER_MPU | OCP_USER_SDMA,
  257. };
  258. /* mmc2 -> l3_main_1 */
  259. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  260. .master = &omap44xx_mmc2_hwmod,
  261. .slave = &omap44xx_l3_main_1_hwmod,
  262. .clk = "l3_div_ck",
  263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  264. };
  265. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  266. {
  267. .pa_start = 0x44000000,
  268. .pa_end = 0x44000fff,
  269. .flags = ADDR_TYPE_RT
  270. },
  271. { }
  272. };
  273. /* mpu -> l3_main_1 */
  274. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  275. .master = &omap44xx_mpu_hwmod,
  276. .slave = &omap44xx_l3_main_1_hwmod,
  277. .clk = "l3_div_ck",
  278. .addr = omap44xx_l3_main_1_addrs,
  279. .user = OCP_USER_MPU,
  280. };
  281. /* l3_main_1 slave ports */
  282. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  283. &omap44xx_dsp__l3_main_1,
  284. &omap44xx_dss__l3_main_1,
  285. &omap44xx_l3_main_2__l3_main_1,
  286. &omap44xx_l4_cfg__l3_main_1,
  287. &omap44xx_mmc1__l3_main_1,
  288. &omap44xx_mmc2__l3_main_1,
  289. &omap44xx_mpu__l3_main_1,
  290. };
  291. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  292. .name = "l3_main_1",
  293. .class = &omap44xx_l3_hwmod_class,
  294. .clkdm_name = "l3_1_clkdm",
  295. .mpu_irqs = omap44xx_l3_main_1_irqs,
  296. .prcm = {
  297. .omap4 = {
  298. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  299. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  300. },
  301. },
  302. .slaves = omap44xx_l3_main_1_slaves,
  303. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  304. };
  305. /* l3_main_2 */
  306. /* dma_system -> l3_main_2 */
  307. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  308. .master = &omap44xx_dma_system_hwmod,
  309. .slave = &omap44xx_l3_main_2_hwmod,
  310. .clk = "l3_div_ck",
  311. .user = OCP_USER_MPU | OCP_USER_SDMA,
  312. };
  313. /* hsi -> l3_main_2 */
  314. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  315. .master = &omap44xx_hsi_hwmod,
  316. .slave = &omap44xx_l3_main_2_hwmod,
  317. .clk = "l3_div_ck",
  318. .user = OCP_USER_MPU | OCP_USER_SDMA,
  319. };
  320. /* ipu -> l3_main_2 */
  321. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  322. .master = &omap44xx_ipu_hwmod,
  323. .slave = &omap44xx_l3_main_2_hwmod,
  324. .clk = "l3_div_ck",
  325. .user = OCP_USER_MPU | OCP_USER_SDMA,
  326. };
  327. /* iss -> l3_main_2 */
  328. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  329. .master = &omap44xx_iss_hwmod,
  330. .slave = &omap44xx_l3_main_2_hwmod,
  331. .clk = "l3_div_ck",
  332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  333. };
  334. /* iva -> l3_main_2 */
  335. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  336. .master = &omap44xx_iva_hwmod,
  337. .slave = &omap44xx_l3_main_2_hwmod,
  338. .clk = "l3_div_ck",
  339. .user = OCP_USER_MPU | OCP_USER_SDMA,
  340. };
  341. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  342. {
  343. .pa_start = 0x44800000,
  344. .pa_end = 0x44801fff,
  345. .flags = ADDR_TYPE_RT
  346. },
  347. { }
  348. };
  349. /* l3_main_1 -> l3_main_2 */
  350. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  351. .master = &omap44xx_l3_main_1_hwmod,
  352. .slave = &omap44xx_l3_main_2_hwmod,
  353. .clk = "l3_div_ck",
  354. .addr = omap44xx_l3_main_2_addrs,
  355. .user = OCP_USER_MPU,
  356. };
  357. /* l4_cfg -> l3_main_2 */
  358. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  359. .master = &omap44xx_l4_cfg_hwmod,
  360. .slave = &omap44xx_l3_main_2_hwmod,
  361. .clk = "l4_div_ck",
  362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  363. };
  364. /* usb_otg_hs -> l3_main_2 */
  365. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  366. .master = &omap44xx_usb_otg_hs_hwmod,
  367. .slave = &omap44xx_l3_main_2_hwmod,
  368. .clk = "l3_div_ck",
  369. .user = OCP_USER_MPU | OCP_USER_SDMA,
  370. };
  371. /* l3_main_2 slave ports */
  372. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  373. &omap44xx_dma_system__l3_main_2,
  374. &omap44xx_hsi__l3_main_2,
  375. &omap44xx_ipu__l3_main_2,
  376. &omap44xx_iss__l3_main_2,
  377. &omap44xx_iva__l3_main_2,
  378. &omap44xx_l3_main_1__l3_main_2,
  379. &omap44xx_l4_cfg__l3_main_2,
  380. &omap44xx_usb_otg_hs__l3_main_2,
  381. };
  382. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  383. .name = "l3_main_2",
  384. .class = &omap44xx_l3_hwmod_class,
  385. .clkdm_name = "l3_2_clkdm",
  386. .prcm = {
  387. .omap4 = {
  388. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  389. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  390. },
  391. },
  392. .slaves = omap44xx_l3_main_2_slaves,
  393. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  394. };
  395. /* l3_main_3 */
  396. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  397. {
  398. .pa_start = 0x45000000,
  399. .pa_end = 0x45000fff,
  400. .flags = ADDR_TYPE_RT
  401. },
  402. { }
  403. };
  404. /* l3_main_1 -> l3_main_3 */
  405. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  406. .master = &omap44xx_l3_main_1_hwmod,
  407. .slave = &omap44xx_l3_main_3_hwmod,
  408. .clk = "l3_div_ck",
  409. .addr = omap44xx_l3_main_3_addrs,
  410. .user = OCP_USER_MPU,
  411. };
  412. /* l3_main_2 -> l3_main_3 */
  413. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  414. .master = &omap44xx_l3_main_2_hwmod,
  415. .slave = &omap44xx_l3_main_3_hwmod,
  416. .clk = "l3_div_ck",
  417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  418. };
  419. /* l4_cfg -> l3_main_3 */
  420. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  421. .master = &omap44xx_l4_cfg_hwmod,
  422. .slave = &omap44xx_l3_main_3_hwmod,
  423. .clk = "l4_div_ck",
  424. .user = OCP_USER_MPU | OCP_USER_SDMA,
  425. };
  426. /* l3_main_3 slave ports */
  427. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  428. &omap44xx_l3_main_1__l3_main_3,
  429. &omap44xx_l3_main_2__l3_main_3,
  430. &omap44xx_l4_cfg__l3_main_3,
  431. };
  432. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  433. .name = "l3_main_3",
  434. .class = &omap44xx_l3_hwmod_class,
  435. .clkdm_name = "l3_instr_clkdm",
  436. .prcm = {
  437. .omap4 = {
  438. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  439. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  440. .modulemode = MODULEMODE_HWCTRL,
  441. },
  442. },
  443. .slaves = omap44xx_l3_main_3_slaves,
  444. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  445. };
  446. /*
  447. * 'l4' class
  448. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  449. */
  450. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  451. .name = "l4",
  452. };
  453. /* l4_abe */
  454. /* aess -> l4_abe */
  455. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  456. .master = &omap44xx_aess_hwmod,
  457. .slave = &omap44xx_l4_abe_hwmod,
  458. .clk = "ocp_abe_iclk",
  459. .user = OCP_USER_MPU | OCP_USER_SDMA,
  460. };
  461. /* dsp -> l4_abe */
  462. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  463. .master = &omap44xx_dsp_hwmod,
  464. .slave = &omap44xx_l4_abe_hwmod,
  465. .clk = "ocp_abe_iclk",
  466. .user = OCP_USER_MPU | OCP_USER_SDMA,
  467. };
  468. /* l3_main_1 -> l4_abe */
  469. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  470. .master = &omap44xx_l3_main_1_hwmod,
  471. .slave = &omap44xx_l4_abe_hwmod,
  472. .clk = "l3_div_ck",
  473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  474. };
  475. /* mpu -> l4_abe */
  476. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  477. .master = &omap44xx_mpu_hwmod,
  478. .slave = &omap44xx_l4_abe_hwmod,
  479. .clk = "ocp_abe_iclk",
  480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  481. };
  482. /* l4_abe slave ports */
  483. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  484. &omap44xx_aess__l4_abe,
  485. &omap44xx_dsp__l4_abe,
  486. &omap44xx_l3_main_1__l4_abe,
  487. &omap44xx_mpu__l4_abe,
  488. };
  489. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  490. .name = "l4_abe",
  491. .class = &omap44xx_l4_hwmod_class,
  492. .clkdm_name = "abe_clkdm",
  493. .prcm = {
  494. .omap4 = {
  495. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  496. },
  497. },
  498. .slaves = omap44xx_l4_abe_slaves,
  499. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  500. };
  501. /* l4_cfg */
  502. /* l3_main_1 -> l4_cfg */
  503. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  504. .master = &omap44xx_l3_main_1_hwmod,
  505. .slave = &omap44xx_l4_cfg_hwmod,
  506. .clk = "l3_div_ck",
  507. .user = OCP_USER_MPU | OCP_USER_SDMA,
  508. };
  509. /* l4_cfg slave ports */
  510. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  511. &omap44xx_l3_main_1__l4_cfg,
  512. };
  513. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  514. .name = "l4_cfg",
  515. .class = &omap44xx_l4_hwmod_class,
  516. .clkdm_name = "l4_cfg_clkdm",
  517. .prcm = {
  518. .omap4 = {
  519. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  520. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  521. },
  522. },
  523. .slaves = omap44xx_l4_cfg_slaves,
  524. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  525. };
  526. /* l4_per */
  527. /* l3_main_2 -> l4_per */
  528. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  529. .master = &omap44xx_l3_main_2_hwmod,
  530. .slave = &omap44xx_l4_per_hwmod,
  531. .clk = "l3_div_ck",
  532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  533. };
  534. /* l4_per slave ports */
  535. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  536. &omap44xx_l3_main_2__l4_per,
  537. };
  538. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  539. .name = "l4_per",
  540. .class = &omap44xx_l4_hwmod_class,
  541. .clkdm_name = "l4_per_clkdm",
  542. .prcm = {
  543. .omap4 = {
  544. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  545. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  546. },
  547. },
  548. .slaves = omap44xx_l4_per_slaves,
  549. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  550. };
  551. /* l4_wkup */
  552. /* l4_cfg -> l4_wkup */
  553. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  554. .master = &omap44xx_l4_cfg_hwmod,
  555. .slave = &omap44xx_l4_wkup_hwmod,
  556. .clk = "l4_div_ck",
  557. .user = OCP_USER_MPU | OCP_USER_SDMA,
  558. };
  559. /* l4_wkup slave ports */
  560. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  561. &omap44xx_l4_cfg__l4_wkup,
  562. };
  563. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  564. .name = "l4_wkup",
  565. .class = &omap44xx_l4_hwmod_class,
  566. .clkdm_name = "l4_wkup_clkdm",
  567. .prcm = {
  568. .omap4 = {
  569. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  570. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  571. },
  572. },
  573. .slaves = omap44xx_l4_wkup_slaves,
  574. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  575. };
  576. /*
  577. * 'mpu_bus' class
  578. * instance(s): mpu_private
  579. */
  580. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  581. .name = "mpu_bus",
  582. };
  583. /* mpu_private */
  584. /* mpu -> mpu_private */
  585. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  586. .master = &omap44xx_mpu_hwmod,
  587. .slave = &omap44xx_mpu_private_hwmod,
  588. .clk = "l3_div_ck",
  589. .user = OCP_USER_MPU | OCP_USER_SDMA,
  590. };
  591. /* mpu_private slave ports */
  592. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  593. &omap44xx_mpu__mpu_private,
  594. };
  595. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  596. .name = "mpu_private",
  597. .class = &omap44xx_mpu_bus_hwmod_class,
  598. .clkdm_name = "mpuss_clkdm",
  599. .slaves = omap44xx_mpu_private_slaves,
  600. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  601. };
  602. /*
  603. * Modules omap_hwmod structures
  604. *
  605. * The following IPs are excluded for the moment because:
  606. * - They do not need an explicit SW control using omap_hwmod API.
  607. * - They still need to be validated with the driver
  608. * properly adapted to omap_hwmod / omap_device
  609. *
  610. * c2c
  611. * c2c_target_fw
  612. * cm_core
  613. * cm_core_aon
  614. * ctrl_module_core
  615. * ctrl_module_pad_core
  616. * ctrl_module_pad_wkup
  617. * ctrl_module_wkup
  618. * debugss
  619. * efuse_ctrl_cust
  620. * efuse_ctrl_std
  621. * elm
  622. * emif1
  623. * emif2
  624. * fdif
  625. * gpmc
  626. * gpu
  627. * hdq1w
  628. * mcasp
  629. * mpu_c0
  630. * mpu_c1
  631. * ocmc_ram
  632. * ocp2scp_usb_phy
  633. * ocp_wp_noc
  634. * prcm_mpu
  635. * prm
  636. * scrm
  637. * sl2if
  638. * slimbus1
  639. * slimbus2
  640. * usb_host_fs
  641. * usb_host_hs
  642. * usb_phy_cm
  643. * usb_tll_hs
  644. * usim
  645. */
  646. /*
  647. * 'aess' class
  648. * audio engine sub system
  649. */
  650. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  651. .rev_offs = 0x0000,
  652. .sysc_offs = 0x0010,
  653. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  654. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  655. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  656. MSTANDBY_SMART_WKUP),
  657. .sysc_fields = &omap_hwmod_sysc_type2,
  658. };
  659. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  660. .name = "aess",
  661. .sysc = &omap44xx_aess_sysc,
  662. };
  663. /* aess */
  664. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  665. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  666. { .irq = -1 }
  667. };
  668. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  669. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  672. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  673. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  674. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  675. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  676. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  677. { .dma_req = -1 }
  678. };
  679. /* aess master ports */
  680. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  681. &omap44xx_aess__l4_abe,
  682. };
  683. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  684. {
  685. .pa_start = 0x401f1000,
  686. .pa_end = 0x401f13ff,
  687. .flags = ADDR_TYPE_RT
  688. },
  689. { }
  690. };
  691. /* l4_abe -> aess */
  692. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  693. .master = &omap44xx_l4_abe_hwmod,
  694. .slave = &omap44xx_aess_hwmod,
  695. .clk = "ocp_abe_iclk",
  696. .addr = omap44xx_aess_addrs,
  697. .user = OCP_USER_MPU,
  698. };
  699. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  700. {
  701. .pa_start = 0x490f1000,
  702. .pa_end = 0x490f13ff,
  703. .flags = ADDR_TYPE_RT
  704. },
  705. { }
  706. };
  707. /* l4_abe -> aess (dma) */
  708. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  709. .master = &omap44xx_l4_abe_hwmod,
  710. .slave = &omap44xx_aess_hwmod,
  711. .clk = "ocp_abe_iclk",
  712. .addr = omap44xx_aess_dma_addrs,
  713. .user = OCP_USER_SDMA,
  714. };
  715. /* aess slave ports */
  716. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  717. &omap44xx_l4_abe__aess,
  718. &omap44xx_l4_abe__aess_dma,
  719. };
  720. static struct omap_hwmod omap44xx_aess_hwmod = {
  721. .name = "aess",
  722. .class = &omap44xx_aess_hwmod_class,
  723. .clkdm_name = "abe_clkdm",
  724. .mpu_irqs = omap44xx_aess_irqs,
  725. .sdma_reqs = omap44xx_aess_sdma_reqs,
  726. .main_clk = "aess_fck",
  727. .prcm = {
  728. .omap4 = {
  729. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  730. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  731. .modulemode = MODULEMODE_SWCTRL,
  732. },
  733. },
  734. .slaves = omap44xx_aess_slaves,
  735. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  736. .masters = omap44xx_aess_masters,
  737. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  738. };
  739. /*
  740. * 'bandgap' class
  741. * bangap reference for ldo regulators
  742. */
  743. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  744. .name = "bandgap",
  745. };
  746. /* bandgap */
  747. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  748. { .role = "fclk", .clk = "bandgap_fclk" },
  749. };
  750. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  751. .name = "bandgap",
  752. .class = &omap44xx_bandgap_hwmod_class,
  753. .clkdm_name = "l4_wkup_clkdm",
  754. .prcm = {
  755. .omap4 = {
  756. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  757. },
  758. },
  759. .opt_clks = bandgap_opt_clks,
  760. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  761. };
  762. /*
  763. * 'counter' class
  764. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  765. */
  766. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  767. .rev_offs = 0x0000,
  768. .sysc_offs = 0x0004,
  769. .sysc_flags = SYSC_HAS_SIDLEMODE,
  770. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  771. SIDLE_SMART_WKUP),
  772. .sysc_fields = &omap_hwmod_sysc_type1,
  773. };
  774. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  775. .name = "counter",
  776. .sysc = &omap44xx_counter_sysc,
  777. };
  778. /* counter_32k */
  779. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  780. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  781. {
  782. .pa_start = 0x4a304000,
  783. .pa_end = 0x4a30401f,
  784. .flags = ADDR_TYPE_RT
  785. },
  786. { }
  787. };
  788. /* l4_wkup -> counter_32k */
  789. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  790. .master = &omap44xx_l4_wkup_hwmod,
  791. .slave = &omap44xx_counter_32k_hwmod,
  792. .clk = "l4_wkup_clk_mux_ck",
  793. .addr = omap44xx_counter_32k_addrs,
  794. .user = OCP_USER_MPU | OCP_USER_SDMA,
  795. };
  796. /* counter_32k slave ports */
  797. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  798. &omap44xx_l4_wkup__counter_32k,
  799. };
  800. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  801. .name = "counter_32k",
  802. .class = &omap44xx_counter_hwmod_class,
  803. .clkdm_name = "l4_wkup_clkdm",
  804. .flags = HWMOD_SWSUP_SIDLE,
  805. .main_clk = "sys_32k_ck",
  806. .prcm = {
  807. .omap4 = {
  808. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  809. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  810. },
  811. },
  812. .slaves = omap44xx_counter_32k_slaves,
  813. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  814. };
  815. /*
  816. * 'dma' class
  817. * dma controller for data exchange between memory to memory (i.e. internal or
  818. * external memory) and gp peripherals to memory or memory to gp peripherals
  819. */
  820. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  821. .rev_offs = 0x0000,
  822. .sysc_offs = 0x002c,
  823. .syss_offs = 0x0028,
  824. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  825. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  826. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  827. SYSS_HAS_RESET_STATUS),
  828. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  829. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  830. .sysc_fields = &omap_hwmod_sysc_type1,
  831. };
  832. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  833. .name = "dma",
  834. .sysc = &omap44xx_dma_sysc,
  835. };
  836. /* dma dev_attr */
  837. static struct omap_dma_dev_attr dma_dev_attr = {
  838. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  839. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  840. .lch_count = 32,
  841. };
  842. /* dma_system */
  843. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  844. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  845. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  846. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  847. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  848. { .irq = -1 }
  849. };
  850. /* dma_system master ports */
  851. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  852. &omap44xx_dma_system__l3_main_2,
  853. };
  854. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  855. {
  856. .pa_start = 0x4a056000,
  857. .pa_end = 0x4a056fff,
  858. .flags = ADDR_TYPE_RT
  859. },
  860. { }
  861. };
  862. /* l4_cfg -> dma_system */
  863. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  864. .master = &omap44xx_l4_cfg_hwmod,
  865. .slave = &omap44xx_dma_system_hwmod,
  866. .clk = "l4_div_ck",
  867. .addr = omap44xx_dma_system_addrs,
  868. .user = OCP_USER_MPU | OCP_USER_SDMA,
  869. };
  870. /* dma_system slave ports */
  871. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  872. &omap44xx_l4_cfg__dma_system,
  873. };
  874. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  875. .name = "dma_system",
  876. .class = &omap44xx_dma_hwmod_class,
  877. .clkdm_name = "l3_dma_clkdm",
  878. .mpu_irqs = omap44xx_dma_system_irqs,
  879. .main_clk = "l3_div_ck",
  880. .prcm = {
  881. .omap4 = {
  882. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  883. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  884. },
  885. },
  886. .dev_attr = &dma_dev_attr,
  887. .slaves = omap44xx_dma_system_slaves,
  888. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  889. .masters = omap44xx_dma_system_masters,
  890. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  891. };
  892. /*
  893. * 'dmic' class
  894. * digital microphone controller
  895. */
  896. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  897. .rev_offs = 0x0000,
  898. .sysc_offs = 0x0010,
  899. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  900. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  901. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  902. SIDLE_SMART_WKUP),
  903. .sysc_fields = &omap_hwmod_sysc_type2,
  904. };
  905. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  906. .name = "dmic",
  907. .sysc = &omap44xx_dmic_sysc,
  908. };
  909. /* dmic */
  910. static struct omap_hwmod omap44xx_dmic_hwmod;
  911. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  912. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  913. { .irq = -1 }
  914. };
  915. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  916. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  917. { .dma_req = -1 }
  918. };
  919. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  920. {
  921. .name = "mpu",
  922. .pa_start = 0x4012e000,
  923. .pa_end = 0x4012e07f,
  924. .flags = ADDR_TYPE_RT
  925. },
  926. { }
  927. };
  928. /* l4_abe -> dmic */
  929. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  930. .master = &omap44xx_l4_abe_hwmod,
  931. .slave = &omap44xx_dmic_hwmod,
  932. .clk = "ocp_abe_iclk",
  933. .addr = omap44xx_dmic_addrs,
  934. .user = OCP_USER_MPU,
  935. };
  936. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  937. {
  938. .name = "dma",
  939. .pa_start = 0x4902e000,
  940. .pa_end = 0x4902e07f,
  941. .flags = ADDR_TYPE_RT
  942. },
  943. { }
  944. };
  945. /* l4_abe -> dmic (dma) */
  946. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  947. .master = &omap44xx_l4_abe_hwmod,
  948. .slave = &omap44xx_dmic_hwmod,
  949. .clk = "ocp_abe_iclk",
  950. .addr = omap44xx_dmic_dma_addrs,
  951. .user = OCP_USER_SDMA,
  952. };
  953. /* dmic slave ports */
  954. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  955. &omap44xx_l4_abe__dmic,
  956. &omap44xx_l4_abe__dmic_dma,
  957. };
  958. static struct omap_hwmod omap44xx_dmic_hwmod = {
  959. .name = "dmic",
  960. .class = &omap44xx_dmic_hwmod_class,
  961. .clkdm_name = "abe_clkdm",
  962. .mpu_irqs = omap44xx_dmic_irqs,
  963. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  964. .main_clk = "dmic_fck",
  965. .prcm = {
  966. .omap4 = {
  967. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  968. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  969. .modulemode = MODULEMODE_SWCTRL,
  970. },
  971. },
  972. .slaves = omap44xx_dmic_slaves,
  973. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  974. };
  975. /*
  976. * 'dsp' class
  977. * dsp sub-system
  978. */
  979. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  980. .name = "dsp",
  981. };
  982. /* dsp */
  983. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  984. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  985. { .irq = -1 }
  986. };
  987. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  988. { .name = "mmu_cache", .rst_shift = 1 },
  989. };
  990. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  991. { .name = "dsp", .rst_shift = 0 },
  992. };
  993. /* dsp -> iva */
  994. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  995. .master = &omap44xx_dsp_hwmod,
  996. .slave = &omap44xx_iva_hwmod,
  997. .clk = "dpll_iva_m5x2_ck",
  998. };
  999. /* dsp master ports */
  1000. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  1001. &omap44xx_dsp__l3_main_1,
  1002. &omap44xx_dsp__l4_abe,
  1003. &omap44xx_dsp__iva,
  1004. };
  1005. /* l4_cfg -> dsp */
  1006. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1007. .master = &omap44xx_l4_cfg_hwmod,
  1008. .slave = &omap44xx_dsp_hwmod,
  1009. .clk = "l4_div_ck",
  1010. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1011. };
  1012. /* dsp slave ports */
  1013. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1014. &omap44xx_l4_cfg__dsp,
  1015. };
  1016. /* Pseudo hwmod for reset control purpose only */
  1017. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1018. .name = "dsp_c0",
  1019. .class = &omap44xx_dsp_hwmod_class,
  1020. .clkdm_name = "tesla_clkdm",
  1021. .flags = HWMOD_INIT_NO_RESET,
  1022. .rst_lines = omap44xx_dsp_c0_resets,
  1023. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1024. .prcm = {
  1025. .omap4 = {
  1026. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1027. },
  1028. },
  1029. };
  1030. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1031. .name = "dsp",
  1032. .class = &omap44xx_dsp_hwmod_class,
  1033. .clkdm_name = "tesla_clkdm",
  1034. .mpu_irqs = omap44xx_dsp_irqs,
  1035. .rst_lines = omap44xx_dsp_resets,
  1036. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1037. .main_clk = "dsp_fck",
  1038. .prcm = {
  1039. .omap4 = {
  1040. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1041. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1042. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1043. .modulemode = MODULEMODE_HWCTRL,
  1044. },
  1045. },
  1046. .slaves = omap44xx_dsp_slaves,
  1047. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1048. .masters = omap44xx_dsp_masters,
  1049. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1050. };
  1051. /*
  1052. * 'dss' class
  1053. * display sub-system
  1054. */
  1055. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1056. .rev_offs = 0x0000,
  1057. .syss_offs = 0x0014,
  1058. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1059. };
  1060. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1061. .name = "dss",
  1062. .sysc = &omap44xx_dss_sysc,
  1063. .reset = omap_dss_reset,
  1064. };
  1065. /* dss */
  1066. /* dss master ports */
  1067. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1068. &omap44xx_dss__l3_main_1,
  1069. };
  1070. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1071. {
  1072. .pa_start = 0x58000000,
  1073. .pa_end = 0x5800007f,
  1074. .flags = ADDR_TYPE_RT
  1075. },
  1076. { }
  1077. };
  1078. /* l3_main_2 -> dss */
  1079. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1080. .master = &omap44xx_l3_main_2_hwmod,
  1081. .slave = &omap44xx_dss_hwmod,
  1082. .clk = "dss_fck",
  1083. .addr = omap44xx_dss_dma_addrs,
  1084. .user = OCP_USER_SDMA,
  1085. };
  1086. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1087. {
  1088. .pa_start = 0x48040000,
  1089. .pa_end = 0x4804007f,
  1090. .flags = ADDR_TYPE_RT
  1091. },
  1092. { }
  1093. };
  1094. /* l4_per -> dss */
  1095. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1096. .master = &omap44xx_l4_per_hwmod,
  1097. .slave = &omap44xx_dss_hwmod,
  1098. .clk = "l4_div_ck",
  1099. .addr = omap44xx_dss_addrs,
  1100. .user = OCP_USER_MPU,
  1101. };
  1102. /* dss slave ports */
  1103. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1104. &omap44xx_l3_main_2__dss,
  1105. &omap44xx_l4_per__dss,
  1106. };
  1107. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1108. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1109. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1110. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1111. };
  1112. static struct omap_hwmod omap44xx_dss_hwmod = {
  1113. .name = "dss_core",
  1114. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1115. .class = &omap44xx_dss_hwmod_class,
  1116. .clkdm_name = "l3_dss_clkdm",
  1117. .main_clk = "dss_dss_clk",
  1118. .prcm = {
  1119. .omap4 = {
  1120. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1121. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1122. },
  1123. },
  1124. .opt_clks = dss_opt_clks,
  1125. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1126. .slaves = omap44xx_dss_slaves,
  1127. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1128. .masters = omap44xx_dss_masters,
  1129. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1130. };
  1131. /*
  1132. * 'dispc' class
  1133. * display controller
  1134. */
  1135. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1136. .rev_offs = 0x0000,
  1137. .sysc_offs = 0x0010,
  1138. .syss_offs = 0x0014,
  1139. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1140. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1141. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1142. SYSS_HAS_RESET_STATUS),
  1143. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1144. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1145. .sysc_fields = &omap_hwmod_sysc_type1,
  1146. };
  1147. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1148. .name = "dispc",
  1149. .sysc = &omap44xx_dispc_sysc,
  1150. };
  1151. /* dss_dispc */
  1152. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1153. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1154. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1155. { .irq = -1 }
  1156. };
  1157. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1158. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1159. { .dma_req = -1 }
  1160. };
  1161. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1162. {
  1163. .pa_start = 0x58001000,
  1164. .pa_end = 0x58001fff,
  1165. .flags = ADDR_TYPE_RT
  1166. },
  1167. { }
  1168. };
  1169. /* l3_main_2 -> dss_dispc */
  1170. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1171. .master = &omap44xx_l3_main_2_hwmod,
  1172. .slave = &omap44xx_dss_dispc_hwmod,
  1173. .clk = "dss_fck",
  1174. .addr = omap44xx_dss_dispc_dma_addrs,
  1175. .user = OCP_USER_SDMA,
  1176. };
  1177. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1178. {
  1179. .pa_start = 0x48041000,
  1180. .pa_end = 0x48041fff,
  1181. .flags = ADDR_TYPE_RT
  1182. },
  1183. { }
  1184. };
  1185. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  1186. .manager_count = 3,
  1187. .has_framedonetv_irq = 1
  1188. };
  1189. /* l4_per -> dss_dispc */
  1190. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1191. .master = &omap44xx_l4_per_hwmod,
  1192. .slave = &omap44xx_dss_dispc_hwmod,
  1193. .clk = "l4_div_ck",
  1194. .addr = omap44xx_dss_dispc_addrs,
  1195. .user = OCP_USER_MPU,
  1196. };
  1197. /* dss_dispc slave ports */
  1198. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1199. &omap44xx_l3_main_2__dss_dispc,
  1200. &omap44xx_l4_per__dss_dispc,
  1201. };
  1202. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1203. .name = "dss_dispc",
  1204. .class = &omap44xx_dispc_hwmod_class,
  1205. .clkdm_name = "l3_dss_clkdm",
  1206. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1207. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1208. .main_clk = "dss_dss_clk",
  1209. .prcm = {
  1210. .omap4 = {
  1211. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1212. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1213. },
  1214. },
  1215. .slaves = omap44xx_dss_dispc_slaves,
  1216. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1217. .dev_attr = &omap44xx_dss_dispc_dev_attr
  1218. };
  1219. /*
  1220. * 'dsi' class
  1221. * display serial interface controller
  1222. */
  1223. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1224. .rev_offs = 0x0000,
  1225. .sysc_offs = 0x0010,
  1226. .syss_offs = 0x0014,
  1227. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1228. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1229. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1230. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1231. .sysc_fields = &omap_hwmod_sysc_type1,
  1232. };
  1233. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1234. .name = "dsi",
  1235. .sysc = &omap44xx_dsi_sysc,
  1236. };
  1237. /* dss_dsi1 */
  1238. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1239. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1240. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1241. { .irq = -1 }
  1242. };
  1243. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1244. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1245. { .dma_req = -1 }
  1246. };
  1247. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1248. {
  1249. .pa_start = 0x58004000,
  1250. .pa_end = 0x580041ff,
  1251. .flags = ADDR_TYPE_RT
  1252. },
  1253. { }
  1254. };
  1255. /* l3_main_2 -> dss_dsi1 */
  1256. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1257. .master = &omap44xx_l3_main_2_hwmod,
  1258. .slave = &omap44xx_dss_dsi1_hwmod,
  1259. .clk = "dss_fck",
  1260. .addr = omap44xx_dss_dsi1_dma_addrs,
  1261. .user = OCP_USER_SDMA,
  1262. };
  1263. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1264. {
  1265. .pa_start = 0x48044000,
  1266. .pa_end = 0x480441ff,
  1267. .flags = ADDR_TYPE_RT
  1268. },
  1269. { }
  1270. };
  1271. /* l4_per -> dss_dsi1 */
  1272. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1273. .master = &omap44xx_l4_per_hwmod,
  1274. .slave = &omap44xx_dss_dsi1_hwmod,
  1275. .clk = "l4_div_ck",
  1276. .addr = omap44xx_dss_dsi1_addrs,
  1277. .user = OCP_USER_MPU,
  1278. };
  1279. /* dss_dsi1 slave ports */
  1280. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1281. &omap44xx_l3_main_2__dss_dsi1,
  1282. &omap44xx_l4_per__dss_dsi1,
  1283. };
  1284. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1285. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1286. };
  1287. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1288. .name = "dss_dsi1",
  1289. .class = &omap44xx_dsi_hwmod_class,
  1290. .clkdm_name = "l3_dss_clkdm",
  1291. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1292. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1293. .main_clk = "dss_dss_clk",
  1294. .prcm = {
  1295. .omap4 = {
  1296. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1297. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1298. },
  1299. },
  1300. .opt_clks = dss_dsi1_opt_clks,
  1301. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1302. .slaves = omap44xx_dss_dsi1_slaves,
  1303. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1304. };
  1305. /* dss_dsi2 */
  1306. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1307. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1308. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1309. { .irq = -1 }
  1310. };
  1311. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1312. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1313. { .dma_req = -1 }
  1314. };
  1315. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1316. {
  1317. .pa_start = 0x58005000,
  1318. .pa_end = 0x580051ff,
  1319. .flags = ADDR_TYPE_RT
  1320. },
  1321. { }
  1322. };
  1323. /* l3_main_2 -> dss_dsi2 */
  1324. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1325. .master = &omap44xx_l3_main_2_hwmod,
  1326. .slave = &omap44xx_dss_dsi2_hwmod,
  1327. .clk = "dss_fck",
  1328. .addr = omap44xx_dss_dsi2_dma_addrs,
  1329. .user = OCP_USER_SDMA,
  1330. };
  1331. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1332. {
  1333. .pa_start = 0x48045000,
  1334. .pa_end = 0x480451ff,
  1335. .flags = ADDR_TYPE_RT
  1336. },
  1337. { }
  1338. };
  1339. /* l4_per -> dss_dsi2 */
  1340. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1341. .master = &omap44xx_l4_per_hwmod,
  1342. .slave = &omap44xx_dss_dsi2_hwmod,
  1343. .clk = "l4_div_ck",
  1344. .addr = omap44xx_dss_dsi2_addrs,
  1345. .user = OCP_USER_MPU,
  1346. };
  1347. /* dss_dsi2 slave ports */
  1348. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1349. &omap44xx_l3_main_2__dss_dsi2,
  1350. &omap44xx_l4_per__dss_dsi2,
  1351. };
  1352. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1353. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1354. };
  1355. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1356. .name = "dss_dsi2",
  1357. .class = &omap44xx_dsi_hwmod_class,
  1358. .clkdm_name = "l3_dss_clkdm",
  1359. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1360. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1361. .main_clk = "dss_dss_clk",
  1362. .prcm = {
  1363. .omap4 = {
  1364. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1365. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1366. },
  1367. },
  1368. .opt_clks = dss_dsi2_opt_clks,
  1369. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1370. .slaves = omap44xx_dss_dsi2_slaves,
  1371. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1372. };
  1373. /*
  1374. * 'hdmi' class
  1375. * hdmi controller
  1376. */
  1377. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1378. .rev_offs = 0x0000,
  1379. .sysc_offs = 0x0010,
  1380. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1381. SYSC_HAS_SOFTRESET),
  1382. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1383. SIDLE_SMART_WKUP),
  1384. .sysc_fields = &omap_hwmod_sysc_type2,
  1385. };
  1386. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1387. .name = "hdmi",
  1388. .sysc = &omap44xx_hdmi_sysc,
  1389. };
  1390. /* dss_hdmi */
  1391. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1392. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1393. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1394. { .irq = -1 }
  1395. };
  1396. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1397. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1398. { .dma_req = -1 }
  1399. };
  1400. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1401. {
  1402. .pa_start = 0x58006000,
  1403. .pa_end = 0x58006fff,
  1404. .flags = ADDR_TYPE_RT
  1405. },
  1406. { }
  1407. };
  1408. /* l3_main_2 -> dss_hdmi */
  1409. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1410. .master = &omap44xx_l3_main_2_hwmod,
  1411. .slave = &omap44xx_dss_hdmi_hwmod,
  1412. .clk = "dss_fck",
  1413. .addr = omap44xx_dss_hdmi_dma_addrs,
  1414. .user = OCP_USER_SDMA,
  1415. };
  1416. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1417. {
  1418. .pa_start = 0x48046000,
  1419. .pa_end = 0x48046fff,
  1420. .flags = ADDR_TYPE_RT
  1421. },
  1422. { }
  1423. };
  1424. /* l4_per -> dss_hdmi */
  1425. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1426. .master = &omap44xx_l4_per_hwmod,
  1427. .slave = &omap44xx_dss_hdmi_hwmod,
  1428. .clk = "l4_div_ck",
  1429. .addr = omap44xx_dss_hdmi_addrs,
  1430. .user = OCP_USER_MPU,
  1431. };
  1432. /* dss_hdmi slave ports */
  1433. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1434. &omap44xx_l3_main_2__dss_hdmi,
  1435. &omap44xx_l4_per__dss_hdmi,
  1436. };
  1437. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1438. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1439. };
  1440. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1441. .name = "dss_hdmi",
  1442. .class = &omap44xx_hdmi_hwmod_class,
  1443. .clkdm_name = "l3_dss_clkdm",
  1444. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1445. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1446. .main_clk = "dss_48mhz_clk",
  1447. .prcm = {
  1448. .omap4 = {
  1449. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1450. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1451. },
  1452. },
  1453. .opt_clks = dss_hdmi_opt_clks,
  1454. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1455. .slaves = omap44xx_dss_hdmi_slaves,
  1456. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1457. };
  1458. /*
  1459. * 'rfbi' class
  1460. * remote frame buffer interface
  1461. */
  1462. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1463. .rev_offs = 0x0000,
  1464. .sysc_offs = 0x0010,
  1465. .syss_offs = 0x0014,
  1466. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1467. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1468. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1469. .sysc_fields = &omap_hwmod_sysc_type1,
  1470. };
  1471. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1472. .name = "rfbi",
  1473. .sysc = &omap44xx_rfbi_sysc,
  1474. };
  1475. /* dss_rfbi */
  1476. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1477. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1478. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1479. { .dma_req = -1 }
  1480. };
  1481. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1482. {
  1483. .pa_start = 0x58002000,
  1484. .pa_end = 0x580020ff,
  1485. .flags = ADDR_TYPE_RT
  1486. },
  1487. { }
  1488. };
  1489. /* l3_main_2 -> dss_rfbi */
  1490. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1491. .master = &omap44xx_l3_main_2_hwmod,
  1492. .slave = &omap44xx_dss_rfbi_hwmod,
  1493. .clk = "dss_fck",
  1494. .addr = omap44xx_dss_rfbi_dma_addrs,
  1495. .user = OCP_USER_SDMA,
  1496. };
  1497. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1498. {
  1499. .pa_start = 0x48042000,
  1500. .pa_end = 0x480420ff,
  1501. .flags = ADDR_TYPE_RT
  1502. },
  1503. { }
  1504. };
  1505. /* l4_per -> dss_rfbi */
  1506. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1507. .master = &omap44xx_l4_per_hwmod,
  1508. .slave = &omap44xx_dss_rfbi_hwmod,
  1509. .clk = "l4_div_ck",
  1510. .addr = omap44xx_dss_rfbi_addrs,
  1511. .user = OCP_USER_MPU,
  1512. };
  1513. /* dss_rfbi slave ports */
  1514. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1515. &omap44xx_l3_main_2__dss_rfbi,
  1516. &omap44xx_l4_per__dss_rfbi,
  1517. };
  1518. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1519. { .role = "ick", .clk = "dss_fck" },
  1520. };
  1521. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1522. .name = "dss_rfbi",
  1523. .class = &omap44xx_rfbi_hwmod_class,
  1524. .clkdm_name = "l3_dss_clkdm",
  1525. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1526. .main_clk = "dss_dss_clk",
  1527. .prcm = {
  1528. .omap4 = {
  1529. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1530. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1531. },
  1532. },
  1533. .opt_clks = dss_rfbi_opt_clks,
  1534. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1535. .slaves = omap44xx_dss_rfbi_slaves,
  1536. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1537. };
  1538. /*
  1539. * 'venc' class
  1540. * video encoder
  1541. */
  1542. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1543. .name = "venc",
  1544. };
  1545. /* dss_venc */
  1546. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1547. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1548. {
  1549. .pa_start = 0x58003000,
  1550. .pa_end = 0x580030ff,
  1551. .flags = ADDR_TYPE_RT
  1552. },
  1553. { }
  1554. };
  1555. /* l3_main_2 -> dss_venc */
  1556. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1557. .master = &omap44xx_l3_main_2_hwmod,
  1558. .slave = &omap44xx_dss_venc_hwmod,
  1559. .clk = "dss_fck",
  1560. .addr = omap44xx_dss_venc_dma_addrs,
  1561. .user = OCP_USER_SDMA,
  1562. };
  1563. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1564. {
  1565. .pa_start = 0x48043000,
  1566. .pa_end = 0x480430ff,
  1567. .flags = ADDR_TYPE_RT
  1568. },
  1569. { }
  1570. };
  1571. /* l4_per -> dss_venc */
  1572. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1573. .master = &omap44xx_l4_per_hwmod,
  1574. .slave = &omap44xx_dss_venc_hwmod,
  1575. .clk = "l4_div_ck",
  1576. .addr = omap44xx_dss_venc_addrs,
  1577. .user = OCP_USER_MPU,
  1578. };
  1579. /* dss_venc slave ports */
  1580. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1581. &omap44xx_l3_main_2__dss_venc,
  1582. &omap44xx_l4_per__dss_venc,
  1583. };
  1584. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1585. .name = "dss_venc",
  1586. .class = &omap44xx_venc_hwmod_class,
  1587. .clkdm_name = "l3_dss_clkdm",
  1588. .main_clk = "dss_tv_clk",
  1589. .prcm = {
  1590. .omap4 = {
  1591. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1592. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1593. },
  1594. },
  1595. .slaves = omap44xx_dss_venc_slaves,
  1596. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1597. };
  1598. /*
  1599. * 'gpio' class
  1600. * general purpose io module
  1601. */
  1602. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1603. .rev_offs = 0x0000,
  1604. .sysc_offs = 0x0010,
  1605. .syss_offs = 0x0114,
  1606. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1607. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1608. SYSS_HAS_RESET_STATUS),
  1609. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1610. SIDLE_SMART_WKUP),
  1611. .sysc_fields = &omap_hwmod_sysc_type1,
  1612. };
  1613. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1614. .name = "gpio",
  1615. .sysc = &omap44xx_gpio_sysc,
  1616. .rev = 2,
  1617. };
  1618. /* gpio dev_attr */
  1619. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1620. .bank_width = 32,
  1621. .dbck_flag = true,
  1622. };
  1623. /* gpio1 */
  1624. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1625. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1626. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1627. { .irq = -1 }
  1628. };
  1629. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1630. {
  1631. .pa_start = 0x4a310000,
  1632. .pa_end = 0x4a3101ff,
  1633. .flags = ADDR_TYPE_RT
  1634. },
  1635. { }
  1636. };
  1637. /* l4_wkup -> gpio1 */
  1638. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1639. .master = &omap44xx_l4_wkup_hwmod,
  1640. .slave = &omap44xx_gpio1_hwmod,
  1641. .clk = "l4_wkup_clk_mux_ck",
  1642. .addr = omap44xx_gpio1_addrs,
  1643. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1644. };
  1645. /* gpio1 slave ports */
  1646. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1647. &omap44xx_l4_wkup__gpio1,
  1648. };
  1649. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1650. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1651. };
  1652. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1653. .name = "gpio1",
  1654. .class = &omap44xx_gpio_hwmod_class,
  1655. .clkdm_name = "l4_wkup_clkdm",
  1656. .mpu_irqs = omap44xx_gpio1_irqs,
  1657. .main_clk = "gpio1_ick",
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1662. .modulemode = MODULEMODE_HWCTRL,
  1663. },
  1664. },
  1665. .opt_clks = gpio1_opt_clks,
  1666. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1667. .dev_attr = &gpio_dev_attr,
  1668. .slaves = omap44xx_gpio1_slaves,
  1669. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1670. };
  1671. /* gpio2 */
  1672. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1673. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1674. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1675. { .irq = -1 }
  1676. };
  1677. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1678. {
  1679. .pa_start = 0x48055000,
  1680. .pa_end = 0x480551ff,
  1681. .flags = ADDR_TYPE_RT
  1682. },
  1683. { }
  1684. };
  1685. /* l4_per -> gpio2 */
  1686. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1687. .master = &omap44xx_l4_per_hwmod,
  1688. .slave = &omap44xx_gpio2_hwmod,
  1689. .clk = "l4_div_ck",
  1690. .addr = omap44xx_gpio2_addrs,
  1691. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1692. };
  1693. /* gpio2 slave ports */
  1694. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1695. &omap44xx_l4_per__gpio2,
  1696. };
  1697. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1698. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1699. };
  1700. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1701. .name = "gpio2",
  1702. .class = &omap44xx_gpio_hwmod_class,
  1703. .clkdm_name = "l4_per_clkdm",
  1704. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1705. .mpu_irqs = omap44xx_gpio2_irqs,
  1706. .main_clk = "gpio2_ick",
  1707. .prcm = {
  1708. .omap4 = {
  1709. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1710. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1711. .modulemode = MODULEMODE_HWCTRL,
  1712. },
  1713. },
  1714. .opt_clks = gpio2_opt_clks,
  1715. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1716. .dev_attr = &gpio_dev_attr,
  1717. .slaves = omap44xx_gpio2_slaves,
  1718. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1719. };
  1720. /* gpio3 */
  1721. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1722. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1723. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1724. { .irq = -1 }
  1725. };
  1726. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1727. {
  1728. .pa_start = 0x48057000,
  1729. .pa_end = 0x480571ff,
  1730. .flags = ADDR_TYPE_RT
  1731. },
  1732. { }
  1733. };
  1734. /* l4_per -> gpio3 */
  1735. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1736. .master = &omap44xx_l4_per_hwmod,
  1737. .slave = &omap44xx_gpio3_hwmod,
  1738. .clk = "l4_div_ck",
  1739. .addr = omap44xx_gpio3_addrs,
  1740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1741. };
  1742. /* gpio3 slave ports */
  1743. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1744. &omap44xx_l4_per__gpio3,
  1745. };
  1746. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1747. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1748. };
  1749. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1750. .name = "gpio3",
  1751. .class = &omap44xx_gpio_hwmod_class,
  1752. .clkdm_name = "l4_per_clkdm",
  1753. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1754. .mpu_irqs = omap44xx_gpio3_irqs,
  1755. .main_clk = "gpio3_ick",
  1756. .prcm = {
  1757. .omap4 = {
  1758. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1759. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1760. .modulemode = MODULEMODE_HWCTRL,
  1761. },
  1762. },
  1763. .opt_clks = gpio3_opt_clks,
  1764. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1765. .dev_attr = &gpio_dev_attr,
  1766. .slaves = omap44xx_gpio3_slaves,
  1767. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1768. };
  1769. /* gpio4 */
  1770. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1771. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1772. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1773. { .irq = -1 }
  1774. };
  1775. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1776. {
  1777. .pa_start = 0x48059000,
  1778. .pa_end = 0x480591ff,
  1779. .flags = ADDR_TYPE_RT
  1780. },
  1781. { }
  1782. };
  1783. /* l4_per -> gpio4 */
  1784. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1785. .master = &omap44xx_l4_per_hwmod,
  1786. .slave = &omap44xx_gpio4_hwmod,
  1787. .clk = "l4_div_ck",
  1788. .addr = omap44xx_gpio4_addrs,
  1789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1790. };
  1791. /* gpio4 slave ports */
  1792. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1793. &omap44xx_l4_per__gpio4,
  1794. };
  1795. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1796. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1797. };
  1798. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1799. .name = "gpio4",
  1800. .class = &omap44xx_gpio_hwmod_class,
  1801. .clkdm_name = "l4_per_clkdm",
  1802. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1803. .mpu_irqs = omap44xx_gpio4_irqs,
  1804. .main_clk = "gpio4_ick",
  1805. .prcm = {
  1806. .omap4 = {
  1807. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1808. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1809. .modulemode = MODULEMODE_HWCTRL,
  1810. },
  1811. },
  1812. .opt_clks = gpio4_opt_clks,
  1813. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1814. .dev_attr = &gpio_dev_attr,
  1815. .slaves = omap44xx_gpio4_slaves,
  1816. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1817. };
  1818. /* gpio5 */
  1819. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1820. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1821. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1825. {
  1826. .pa_start = 0x4805b000,
  1827. .pa_end = 0x4805b1ff,
  1828. .flags = ADDR_TYPE_RT
  1829. },
  1830. { }
  1831. };
  1832. /* l4_per -> gpio5 */
  1833. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1834. .master = &omap44xx_l4_per_hwmod,
  1835. .slave = &omap44xx_gpio5_hwmod,
  1836. .clk = "l4_div_ck",
  1837. .addr = omap44xx_gpio5_addrs,
  1838. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1839. };
  1840. /* gpio5 slave ports */
  1841. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1842. &omap44xx_l4_per__gpio5,
  1843. };
  1844. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1845. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1846. };
  1847. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1848. .name = "gpio5",
  1849. .class = &omap44xx_gpio_hwmod_class,
  1850. .clkdm_name = "l4_per_clkdm",
  1851. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1852. .mpu_irqs = omap44xx_gpio5_irqs,
  1853. .main_clk = "gpio5_ick",
  1854. .prcm = {
  1855. .omap4 = {
  1856. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1857. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1858. .modulemode = MODULEMODE_HWCTRL,
  1859. },
  1860. },
  1861. .opt_clks = gpio5_opt_clks,
  1862. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1863. .dev_attr = &gpio_dev_attr,
  1864. .slaves = omap44xx_gpio5_slaves,
  1865. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1866. };
  1867. /* gpio6 */
  1868. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1869. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1870. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1874. {
  1875. .pa_start = 0x4805d000,
  1876. .pa_end = 0x4805d1ff,
  1877. .flags = ADDR_TYPE_RT
  1878. },
  1879. { }
  1880. };
  1881. /* l4_per -> gpio6 */
  1882. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1883. .master = &omap44xx_l4_per_hwmod,
  1884. .slave = &omap44xx_gpio6_hwmod,
  1885. .clk = "l4_div_ck",
  1886. .addr = omap44xx_gpio6_addrs,
  1887. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1888. };
  1889. /* gpio6 slave ports */
  1890. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1891. &omap44xx_l4_per__gpio6,
  1892. };
  1893. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1894. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1895. };
  1896. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1897. .name = "gpio6",
  1898. .class = &omap44xx_gpio_hwmod_class,
  1899. .clkdm_name = "l4_per_clkdm",
  1900. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1901. .mpu_irqs = omap44xx_gpio6_irqs,
  1902. .main_clk = "gpio6_ick",
  1903. .prcm = {
  1904. .omap4 = {
  1905. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1906. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1907. .modulemode = MODULEMODE_HWCTRL,
  1908. },
  1909. },
  1910. .opt_clks = gpio6_opt_clks,
  1911. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1912. .dev_attr = &gpio_dev_attr,
  1913. .slaves = omap44xx_gpio6_slaves,
  1914. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1915. };
  1916. /*
  1917. * 'hsi' class
  1918. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1919. * serial if)
  1920. */
  1921. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1922. .rev_offs = 0x0000,
  1923. .sysc_offs = 0x0010,
  1924. .syss_offs = 0x0014,
  1925. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1926. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1927. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1928. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1929. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1930. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1931. .sysc_fields = &omap_hwmod_sysc_type1,
  1932. };
  1933. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1934. .name = "hsi",
  1935. .sysc = &omap44xx_hsi_sysc,
  1936. };
  1937. /* hsi */
  1938. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1939. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1940. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1941. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1942. { .irq = -1 }
  1943. };
  1944. /* hsi master ports */
  1945. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1946. &omap44xx_hsi__l3_main_2,
  1947. };
  1948. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1949. {
  1950. .pa_start = 0x4a058000,
  1951. .pa_end = 0x4a05bfff,
  1952. .flags = ADDR_TYPE_RT
  1953. },
  1954. { }
  1955. };
  1956. /* l4_cfg -> hsi */
  1957. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1958. .master = &omap44xx_l4_cfg_hwmod,
  1959. .slave = &omap44xx_hsi_hwmod,
  1960. .clk = "l4_div_ck",
  1961. .addr = omap44xx_hsi_addrs,
  1962. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1963. };
  1964. /* hsi slave ports */
  1965. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1966. &omap44xx_l4_cfg__hsi,
  1967. };
  1968. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1969. .name = "hsi",
  1970. .class = &omap44xx_hsi_hwmod_class,
  1971. .clkdm_name = "l3_init_clkdm",
  1972. .mpu_irqs = omap44xx_hsi_irqs,
  1973. .main_clk = "hsi_fck",
  1974. .prcm = {
  1975. .omap4 = {
  1976. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1977. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1978. .modulemode = MODULEMODE_HWCTRL,
  1979. },
  1980. },
  1981. .slaves = omap44xx_hsi_slaves,
  1982. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1983. .masters = omap44xx_hsi_masters,
  1984. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1985. };
  1986. /*
  1987. * 'i2c' class
  1988. * multimaster high-speed i2c controller
  1989. */
  1990. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1991. .sysc_offs = 0x0010,
  1992. .syss_offs = 0x0090,
  1993. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1994. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1995. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1996. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1997. SIDLE_SMART_WKUP),
  1998. .clockact = CLOCKACT_TEST_ICLK,
  1999. .sysc_fields = &omap_hwmod_sysc_type1,
  2000. };
  2001. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2002. .name = "i2c",
  2003. .sysc = &omap44xx_i2c_sysc,
  2004. .rev = OMAP_I2C_IP_VERSION_2,
  2005. .reset = &omap_i2c_reset,
  2006. };
  2007. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2008. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2009. };
  2010. /* i2c1 */
  2011. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2012. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2013. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2014. { .irq = -1 }
  2015. };
  2016. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2017. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2018. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2019. { .dma_req = -1 }
  2020. };
  2021. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2022. {
  2023. .pa_start = 0x48070000,
  2024. .pa_end = 0x480700ff,
  2025. .flags = ADDR_TYPE_RT
  2026. },
  2027. { }
  2028. };
  2029. /* l4_per -> i2c1 */
  2030. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2031. .master = &omap44xx_l4_per_hwmod,
  2032. .slave = &omap44xx_i2c1_hwmod,
  2033. .clk = "l4_div_ck",
  2034. .addr = omap44xx_i2c1_addrs,
  2035. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2036. };
  2037. /* i2c1 slave ports */
  2038. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2039. &omap44xx_l4_per__i2c1,
  2040. };
  2041. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2042. .name = "i2c1",
  2043. .class = &omap44xx_i2c_hwmod_class,
  2044. .clkdm_name = "l4_per_clkdm",
  2045. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2046. .mpu_irqs = omap44xx_i2c1_irqs,
  2047. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2048. .main_clk = "i2c1_fck",
  2049. .prcm = {
  2050. .omap4 = {
  2051. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2052. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2053. .modulemode = MODULEMODE_SWCTRL,
  2054. },
  2055. },
  2056. .slaves = omap44xx_i2c1_slaves,
  2057. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2058. .dev_attr = &i2c_dev_attr,
  2059. };
  2060. /* i2c2 */
  2061. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2062. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2063. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2064. { .irq = -1 }
  2065. };
  2066. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2067. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2068. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2069. { .dma_req = -1 }
  2070. };
  2071. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2072. {
  2073. .pa_start = 0x48072000,
  2074. .pa_end = 0x480720ff,
  2075. .flags = ADDR_TYPE_RT
  2076. },
  2077. { }
  2078. };
  2079. /* l4_per -> i2c2 */
  2080. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2081. .master = &omap44xx_l4_per_hwmod,
  2082. .slave = &omap44xx_i2c2_hwmod,
  2083. .clk = "l4_div_ck",
  2084. .addr = omap44xx_i2c2_addrs,
  2085. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2086. };
  2087. /* i2c2 slave ports */
  2088. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2089. &omap44xx_l4_per__i2c2,
  2090. };
  2091. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2092. .name = "i2c2",
  2093. .class = &omap44xx_i2c_hwmod_class,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2096. .mpu_irqs = omap44xx_i2c2_irqs,
  2097. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2098. .main_clk = "i2c2_fck",
  2099. .prcm = {
  2100. .omap4 = {
  2101. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2102. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2103. .modulemode = MODULEMODE_SWCTRL,
  2104. },
  2105. },
  2106. .slaves = omap44xx_i2c2_slaves,
  2107. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2108. .dev_attr = &i2c_dev_attr,
  2109. };
  2110. /* i2c3 */
  2111. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2112. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2113. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2114. { .irq = -1 }
  2115. };
  2116. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2117. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2118. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2119. { .dma_req = -1 }
  2120. };
  2121. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2122. {
  2123. .pa_start = 0x48060000,
  2124. .pa_end = 0x480600ff,
  2125. .flags = ADDR_TYPE_RT
  2126. },
  2127. { }
  2128. };
  2129. /* l4_per -> i2c3 */
  2130. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2131. .master = &omap44xx_l4_per_hwmod,
  2132. .slave = &omap44xx_i2c3_hwmod,
  2133. .clk = "l4_div_ck",
  2134. .addr = omap44xx_i2c3_addrs,
  2135. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2136. };
  2137. /* i2c3 slave ports */
  2138. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2139. &omap44xx_l4_per__i2c3,
  2140. };
  2141. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2142. .name = "i2c3",
  2143. .class = &omap44xx_i2c_hwmod_class,
  2144. .clkdm_name = "l4_per_clkdm",
  2145. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2146. .mpu_irqs = omap44xx_i2c3_irqs,
  2147. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2148. .main_clk = "i2c3_fck",
  2149. .prcm = {
  2150. .omap4 = {
  2151. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2152. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2153. .modulemode = MODULEMODE_SWCTRL,
  2154. },
  2155. },
  2156. .slaves = omap44xx_i2c3_slaves,
  2157. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2158. .dev_attr = &i2c_dev_attr,
  2159. };
  2160. /* i2c4 */
  2161. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2162. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2163. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2164. { .irq = -1 }
  2165. };
  2166. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2167. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2168. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2169. { .dma_req = -1 }
  2170. };
  2171. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2172. {
  2173. .pa_start = 0x48350000,
  2174. .pa_end = 0x483500ff,
  2175. .flags = ADDR_TYPE_RT
  2176. },
  2177. { }
  2178. };
  2179. /* l4_per -> i2c4 */
  2180. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2181. .master = &omap44xx_l4_per_hwmod,
  2182. .slave = &omap44xx_i2c4_hwmod,
  2183. .clk = "l4_div_ck",
  2184. .addr = omap44xx_i2c4_addrs,
  2185. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2186. };
  2187. /* i2c4 slave ports */
  2188. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2189. &omap44xx_l4_per__i2c4,
  2190. };
  2191. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2192. .name = "i2c4",
  2193. .class = &omap44xx_i2c_hwmod_class,
  2194. .clkdm_name = "l4_per_clkdm",
  2195. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  2196. .mpu_irqs = omap44xx_i2c4_irqs,
  2197. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2198. .main_clk = "i2c4_fck",
  2199. .prcm = {
  2200. .omap4 = {
  2201. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2202. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2203. .modulemode = MODULEMODE_SWCTRL,
  2204. },
  2205. },
  2206. .slaves = omap44xx_i2c4_slaves,
  2207. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2208. .dev_attr = &i2c_dev_attr,
  2209. };
  2210. /*
  2211. * 'ipu' class
  2212. * imaging processor unit
  2213. */
  2214. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2215. .name = "ipu",
  2216. };
  2217. /* ipu */
  2218. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2219. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2220. { .irq = -1 }
  2221. };
  2222. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2223. { .name = "cpu0", .rst_shift = 0 },
  2224. };
  2225. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2226. { .name = "cpu1", .rst_shift = 1 },
  2227. };
  2228. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2229. { .name = "mmu_cache", .rst_shift = 2 },
  2230. };
  2231. /* ipu master ports */
  2232. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2233. &omap44xx_ipu__l3_main_2,
  2234. };
  2235. /* l3_main_2 -> ipu */
  2236. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2237. .master = &omap44xx_l3_main_2_hwmod,
  2238. .slave = &omap44xx_ipu_hwmod,
  2239. .clk = "l3_div_ck",
  2240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2241. };
  2242. /* ipu slave ports */
  2243. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2244. &omap44xx_l3_main_2__ipu,
  2245. };
  2246. /* Pseudo hwmod for reset control purpose only */
  2247. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2248. .name = "ipu_c0",
  2249. .class = &omap44xx_ipu_hwmod_class,
  2250. .clkdm_name = "ducati_clkdm",
  2251. .flags = HWMOD_INIT_NO_RESET,
  2252. .rst_lines = omap44xx_ipu_c0_resets,
  2253. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2254. .prcm = {
  2255. .omap4 = {
  2256. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2257. },
  2258. },
  2259. };
  2260. /* Pseudo hwmod for reset control purpose only */
  2261. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2262. .name = "ipu_c1",
  2263. .class = &omap44xx_ipu_hwmod_class,
  2264. .clkdm_name = "ducati_clkdm",
  2265. .flags = HWMOD_INIT_NO_RESET,
  2266. .rst_lines = omap44xx_ipu_c1_resets,
  2267. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2268. .prcm = {
  2269. .omap4 = {
  2270. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2271. },
  2272. },
  2273. };
  2274. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2275. .name = "ipu",
  2276. .class = &omap44xx_ipu_hwmod_class,
  2277. .clkdm_name = "ducati_clkdm",
  2278. .mpu_irqs = omap44xx_ipu_irqs,
  2279. .rst_lines = omap44xx_ipu_resets,
  2280. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2281. .main_clk = "ipu_fck",
  2282. .prcm = {
  2283. .omap4 = {
  2284. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2285. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2286. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2287. .modulemode = MODULEMODE_HWCTRL,
  2288. },
  2289. },
  2290. .slaves = omap44xx_ipu_slaves,
  2291. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2292. .masters = omap44xx_ipu_masters,
  2293. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2294. };
  2295. /*
  2296. * 'iss' class
  2297. * external images sensor pixel data processor
  2298. */
  2299. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2300. .rev_offs = 0x0000,
  2301. .sysc_offs = 0x0010,
  2302. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2303. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2305. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2306. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2307. .sysc_fields = &omap_hwmod_sysc_type2,
  2308. };
  2309. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2310. .name = "iss",
  2311. .sysc = &omap44xx_iss_sysc,
  2312. };
  2313. /* iss */
  2314. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2315. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2316. { .irq = -1 }
  2317. };
  2318. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2319. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2320. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2321. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2322. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2323. { .dma_req = -1 }
  2324. };
  2325. /* iss master ports */
  2326. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2327. &omap44xx_iss__l3_main_2,
  2328. };
  2329. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2330. {
  2331. .pa_start = 0x52000000,
  2332. .pa_end = 0x520000ff,
  2333. .flags = ADDR_TYPE_RT
  2334. },
  2335. { }
  2336. };
  2337. /* l3_main_2 -> iss */
  2338. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2339. .master = &omap44xx_l3_main_2_hwmod,
  2340. .slave = &omap44xx_iss_hwmod,
  2341. .clk = "l3_div_ck",
  2342. .addr = omap44xx_iss_addrs,
  2343. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2344. };
  2345. /* iss slave ports */
  2346. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2347. &omap44xx_l3_main_2__iss,
  2348. };
  2349. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2350. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2351. };
  2352. static struct omap_hwmod omap44xx_iss_hwmod = {
  2353. .name = "iss",
  2354. .class = &omap44xx_iss_hwmod_class,
  2355. .clkdm_name = "iss_clkdm",
  2356. .mpu_irqs = omap44xx_iss_irqs,
  2357. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2358. .main_clk = "iss_fck",
  2359. .prcm = {
  2360. .omap4 = {
  2361. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2362. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2363. .modulemode = MODULEMODE_SWCTRL,
  2364. },
  2365. },
  2366. .opt_clks = iss_opt_clks,
  2367. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2368. .slaves = omap44xx_iss_slaves,
  2369. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2370. .masters = omap44xx_iss_masters,
  2371. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2372. };
  2373. /*
  2374. * 'iva' class
  2375. * multi-standard video encoder/decoder hardware accelerator
  2376. */
  2377. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2378. .name = "iva",
  2379. };
  2380. /* iva */
  2381. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2382. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2383. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2384. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2385. { .irq = -1 }
  2386. };
  2387. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2388. { .name = "logic", .rst_shift = 2 },
  2389. };
  2390. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2391. { .name = "seq0", .rst_shift = 0 },
  2392. };
  2393. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2394. { .name = "seq1", .rst_shift = 1 },
  2395. };
  2396. /* iva master ports */
  2397. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2398. &omap44xx_iva__l3_main_2,
  2399. &omap44xx_iva__l3_instr,
  2400. };
  2401. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2402. {
  2403. .pa_start = 0x5a000000,
  2404. .pa_end = 0x5a07ffff,
  2405. .flags = ADDR_TYPE_RT
  2406. },
  2407. { }
  2408. };
  2409. /* l3_main_2 -> iva */
  2410. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2411. .master = &omap44xx_l3_main_2_hwmod,
  2412. .slave = &omap44xx_iva_hwmod,
  2413. .clk = "l3_div_ck",
  2414. .addr = omap44xx_iva_addrs,
  2415. .user = OCP_USER_MPU,
  2416. };
  2417. /* iva slave ports */
  2418. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2419. &omap44xx_dsp__iva,
  2420. &omap44xx_l3_main_2__iva,
  2421. };
  2422. /* Pseudo hwmod for reset control purpose only */
  2423. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2424. .name = "iva_seq0",
  2425. .class = &omap44xx_iva_hwmod_class,
  2426. .clkdm_name = "ivahd_clkdm",
  2427. .flags = HWMOD_INIT_NO_RESET,
  2428. .rst_lines = omap44xx_iva_seq0_resets,
  2429. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2430. .prcm = {
  2431. .omap4 = {
  2432. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2433. },
  2434. },
  2435. };
  2436. /* Pseudo hwmod for reset control purpose only */
  2437. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2438. .name = "iva_seq1",
  2439. .class = &omap44xx_iva_hwmod_class,
  2440. .clkdm_name = "ivahd_clkdm",
  2441. .flags = HWMOD_INIT_NO_RESET,
  2442. .rst_lines = omap44xx_iva_seq1_resets,
  2443. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2444. .prcm = {
  2445. .omap4 = {
  2446. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2447. },
  2448. },
  2449. };
  2450. static struct omap_hwmod omap44xx_iva_hwmod = {
  2451. .name = "iva",
  2452. .class = &omap44xx_iva_hwmod_class,
  2453. .clkdm_name = "ivahd_clkdm",
  2454. .mpu_irqs = omap44xx_iva_irqs,
  2455. .rst_lines = omap44xx_iva_resets,
  2456. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2457. .main_clk = "iva_fck",
  2458. .prcm = {
  2459. .omap4 = {
  2460. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2461. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2462. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2463. .modulemode = MODULEMODE_HWCTRL,
  2464. },
  2465. },
  2466. .slaves = omap44xx_iva_slaves,
  2467. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2468. .masters = omap44xx_iva_masters,
  2469. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2470. };
  2471. /*
  2472. * 'kbd' class
  2473. * keyboard controller
  2474. */
  2475. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2476. .rev_offs = 0x0000,
  2477. .sysc_offs = 0x0010,
  2478. .syss_offs = 0x0014,
  2479. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2480. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2481. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2482. SYSS_HAS_RESET_STATUS),
  2483. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2484. .sysc_fields = &omap_hwmod_sysc_type1,
  2485. };
  2486. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2487. .name = "kbd",
  2488. .sysc = &omap44xx_kbd_sysc,
  2489. };
  2490. /* kbd */
  2491. static struct omap_hwmod omap44xx_kbd_hwmod;
  2492. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2493. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2494. { .irq = -1 }
  2495. };
  2496. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2497. {
  2498. .pa_start = 0x4a31c000,
  2499. .pa_end = 0x4a31c07f,
  2500. .flags = ADDR_TYPE_RT
  2501. },
  2502. { }
  2503. };
  2504. /* l4_wkup -> kbd */
  2505. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2506. .master = &omap44xx_l4_wkup_hwmod,
  2507. .slave = &omap44xx_kbd_hwmod,
  2508. .clk = "l4_wkup_clk_mux_ck",
  2509. .addr = omap44xx_kbd_addrs,
  2510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2511. };
  2512. /* kbd slave ports */
  2513. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2514. &omap44xx_l4_wkup__kbd,
  2515. };
  2516. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2517. .name = "kbd",
  2518. .class = &omap44xx_kbd_hwmod_class,
  2519. .clkdm_name = "l4_wkup_clkdm",
  2520. .mpu_irqs = omap44xx_kbd_irqs,
  2521. .main_clk = "kbd_fck",
  2522. .prcm = {
  2523. .omap4 = {
  2524. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2525. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2526. .modulemode = MODULEMODE_SWCTRL,
  2527. },
  2528. },
  2529. .slaves = omap44xx_kbd_slaves,
  2530. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2531. };
  2532. /*
  2533. * 'mailbox' class
  2534. * mailbox module allowing communication between the on-chip processors using a
  2535. * queued mailbox-interrupt mechanism.
  2536. */
  2537. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2538. .rev_offs = 0x0000,
  2539. .sysc_offs = 0x0010,
  2540. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2541. SYSC_HAS_SOFTRESET),
  2542. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2543. .sysc_fields = &omap_hwmod_sysc_type2,
  2544. };
  2545. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2546. .name = "mailbox",
  2547. .sysc = &omap44xx_mailbox_sysc,
  2548. };
  2549. /* mailbox */
  2550. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2551. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2552. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2553. { .irq = -1 }
  2554. };
  2555. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2556. {
  2557. .pa_start = 0x4a0f4000,
  2558. .pa_end = 0x4a0f41ff,
  2559. .flags = ADDR_TYPE_RT
  2560. },
  2561. { }
  2562. };
  2563. /* l4_cfg -> mailbox */
  2564. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2565. .master = &omap44xx_l4_cfg_hwmod,
  2566. .slave = &omap44xx_mailbox_hwmod,
  2567. .clk = "l4_div_ck",
  2568. .addr = omap44xx_mailbox_addrs,
  2569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2570. };
  2571. /* mailbox slave ports */
  2572. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2573. &omap44xx_l4_cfg__mailbox,
  2574. };
  2575. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2576. .name = "mailbox",
  2577. .class = &omap44xx_mailbox_hwmod_class,
  2578. .clkdm_name = "l4_cfg_clkdm",
  2579. .mpu_irqs = omap44xx_mailbox_irqs,
  2580. .prcm = {
  2581. .omap4 = {
  2582. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2583. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2584. },
  2585. },
  2586. .slaves = omap44xx_mailbox_slaves,
  2587. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2588. };
  2589. /*
  2590. * 'mcbsp' class
  2591. * multi channel buffered serial port controller
  2592. */
  2593. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2594. .sysc_offs = 0x008c,
  2595. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2596. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2597. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2598. .sysc_fields = &omap_hwmod_sysc_type1,
  2599. };
  2600. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2601. .name = "mcbsp",
  2602. .sysc = &omap44xx_mcbsp_sysc,
  2603. .rev = MCBSP_CONFIG_TYPE4,
  2604. };
  2605. /* mcbsp1 */
  2606. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2607. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2608. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2609. { .irq = -1 }
  2610. };
  2611. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2612. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2613. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2614. { .dma_req = -1 }
  2615. };
  2616. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2617. {
  2618. .name = "mpu",
  2619. .pa_start = 0x40122000,
  2620. .pa_end = 0x401220ff,
  2621. .flags = ADDR_TYPE_RT
  2622. },
  2623. { }
  2624. };
  2625. /* l4_abe -> mcbsp1 */
  2626. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2627. .master = &omap44xx_l4_abe_hwmod,
  2628. .slave = &omap44xx_mcbsp1_hwmod,
  2629. .clk = "ocp_abe_iclk",
  2630. .addr = omap44xx_mcbsp1_addrs,
  2631. .user = OCP_USER_MPU,
  2632. };
  2633. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2634. {
  2635. .name = "dma",
  2636. .pa_start = 0x49022000,
  2637. .pa_end = 0x490220ff,
  2638. .flags = ADDR_TYPE_RT
  2639. },
  2640. { }
  2641. };
  2642. /* l4_abe -> mcbsp1 (dma) */
  2643. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2644. .master = &omap44xx_l4_abe_hwmod,
  2645. .slave = &omap44xx_mcbsp1_hwmod,
  2646. .clk = "ocp_abe_iclk",
  2647. .addr = omap44xx_mcbsp1_dma_addrs,
  2648. .user = OCP_USER_SDMA,
  2649. };
  2650. /* mcbsp1 slave ports */
  2651. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2652. &omap44xx_l4_abe__mcbsp1,
  2653. &omap44xx_l4_abe__mcbsp1_dma,
  2654. };
  2655. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2656. .name = "mcbsp1",
  2657. .class = &omap44xx_mcbsp_hwmod_class,
  2658. .clkdm_name = "abe_clkdm",
  2659. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2660. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2661. .main_clk = "mcbsp1_fck",
  2662. .prcm = {
  2663. .omap4 = {
  2664. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2665. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2666. .modulemode = MODULEMODE_SWCTRL,
  2667. },
  2668. },
  2669. .slaves = omap44xx_mcbsp1_slaves,
  2670. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2671. };
  2672. /* mcbsp2 */
  2673. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2674. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2675. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2676. { .irq = -1 }
  2677. };
  2678. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2679. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2680. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2681. { .dma_req = -1 }
  2682. };
  2683. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2684. {
  2685. .name = "mpu",
  2686. .pa_start = 0x40124000,
  2687. .pa_end = 0x401240ff,
  2688. .flags = ADDR_TYPE_RT
  2689. },
  2690. { }
  2691. };
  2692. /* l4_abe -> mcbsp2 */
  2693. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2694. .master = &omap44xx_l4_abe_hwmod,
  2695. .slave = &omap44xx_mcbsp2_hwmod,
  2696. .clk = "ocp_abe_iclk",
  2697. .addr = omap44xx_mcbsp2_addrs,
  2698. .user = OCP_USER_MPU,
  2699. };
  2700. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2701. {
  2702. .name = "dma",
  2703. .pa_start = 0x49024000,
  2704. .pa_end = 0x490240ff,
  2705. .flags = ADDR_TYPE_RT
  2706. },
  2707. { }
  2708. };
  2709. /* l4_abe -> mcbsp2 (dma) */
  2710. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2711. .master = &omap44xx_l4_abe_hwmod,
  2712. .slave = &omap44xx_mcbsp2_hwmod,
  2713. .clk = "ocp_abe_iclk",
  2714. .addr = omap44xx_mcbsp2_dma_addrs,
  2715. .user = OCP_USER_SDMA,
  2716. };
  2717. /* mcbsp2 slave ports */
  2718. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2719. &omap44xx_l4_abe__mcbsp2,
  2720. &omap44xx_l4_abe__mcbsp2_dma,
  2721. };
  2722. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2723. .name = "mcbsp2",
  2724. .class = &omap44xx_mcbsp_hwmod_class,
  2725. .clkdm_name = "abe_clkdm",
  2726. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2727. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2728. .main_clk = "mcbsp2_fck",
  2729. .prcm = {
  2730. .omap4 = {
  2731. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2732. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2733. .modulemode = MODULEMODE_SWCTRL,
  2734. },
  2735. },
  2736. .slaves = omap44xx_mcbsp2_slaves,
  2737. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2738. };
  2739. /* mcbsp3 */
  2740. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2741. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2742. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2743. { .irq = -1 }
  2744. };
  2745. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2746. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2747. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2748. { .dma_req = -1 }
  2749. };
  2750. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2751. {
  2752. .name = "mpu",
  2753. .pa_start = 0x40126000,
  2754. .pa_end = 0x401260ff,
  2755. .flags = ADDR_TYPE_RT
  2756. },
  2757. { }
  2758. };
  2759. /* l4_abe -> mcbsp3 */
  2760. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2761. .master = &omap44xx_l4_abe_hwmod,
  2762. .slave = &omap44xx_mcbsp3_hwmod,
  2763. .clk = "ocp_abe_iclk",
  2764. .addr = omap44xx_mcbsp3_addrs,
  2765. .user = OCP_USER_MPU,
  2766. };
  2767. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2768. {
  2769. .name = "dma",
  2770. .pa_start = 0x49026000,
  2771. .pa_end = 0x490260ff,
  2772. .flags = ADDR_TYPE_RT
  2773. },
  2774. { }
  2775. };
  2776. /* l4_abe -> mcbsp3 (dma) */
  2777. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2778. .master = &omap44xx_l4_abe_hwmod,
  2779. .slave = &omap44xx_mcbsp3_hwmod,
  2780. .clk = "ocp_abe_iclk",
  2781. .addr = omap44xx_mcbsp3_dma_addrs,
  2782. .user = OCP_USER_SDMA,
  2783. };
  2784. /* mcbsp3 slave ports */
  2785. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2786. &omap44xx_l4_abe__mcbsp3,
  2787. &omap44xx_l4_abe__mcbsp3_dma,
  2788. };
  2789. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2790. .name = "mcbsp3",
  2791. .class = &omap44xx_mcbsp_hwmod_class,
  2792. .clkdm_name = "abe_clkdm",
  2793. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2794. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2795. .main_clk = "mcbsp3_fck",
  2796. .prcm = {
  2797. .omap4 = {
  2798. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2799. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2800. .modulemode = MODULEMODE_SWCTRL,
  2801. },
  2802. },
  2803. .slaves = omap44xx_mcbsp3_slaves,
  2804. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2805. };
  2806. /* mcbsp4 */
  2807. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2808. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2809. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2810. { .irq = -1 }
  2811. };
  2812. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2813. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2814. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2815. { .dma_req = -1 }
  2816. };
  2817. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2818. {
  2819. .pa_start = 0x48096000,
  2820. .pa_end = 0x480960ff,
  2821. .flags = ADDR_TYPE_RT
  2822. },
  2823. { }
  2824. };
  2825. /* l4_per -> mcbsp4 */
  2826. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2827. .master = &omap44xx_l4_per_hwmod,
  2828. .slave = &omap44xx_mcbsp4_hwmod,
  2829. .clk = "l4_div_ck",
  2830. .addr = omap44xx_mcbsp4_addrs,
  2831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2832. };
  2833. /* mcbsp4 slave ports */
  2834. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2835. &omap44xx_l4_per__mcbsp4,
  2836. };
  2837. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2838. .name = "mcbsp4",
  2839. .class = &omap44xx_mcbsp_hwmod_class,
  2840. .clkdm_name = "l4_per_clkdm",
  2841. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2842. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2843. .main_clk = "mcbsp4_fck",
  2844. .prcm = {
  2845. .omap4 = {
  2846. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2847. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2848. .modulemode = MODULEMODE_SWCTRL,
  2849. },
  2850. },
  2851. .slaves = omap44xx_mcbsp4_slaves,
  2852. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2853. };
  2854. /*
  2855. * 'mcpdm' class
  2856. * multi channel pdm controller (proprietary interface with phoenix power
  2857. * ic)
  2858. */
  2859. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2860. .rev_offs = 0x0000,
  2861. .sysc_offs = 0x0010,
  2862. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2863. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2864. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2865. SIDLE_SMART_WKUP),
  2866. .sysc_fields = &omap_hwmod_sysc_type2,
  2867. };
  2868. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2869. .name = "mcpdm",
  2870. .sysc = &omap44xx_mcpdm_sysc,
  2871. };
  2872. /* mcpdm */
  2873. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2874. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2875. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2876. { .irq = -1 }
  2877. };
  2878. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2879. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2880. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2881. { .dma_req = -1 }
  2882. };
  2883. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2884. {
  2885. .pa_start = 0x40132000,
  2886. .pa_end = 0x4013207f,
  2887. .flags = ADDR_TYPE_RT
  2888. },
  2889. { }
  2890. };
  2891. /* l4_abe -> mcpdm */
  2892. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2893. .master = &omap44xx_l4_abe_hwmod,
  2894. .slave = &omap44xx_mcpdm_hwmod,
  2895. .clk = "ocp_abe_iclk",
  2896. .addr = omap44xx_mcpdm_addrs,
  2897. .user = OCP_USER_MPU,
  2898. };
  2899. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2900. {
  2901. .pa_start = 0x49032000,
  2902. .pa_end = 0x4903207f,
  2903. .flags = ADDR_TYPE_RT
  2904. },
  2905. { }
  2906. };
  2907. /* l4_abe -> mcpdm (dma) */
  2908. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2909. .master = &omap44xx_l4_abe_hwmod,
  2910. .slave = &omap44xx_mcpdm_hwmod,
  2911. .clk = "ocp_abe_iclk",
  2912. .addr = omap44xx_mcpdm_dma_addrs,
  2913. .user = OCP_USER_SDMA,
  2914. };
  2915. /* mcpdm slave ports */
  2916. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2917. &omap44xx_l4_abe__mcpdm,
  2918. &omap44xx_l4_abe__mcpdm_dma,
  2919. };
  2920. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2921. .name = "mcpdm",
  2922. .class = &omap44xx_mcpdm_hwmod_class,
  2923. .clkdm_name = "abe_clkdm",
  2924. .mpu_irqs = omap44xx_mcpdm_irqs,
  2925. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2926. .main_clk = "mcpdm_fck",
  2927. .prcm = {
  2928. .omap4 = {
  2929. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2930. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2931. .modulemode = MODULEMODE_SWCTRL,
  2932. },
  2933. },
  2934. .slaves = omap44xx_mcpdm_slaves,
  2935. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2936. };
  2937. /*
  2938. * 'mcspi' class
  2939. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2940. * bus
  2941. */
  2942. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2943. .rev_offs = 0x0000,
  2944. .sysc_offs = 0x0010,
  2945. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2946. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2947. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2948. SIDLE_SMART_WKUP),
  2949. .sysc_fields = &omap_hwmod_sysc_type2,
  2950. };
  2951. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2952. .name = "mcspi",
  2953. .sysc = &omap44xx_mcspi_sysc,
  2954. .rev = OMAP4_MCSPI_REV,
  2955. };
  2956. /* mcspi1 */
  2957. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2958. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2959. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2960. { .irq = -1 }
  2961. };
  2962. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2963. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2964. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2965. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2966. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2967. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2968. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2969. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2970. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2971. { .dma_req = -1 }
  2972. };
  2973. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2974. {
  2975. .pa_start = 0x48098000,
  2976. .pa_end = 0x480981ff,
  2977. .flags = ADDR_TYPE_RT
  2978. },
  2979. { }
  2980. };
  2981. /* l4_per -> mcspi1 */
  2982. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2983. .master = &omap44xx_l4_per_hwmod,
  2984. .slave = &omap44xx_mcspi1_hwmod,
  2985. .clk = "l4_div_ck",
  2986. .addr = omap44xx_mcspi1_addrs,
  2987. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2988. };
  2989. /* mcspi1 slave ports */
  2990. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2991. &omap44xx_l4_per__mcspi1,
  2992. };
  2993. /* mcspi1 dev_attr */
  2994. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2995. .num_chipselect = 4,
  2996. };
  2997. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2998. .name = "mcspi1",
  2999. .class = &omap44xx_mcspi_hwmod_class,
  3000. .clkdm_name = "l4_per_clkdm",
  3001. .mpu_irqs = omap44xx_mcspi1_irqs,
  3002. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3003. .main_clk = "mcspi1_fck",
  3004. .prcm = {
  3005. .omap4 = {
  3006. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3007. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3008. .modulemode = MODULEMODE_SWCTRL,
  3009. },
  3010. },
  3011. .dev_attr = &mcspi1_dev_attr,
  3012. .slaves = omap44xx_mcspi1_slaves,
  3013. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3014. };
  3015. /* mcspi2 */
  3016. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3017. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3018. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3019. { .irq = -1 }
  3020. };
  3021. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3022. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3023. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3024. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3025. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3026. { .dma_req = -1 }
  3027. };
  3028. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3029. {
  3030. .pa_start = 0x4809a000,
  3031. .pa_end = 0x4809a1ff,
  3032. .flags = ADDR_TYPE_RT
  3033. },
  3034. { }
  3035. };
  3036. /* l4_per -> mcspi2 */
  3037. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3038. .master = &omap44xx_l4_per_hwmod,
  3039. .slave = &omap44xx_mcspi2_hwmod,
  3040. .clk = "l4_div_ck",
  3041. .addr = omap44xx_mcspi2_addrs,
  3042. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3043. };
  3044. /* mcspi2 slave ports */
  3045. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3046. &omap44xx_l4_per__mcspi2,
  3047. };
  3048. /* mcspi2 dev_attr */
  3049. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3050. .num_chipselect = 2,
  3051. };
  3052. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3053. .name = "mcspi2",
  3054. .class = &omap44xx_mcspi_hwmod_class,
  3055. .clkdm_name = "l4_per_clkdm",
  3056. .mpu_irqs = omap44xx_mcspi2_irqs,
  3057. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3058. .main_clk = "mcspi2_fck",
  3059. .prcm = {
  3060. .omap4 = {
  3061. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3062. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3063. .modulemode = MODULEMODE_SWCTRL,
  3064. },
  3065. },
  3066. .dev_attr = &mcspi2_dev_attr,
  3067. .slaves = omap44xx_mcspi2_slaves,
  3068. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3069. };
  3070. /* mcspi3 */
  3071. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3072. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3073. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3074. { .irq = -1 }
  3075. };
  3076. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3077. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3078. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3079. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3080. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3081. { .dma_req = -1 }
  3082. };
  3083. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3084. {
  3085. .pa_start = 0x480b8000,
  3086. .pa_end = 0x480b81ff,
  3087. .flags = ADDR_TYPE_RT
  3088. },
  3089. { }
  3090. };
  3091. /* l4_per -> mcspi3 */
  3092. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3093. .master = &omap44xx_l4_per_hwmod,
  3094. .slave = &omap44xx_mcspi3_hwmod,
  3095. .clk = "l4_div_ck",
  3096. .addr = omap44xx_mcspi3_addrs,
  3097. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3098. };
  3099. /* mcspi3 slave ports */
  3100. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3101. &omap44xx_l4_per__mcspi3,
  3102. };
  3103. /* mcspi3 dev_attr */
  3104. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3105. .num_chipselect = 2,
  3106. };
  3107. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3108. .name = "mcspi3",
  3109. .class = &omap44xx_mcspi_hwmod_class,
  3110. .clkdm_name = "l4_per_clkdm",
  3111. .mpu_irqs = omap44xx_mcspi3_irqs,
  3112. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3113. .main_clk = "mcspi3_fck",
  3114. .prcm = {
  3115. .omap4 = {
  3116. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3117. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3118. .modulemode = MODULEMODE_SWCTRL,
  3119. },
  3120. },
  3121. .dev_attr = &mcspi3_dev_attr,
  3122. .slaves = omap44xx_mcspi3_slaves,
  3123. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3124. };
  3125. /* mcspi4 */
  3126. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3127. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3128. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3129. { .irq = -1 }
  3130. };
  3131. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3132. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3133. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3134. { .dma_req = -1 }
  3135. };
  3136. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3137. {
  3138. .pa_start = 0x480ba000,
  3139. .pa_end = 0x480ba1ff,
  3140. .flags = ADDR_TYPE_RT
  3141. },
  3142. { }
  3143. };
  3144. /* l4_per -> mcspi4 */
  3145. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3146. .master = &omap44xx_l4_per_hwmod,
  3147. .slave = &omap44xx_mcspi4_hwmod,
  3148. .clk = "l4_div_ck",
  3149. .addr = omap44xx_mcspi4_addrs,
  3150. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3151. };
  3152. /* mcspi4 slave ports */
  3153. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3154. &omap44xx_l4_per__mcspi4,
  3155. };
  3156. /* mcspi4 dev_attr */
  3157. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3158. .num_chipselect = 1,
  3159. };
  3160. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3161. .name = "mcspi4",
  3162. .class = &omap44xx_mcspi_hwmod_class,
  3163. .clkdm_name = "l4_per_clkdm",
  3164. .mpu_irqs = omap44xx_mcspi4_irqs,
  3165. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3166. .main_clk = "mcspi4_fck",
  3167. .prcm = {
  3168. .omap4 = {
  3169. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3170. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3171. .modulemode = MODULEMODE_SWCTRL,
  3172. },
  3173. },
  3174. .dev_attr = &mcspi4_dev_attr,
  3175. .slaves = omap44xx_mcspi4_slaves,
  3176. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3177. };
  3178. /*
  3179. * 'mmc' class
  3180. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3181. */
  3182. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3183. .rev_offs = 0x0000,
  3184. .sysc_offs = 0x0010,
  3185. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3186. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3187. SYSC_HAS_SOFTRESET),
  3188. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3189. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3190. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3191. .sysc_fields = &omap_hwmod_sysc_type2,
  3192. };
  3193. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3194. .name = "mmc",
  3195. .sysc = &omap44xx_mmc_sysc,
  3196. };
  3197. /* mmc1 */
  3198. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3199. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3200. { .irq = -1 }
  3201. };
  3202. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3203. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3204. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3205. { .dma_req = -1 }
  3206. };
  3207. /* mmc1 master ports */
  3208. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3209. &omap44xx_mmc1__l3_main_1,
  3210. };
  3211. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3212. {
  3213. .pa_start = 0x4809c000,
  3214. .pa_end = 0x4809c3ff,
  3215. .flags = ADDR_TYPE_RT
  3216. },
  3217. { }
  3218. };
  3219. /* l4_per -> mmc1 */
  3220. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3221. .master = &omap44xx_l4_per_hwmod,
  3222. .slave = &omap44xx_mmc1_hwmod,
  3223. .clk = "l4_div_ck",
  3224. .addr = omap44xx_mmc1_addrs,
  3225. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3226. };
  3227. /* mmc1 slave ports */
  3228. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3229. &omap44xx_l4_per__mmc1,
  3230. };
  3231. /* mmc1 dev_attr */
  3232. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3233. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3234. };
  3235. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3236. .name = "mmc1",
  3237. .class = &omap44xx_mmc_hwmod_class,
  3238. .clkdm_name = "l3_init_clkdm",
  3239. .mpu_irqs = omap44xx_mmc1_irqs,
  3240. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3241. .main_clk = "mmc1_fck",
  3242. .prcm = {
  3243. .omap4 = {
  3244. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3245. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3246. .modulemode = MODULEMODE_SWCTRL,
  3247. },
  3248. },
  3249. .dev_attr = &mmc1_dev_attr,
  3250. .slaves = omap44xx_mmc1_slaves,
  3251. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3252. .masters = omap44xx_mmc1_masters,
  3253. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3254. };
  3255. /* mmc2 */
  3256. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3257. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3258. { .irq = -1 }
  3259. };
  3260. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3261. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3262. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3263. { .dma_req = -1 }
  3264. };
  3265. /* mmc2 master ports */
  3266. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3267. &omap44xx_mmc2__l3_main_1,
  3268. };
  3269. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3270. {
  3271. .pa_start = 0x480b4000,
  3272. .pa_end = 0x480b43ff,
  3273. .flags = ADDR_TYPE_RT
  3274. },
  3275. { }
  3276. };
  3277. /* l4_per -> mmc2 */
  3278. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3279. .master = &omap44xx_l4_per_hwmod,
  3280. .slave = &omap44xx_mmc2_hwmod,
  3281. .clk = "l4_div_ck",
  3282. .addr = omap44xx_mmc2_addrs,
  3283. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3284. };
  3285. /* mmc2 slave ports */
  3286. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3287. &omap44xx_l4_per__mmc2,
  3288. };
  3289. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3290. .name = "mmc2",
  3291. .class = &omap44xx_mmc_hwmod_class,
  3292. .clkdm_name = "l3_init_clkdm",
  3293. .mpu_irqs = omap44xx_mmc2_irqs,
  3294. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3295. .main_clk = "mmc2_fck",
  3296. .prcm = {
  3297. .omap4 = {
  3298. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3299. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3300. .modulemode = MODULEMODE_SWCTRL,
  3301. },
  3302. },
  3303. .slaves = omap44xx_mmc2_slaves,
  3304. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3305. .masters = omap44xx_mmc2_masters,
  3306. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3307. };
  3308. /* mmc3 */
  3309. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3310. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3311. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3312. { .irq = -1 }
  3313. };
  3314. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3315. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3316. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3317. { .dma_req = -1 }
  3318. };
  3319. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3320. {
  3321. .pa_start = 0x480ad000,
  3322. .pa_end = 0x480ad3ff,
  3323. .flags = ADDR_TYPE_RT
  3324. },
  3325. { }
  3326. };
  3327. /* l4_per -> mmc3 */
  3328. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3329. .master = &omap44xx_l4_per_hwmod,
  3330. .slave = &omap44xx_mmc3_hwmod,
  3331. .clk = "l4_div_ck",
  3332. .addr = omap44xx_mmc3_addrs,
  3333. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3334. };
  3335. /* mmc3 slave ports */
  3336. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3337. &omap44xx_l4_per__mmc3,
  3338. };
  3339. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3340. .name = "mmc3",
  3341. .class = &omap44xx_mmc_hwmod_class,
  3342. .clkdm_name = "l4_per_clkdm",
  3343. .mpu_irqs = omap44xx_mmc3_irqs,
  3344. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3345. .main_clk = "mmc3_fck",
  3346. .prcm = {
  3347. .omap4 = {
  3348. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3349. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3350. .modulemode = MODULEMODE_SWCTRL,
  3351. },
  3352. },
  3353. .slaves = omap44xx_mmc3_slaves,
  3354. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3355. };
  3356. /* mmc4 */
  3357. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3358. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3359. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3360. { .irq = -1 }
  3361. };
  3362. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3363. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3364. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3365. { .dma_req = -1 }
  3366. };
  3367. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3368. {
  3369. .pa_start = 0x480d1000,
  3370. .pa_end = 0x480d13ff,
  3371. .flags = ADDR_TYPE_RT
  3372. },
  3373. { }
  3374. };
  3375. /* l4_per -> mmc4 */
  3376. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3377. .master = &omap44xx_l4_per_hwmod,
  3378. .slave = &omap44xx_mmc4_hwmod,
  3379. .clk = "l4_div_ck",
  3380. .addr = omap44xx_mmc4_addrs,
  3381. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3382. };
  3383. /* mmc4 slave ports */
  3384. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3385. &omap44xx_l4_per__mmc4,
  3386. };
  3387. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3388. .name = "mmc4",
  3389. .class = &omap44xx_mmc_hwmod_class,
  3390. .clkdm_name = "l4_per_clkdm",
  3391. .mpu_irqs = omap44xx_mmc4_irqs,
  3392. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3393. .main_clk = "mmc4_fck",
  3394. .prcm = {
  3395. .omap4 = {
  3396. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3397. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3398. .modulemode = MODULEMODE_SWCTRL,
  3399. },
  3400. },
  3401. .slaves = omap44xx_mmc4_slaves,
  3402. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3403. };
  3404. /* mmc5 */
  3405. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3406. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3407. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3408. { .irq = -1 }
  3409. };
  3410. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3411. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3412. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3413. { .dma_req = -1 }
  3414. };
  3415. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3416. {
  3417. .pa_start = 0x480d5000,
  3418. .pa_end = 0x480d53ff,
  3419. .flags = ADDR_TYPE_RT
  3420. },
  3421. { }
  3422. };
  3423. /* l4_per -> mmc5 */
  3424. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3425. .master = &omap44xx_l4_per_hwmod,
  3426. .slave = &omap44xx_mmc5_hwmod,
  3427. .clk = "l4_div_ck",
  3428. .addr = omap44xx_mmc5_addrs,
  3429. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3430. };
  3431. /* mmc5 slave ports */
  3432. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3433. &omap44xx_l4_per__mmc5,
  3434. };
  3435. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3436. .name = "mmc5",
  3437. .class = &omap44xx_mmc_hwmod_class,
  3438. .clkdm_name = "l4_per_clkdm",
  3439. .mpu_irqs = omap44xx_mmc5_irqs,
  3440. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3441. .main_clk = "mmc5_fck",
  3442. .prcm = {
  3443. .omap4 = {
  3444. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3445. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3446. .modulemode = MODULEMODE_SWCTRL,
  3447. },
  3448. },
  3449. .slaves = omap44xx_mmc5_slaves,
  3450. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3451. };
  3452. /*
  3453. * 'mpu' class
  3454. * mpu sub-system
  3455. */
  3456. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3457. .name = "mpu",
  3458. };
  3459. /* mpu */
  3460. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3461. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3462. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3463. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3464. { .irq = -1 }
  3465. };
  3466. /* mpu master ports */
  3467. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3468. &omap44xx_mpu__l3_main_1,
  3469. &omap44xx_mpu__l4_abe,
  3470. &omap44xx_mpu__dmm,
  3471. };
  3472. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3473. .name = "mpu",
  3474. .class = &omap44xx_mpu_hwmod_class,
  3475. .clkdm_name = "mpuss_clkdm",
  3476. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3477. .mpu_irqs = omap44xx_mpu_irqs,
  3478. .main_clk = "dpll_mpu_m2_ck",
  3479. .prcm = {
  3480. .omap4 = {
  3481. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3482. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3483. },
  3484. },
  3485. .masters = omap44xx_mpu_masters,
  3486. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3487. };
  3488. /*
  3489. * 'smartreflex' class
  3490. * smartreflex module (monitor silicon performance and outputs a measure of
  3491. * performance error)
  3492. */
  3493. /* The IP is not compliant to type1 / type2 scheme */
  3494. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3495. .sidle_shift = 24,
  3496. .enwkup_shift = 26,
  3497. };
  3498. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3499. .sysc_offs = 0x0038,
  3500. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3501. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3502. SIDLE_SMART_WKUP),
  3503. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3504. };
  3505. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3506. .name = "smartreflex",
  3507. .sysc = &omap44xx_smartreflex_sysc,
  3508. .rev = 2,
  3509. };
  3510. /* smartreflex_core */
  3511. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  3512. .sensor_voltdm_name = "core",
  3513. };
  3514. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3515. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3516. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3517. { .irq = -1 }
  3518. };
  3519. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3520. {
  3521. .pa_start = 0x4a0dd000,
  3522. .pa_end = 0x4a0dd03f,
  3523. .flags = ADDR_TYPE_RT
  3524. },
  3525. { }
  3526. };
  3527. /* l4_cfg -> smartreflex_core */
  3528. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3529. .master = &omap44xx_l4_cfg_hwmod,
  3530. .slave = &omap44xx_smartreflex_core_hwmod,
  3531. .clk = "l4_div_ck",
  3532. .addr = omap44xx_smartreflex_core_addrs,
  3533. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3534. };
  3535. /* smartreflex_core slave ports */
  3536. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3537. &omap44xx_l4_cfg__smartreflex_core,
  3538. };
  3539. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3540. .name = "smartreflex_core",
  3541. .class = &omap44xx_smartreflex_hwmod_class,
  3542. .clkdm_name = "l4_ao_clkdm",
  3543. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3544. .main_clk = "smartreflex_core_fck",
  3545. .prcm = {
  3546. .omap4 = {
  3547. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3548. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3549. .modulemode = MODULEMODE_SWCTRL,
  3550. },
  3551. },
  3552. .slaves = omap44xx_smartreflex_core_slaves,
  3553. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3554. .dev_attr = &smartreflex_core_dev_attr,
  3555. };
  3556. /* smartreflex_iva */
  3557. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  3558. .sensor_voltdm_name = "iva",
  3559. };
  3560. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3561. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3562. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3563. { .irq = -1 }
  3564. };
  3565. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3566. {
  3567. .pa_start = 0x4a0db000,
  3568. .pa_end = 0x4a0db03f,
  3569. .flags = ADDR_TYPE_RT
  3570. },
  3571. { }
  3572. };
  3573. /* l4_cfg -> smartreflex_iva */
  3574. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3575. .master = &omap44xx_l4_cfg_hwmod,
  3576. .slave = &omap44xx_smartreflex_iva_hwmod,
  3577. .clk = "l4_div_ck",
  3578. .addr = omap44xx_smartreflex_iva_addrs,
  3579. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3580. };
  3581. /* smartreflex_iva slave ports */
  3582. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3583. &omap44xx_l4_cfg__smartreflex_iva,
  3584. };
  3585. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3586. .name = "smartreflex_iva",
  3587. .class = &omap44xx_smartreflex_hwmod_class,
  3588. .clkdm_name = "l4_ao_clkdm",
  3589. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3590. .main_clk = "smartreflex_iva_fck",
  3591. .prcm = {
  3592. .omap4 = {
  3593. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3594. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3595. .modulemode = MODULEMODE_SWCTRL,
  3596. },
  3597. },
  3598. .slaves = omap44xx_smartreflex_iva_slaves,
  3599. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3600. .dev_attr = &smartreflex_iva_dev_attr,
  3601. };
  3602. /* smartreflex_mpu */
  3603. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  3604. .sensor_voltdm_name = "mpu",
  3605. };
  3606. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3607. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3608. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3609. { .irq = -1 }
  3610. };
  3611. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3612. {
  3613. .pa_start = 0x4a0d9000,
  3614. .pa_end = 0x4a0d903f,
  3615. .flags = ADDR_TYPE_RT
  3616. },
  3617. { }
  3618. };
  3619. /* l4_cfg -> smartreflex_mpu */
  3620. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3621. .master = &omap44xx_l4_cfg_hwmod,
  3622. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3623. .clk = "l4_div_ck",
  3624. .addr = omap44xx_smartreflex_mpu_addrs,
  3625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3626. };
  3627. /* smartreflex_mpu slave ports */
  3628. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3629. &omap44xx_l4_cfg__smartreflex_mpu,
  3630. };
  3631. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3632. .name = "smartreflex_mpu",
  3633. .class = &omap44xx_smartreflex_hwmod_class,
  3634. .clkdm_name = "l4_ao_clkdm",
  3635. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3636. .main_clk = "smartreflex_mpu_fck",
  3637. .prcm = {
  3638. .omap4 = {
  3639. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3640. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3641. .modulemode = MODULEMODE_SWCTRL,
  3642. },
  3643. },
  3644. .slaves = omap44xx_smartreflex_mpu_slaves,
  3645. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3646. .dev_attr = &smartreflex_mpu_dev_attr,
  3647. };
  3648. /*
  3649. * 'spinlock' class
  3650. * spinlock provides hardware assistance for synchronizing the processes
  3651. * running on multiple processors
  3652. */
  3653. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3654. .rev_offs = 0x0000,
  3655. .sysc_offs = 0x0010,
  3656. .syss_offs = 0x0014,
  3657. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3658. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3659. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3660. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3661. SIDLE_SMART_WKUP),
  3662. .sysc_fields = &omap_hwmod_sysc_type1,
  3663. };
  3664. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3665. .name = "spinlock",
  3666. .sysc = &omap44xx_spinlock_sysc,
  3667. };
  3668. /* spinlock */
  3669. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3670. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3671. {
  3672. .pa_start = 0x4a0f6000,
  3673. .pa_end = 0x4a0f6fff,
  3674. .flags = ADDR_TYPE_RT
  3675. },
  3676. { }
  3677. };
  3678. /* l4_cfg -> spinlock */
  3679. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3680. .master = &omap44xx_l4_cfg_hwmod,
  3681. .slave = &omap44xx_spinlock_hwmod,
  3682. .clk = "l4_div_ck",
  3683. .addr = omap44xx_spinlock_addrs,
  3684. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3685. };
  3686. /* spinlock slave ports */
  3687. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3688. &omap44xx_l4_cfg__spinlock,
  3689. };
  3690. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3691. .name = "spinlock",
  3692. .class = &omap44xx_spinlock_hwmod_class,
  3693. .clkdm_name = "l4_cfg_clkdm",
  3694. .prcm = {
  3695. .omap4 = {
  3696. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3697. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3698. },
  3699. },
  3700. .slaves = omap44xx_spinlock_slaves,
  3701. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3702. };
  3703. /*
  3704. * 'timer' class
  3705. * general purpose timer module with accurate 1ms tick
  3706. * This class contains several variants: ['timer_1ms', 'timer']
  3707. */
  3708. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3709. .rev_offs = 0x0000,
  3710. .sysc_offs = 0x0010,
  3711. .syss_offs = 0x0014,
  3712. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3713. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3714. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3715. SYSS_HAS_RESET_STATUS),
  3716. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3717. .sysc_fields = &omap_hwmod_sysc_type1,
  3718. };
  3719. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3720. .name = "timer",
  3721. .sysc = &omap44xx_timer_1ms_sysc,
  3722. };
  3723. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3724. .rev_offs = 0x0000,
  3725. .sysc_offs = 0x0010,
  3726. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3727. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3728. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3729. SIDLE_SMART_WKUP),
  3730. .sysc_fields = &omap_hwmod_sysc_type2,
  3731. };
  3732. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3733. .name = "timer",
  3734. .sysc = &omap44xx_timer_sysc,
  3735. };
  3736. /* always-on timers dev attribute */
  3737. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  3738. .timer_capability = OMAP_TIMER_ALWON,
  3739. };
  3740. /* pwm timers dev attribute */
  3741. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  3742. .timer_capability = OMAP_TIMER_HAS_PWM,
  3743. };
  3744. /* timer1 */
  3745. static struct omap_hwmod omap44xx_timer1_hwmod;
  3746. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3747. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3748. { .irq = -1 }
  3749. };
  3750. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3751. {
  3752. .pa_start = 0x4a318000,
  3753. .pa_end = 0x4a31807f,
  3754. .flags = ADDR_TYPE_RT
  3755. },
  3756. { }
  3757. };
  3758. /* l4_wkup -> timer1 */
  3759. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3760. .master = &omap44xx_l4_wkup_hwmod,
  3761. .slave = &omap44xx_timer1_hwmod,
  3762. .clk = "l4_wkup_clk_mux_ck",
  3763. .addr = omap44xx_timer1_addrs,
  3764. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3765. };
  3766. /* timer1 slave ports */
  3767. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3768. &omap44xx_l4_wkup__timer1,
  3769. };
  3770. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3771. .name = "timer1",
  3772. .class = &omap44xx_timer_1ms_hwmod_class,
  3773. .clkdm_name = "l4_wkup_clkdm",
  3774. .mpu_irqs = omap44xx_timer1_irqs,
  3775. .main_clk = "timer1_fck",
  3776. .prcm = {
  3777. .omap4 = {
  3778. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3779. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3780. .modulemode = MODULEMODE_SWCTRL,
  3781. },
  3782. },
  3783. .dev_attr = &capability_alwon_dev_attr,
  3784. .slaves = omap44xx_timer1_slaves,
  3785. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3786. };
  3787. /* timer2 */
  3788. static struct omap_hwmod omap44xx_timer2_hwmod;
  3789. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3790. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3791. { .irq = -1 }
  3792. };
  3793. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3794. {
  3795. .pa_start = 0x48032000,
  3796. .pa_end = 0x4803207f,
  3797. .flags = ADDR_TYPE_RT
  3798. },
  3799. { }
  3800. };
  3801. /* l4_per -> timer2 */
  3802. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3803. .master = &omap44xx_l4_per_hwmod,
  3804. .slave = &omap44xx_timer2_hwmod,
  3805. .clk = "l4_div_ck",
  3806. .addr = omap44xx_timer2_addrs,
  3807. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3808. };
  3809. /* timer2 slave ports */
  3810. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3811. &omap44xx_l4_per__timer2,
  3812. };
  3813. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3814. .name = "timer2",
  3815. .class = &omap44xx_timer_1ms_hwmod_class,
  3816. .clkdm_name = "l4_per_clkdm",
  3817. .mpu_irqs = omap44xx_timer2_irqs,
  3818. .main_clk = "timer2_fck",
  3819. .prcm = {
  3820. .omap4 = {
  3821. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3822. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3823. .modulemode = MODULEMODE_SWCTRL,
  3824. },
  3825. },
  3826. .dev_attr = &capability_alwon_dev_attr,
  3827. .slaves = omap44xx_timer2_slaves,
  3828. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3829. };
  3830. /* timer3 */
  3831. static struct omap_hwmod omap44xx_timer3_hwmod;
  3832. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3833. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3834. { .irq = -1 }
  3835. };
  3836. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3837. {
  3838. .pa_start = 0x48034000,
  3839. .pa_end = 0x4803407f,
  3840. .flags = ADDR_TYPE_RT
  3841. },
  3842. { }
  3843. };
  3844. /* l4_per -> timer3 */
  3845. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3846. .master = &omap44xx_l4_per_hwmod,
  3847. .slave = &omap44xx_timer3_hwmod,
  3848. .clk = "l4_div_ck",
  3849. .addr = omap44xx_timer3_addrs,
  3850. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3851. };
  3852. /* timer3 slave ports */
  3853. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3854. &omap44xx_l4_per__timer3,
  3855. };
  3856. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3857. .name = "timer3",
  3858. .class = &omap44xx_timer_hwmod_class,
  3859. .clkdm_name = "l4_per_clkdm",
  3860. .mpu_irqs = omap44xx_timer3_irqs,
  3861. .main_clk = "timer3_fck",
  3862. .prcm = {
  3863. .omap4 = {
  3864. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3865. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3866. .modulemode = MODULEMODE_SWCTRL,
  3867. },
  3868. },
  3869. .dev_attr = &capability_alwon_dev_attr,
  3870. .slaves = omap44xx_timer3_slaves,
  3871. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3872. };
  3873. /* timer4 */
  3874. static struct omap_hwmod omap44xx_timer4_hwmod;
  3875. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3876. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3877. { .irq = -1 }
  3878. };
  3879. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3880. {
  3881. .pa_start = 0x48036000,
  3882. .pa_end = 0x4803607f,
  3883. .flags = ADDR_TYPE_RT
  3884. },
  3885. { }
  3886. };
  3887. /* l4_per -> timer4 */
  3888. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3889. .master = &omap44xx_l4_per_hwmod,
  3890. .slave = &omap44xx_timer4_hwmod,
  3891. .clk = "l4_div_ck",
  3892. .addr = omap44xx_timer4_addrs,
  3893. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3894. };
  3895. /* timer4 slave ports */
  3896. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3897. &omap44xx_l4_per__timer4,
  3898. };
  3899. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3900. .name = "timer4",
  3901. .class = &omap44xx_timer_hwmod_class,
  3902. .clkdm_name = "l4_per_clkdm",
  3903. .mpu_irqs = omap44xx_timer4_irqs,
  3904. .main_clk = "timer4_fck",
  3905. .prcm = {
  3906. .omap4 = {
  3907. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3908. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3909. .modulemode = MODULEMODE_SWCTRL,
  3910. },
  3911. },
  3912. .dev_attr = &capability_alwon_dev_attr,
  3913. .slaves = omap44xx_timer4_slaves,
  3914. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3915. };
  3916. /* timer5 */
  3917. static struct omap_hwmod omap44xx_timer5_hwmod;
  3918. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3919. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3920. { .irq = -1 }
  3921. };
  3922. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3923. {
  3924. .pa_start = 0x40138000,
  3925. .pa_end = 0x4013807f,
  3926. .flags = ADDR_TYPE_RT
  3927. },
  3928. { }
  3929. };
  3930. /* l4_abe -> timer5 */
  3931. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3932. .master = &omap44xx_l4_abe_hwmod,
  3933. .slave = &omap44xx_timer5_hwmod,
  3934. .clk = "ocp_abe_iclk",
  3935. .addr = omap44xx_timer5_addrs,
  3936. .user = OCP_USER_MPU,
  3937. };
  3938. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3939. {
  3940. .pa_start = 0x49038000,
  3941. .pa_end = 0x4903807f,
  3942. .flags = ADDR_TYPE_RT
  3943. },
  3944. { }
  3945. };
  3946. /* l4_abe -> timer5 (dma) */
  3947. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3948. .master = &omap44xx_l4_abe_hwmod,
  3949. .slave = &omap44xx_timer5_hwmod,
  3950. .clk = "ocp_abe_iclk",
  3951. .addr = omap44xx_timer5_dma_addrs,
  3952. .user = OCP_USER_SDMA,
  3953. };
  3954. /* timer5 slave ports */
  3955. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3956. &omap44xx_l4_abe__timer5,
  3957. &omap44xx_l4_abe__timer5_dma,
  3958. };
  3959. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3960. .name = "timer5",
  3961. .class = &omap44xx_timer_hwmod_class,
  3962. .clkdm_name = "abe_clkdm",
  3963. .mpu_irqs = omap44xx_timer5_irqs,
  3964. .main_clk = "timer5_fck",
  3965. .prcm = {
  3966. .omap4 = {
  3967. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3968. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3969. .modulemode = MODULEMODE_SWCTRL,
  3970. },
  3971. },
  3972. .dev_attr = &capability_alwon_dev_attr,
  3973. .slaves = omap44xx_timer5_slaves,
  3974. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3975. };
  3976. /* timer6 */
  3977. static struct omap_hwmod omap44xx_timer6_hwmod;
  3978. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3979. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3980. { .irq = -1 }
  3981. };
  3982. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3983. {
  3984. .pa_start = 0x4013a000,
  3985. .pa_end = 0x4013a07f,
  3986. .flags = ADDR_TYPE_RT
  3987. },
  3988. { }
  3989. };
  3990. /* l4_abe -> timer6 */
  3991. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3992. .master = &omap44xx_l4_abe_hwmod,
  3993. .slave = &omap44xx_timer6_hwmod,
  3994. .clk = "ocp_abe_iclk",
  3995. .addr = omap44xx_timer6_addrs,
  3996. .user = OCP_USER_MPU,
  3997. };
  3998. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3999. {
  4000. .pa_start = 0x4903a000,
  4001. .pa_end = 0x4903a07f,
  4002. .flags = ADDR_TYPE_RT
  4003. },
  4004. { }
  4005. };
  4006. /* l4_abe -> timer6 (dma) */
  4007. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4008. .master = &omap44xx_l4_abe_hwmod,
  4009. .slave = &omap44xx_timer6_hwmod,
  4010. .clk = "ocp_abe_iclk",
  4011. .addr = omap44xx_timer6_dma_addrs,
  4012. .user = OCP_USER_SDMA,
  4013. };
  4014. /* timer6 slave ports */
  4015. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4016. &omap44xx_l4_abe__timer6,
  4017. &omap44xx_l4_abe__timer6_dma,
  4018. };
  4019. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4020. .name = "timer6",
  4021. .class = &omap44xx_timer_hwmod_class,
  4022. .clkdm_name = "abe_clkdm",
  4023. .mpu_irqs = omap44xx_timer6_irqs,
  4024. .main_clk = "timer6_fck",
  4025. .prcm = {
  4026. .omap4 = {
  4027. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4028. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4029. .modulemode = MODULEMODE_SWCTRL,
  4030. },
  4031. },
  4032. .dev_attr = &capability_alwon_dev_attr,
  4033. .slaves = omap44xx_timer6_slaves,
  4034. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4035. };
  4036. /* timer7 */
  4037. static struct omap_hwmod omap44xx_timer7_hwmod;
  4038. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4039. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4040. { .irq = -1 }
  4041. };
  4042. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4043. {
  4044. .pa_start = 0x4013c000,
  4045. .pa_end = 0x4013c07f,
  4046. .flags = ADDR_TYPE_RT
  4047. },
  4048. { }
  4049. };
  4050. /* l4_abe -> timer7 */
  4051. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4052. .master = &omap44xx_l4_abe_hwmod,
  4053. .slave = &omap44xx_timer7_hwmod,
  4054. .clk = "ocp_abe_iclk",
  4055. .addr = omap44xx_timer7_addrs,
  4056. .user = OCP_USER_MPU,
  4057. };
  4058. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4059. {
  4060. .pa_start = 0x4903c000,
  4061. .pa_end = 0x4903c07f,
  4062. .flags = ADDR_TYPE_RT
  4063. },
  4064. { }
  4065. };
  4066. /* l4_abe -> timer7 (dma) */
  4067. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4068. .master = &omap44xx_l4_abe_hwmod,
  4069. .slave = &omap44xx_timer7_hwmod,
  4070. .clk = "ocp_abe_iclk",
  4071. .addr = omap44xx_timer7_dma_addrs,
  4072. .user = OCP_USER_SDMA,
  4073. };
  4074. /* timer7 slave ports */
  4075. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4076. &omap44xx_l4_abe__timer7,
  4077. &omap44xx_l4_abe__timer7_dma,
  4078. };
  4079. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4080. .name = "timer7",
  4081. .class = &omap44xx_timer_hwmod_class,
  4082. .clkdm_name = "abe_clkdm",
  4083. .mpu_irqs = omap44xx_timer7_irqs,
  4084. .main_clk = "timer7_fck",
  4085. .prcm = {
  4086. .omap4 = {
  4087. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4088. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4089. .modulemode = MODULEMODE_SWCTRL,
  4090. },
  4091. },
  4092. .dev_attr = &capability_alwon_dev_attr,
  4093. .slaves = omap44xx_timer7_slaves,
  4094. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4095. };
  4096. /* timer8 */
  4097. static struct omap_hwmod omap44xx_timer8_hwmod;
  4098. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4099. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4100. { .irq = -1 }
  4101. };
  4102. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4103. {
  4104. .pa_start = 0x4013e000,
  4105. .pa_end = 0x4013e07f,
  4106. .flags = ADDR_TYPE_RT
  4107. },
  4108. { }
  4109. };
  4110. /* l4_abe -> timer8 */
  4111. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4112. .master = &omap44xx_l4_abe_hwmod,
  4113. .slave = &omap44xx_timer8_hwmod,
  4114. .clk = "ocp_abe_iclk",
  4115. .addr = omap44xx_timer8_addrs,
  4116. .user = OCP_USER_MPU,
  4117. };
  4118. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4119. {
  4120. .pa_start = 0x4903e000,
  4121. .pa_end = 0x4903e07f,
  4122. .flags = ADDR_TYPE_RT
  4123. },
  4124. { }
  4125. };
  4126. /* l4_abe -> timer8 (dma) */
  4127. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4128. .master = &omap44xx_l4_abe_hwmod,
  4129. .slave = &omap44xx_timer8_hwmod,
  4130. .clk = "ocp_abe_iclk",
  4131. .addr = omap44xx_timer8_dma_addrs,
  4132. .user = OCP_USER_SDMA,
  4133. };
  4134. /* timer8 slave ports */
  4135. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4136. &omap44xx_l4_abe__timer8,
  4137. &omap44xx_l4_abe__timer8_dma,
  4138. };
  4139. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4140. .name = "timer8",
  4141. .class = &omap44xx_timer_hwmod_class,
  4142. .clkdm_name = "abe_clkdm",
  4143. .mpu_irqs = omap44xx_timer8_irqs,
  4144. .main_clk = "timer8_fck",
  4145. .prcm = {
  4146. .omap4 = {
  4147. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4148. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4149. .modulemode = MODULEMODE_SWCTRL,
  4150. },
  4151. },
  4152. .dev_attr = &capability_pwm_dev_attr,
  4153. .slaves = omap44xx_timer8_slaves,
  4154. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4155. };
  4156. /* timer9 */
  4157. static struct omap_hwmod omap44xx_timer9_hwmod;
  4158. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4159. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4160. { .irq = -1 }
  4161. };
  4162. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4163. {
  4164. .pa_start = 0x4803e000,
  4165. .pa_end = 0x4803e07f,
  4166. .flags = ADDR_TYPE_RT
  4167. },
  4168. { }
  4169. };
  4170. /* l4_per -> timer9 */
  4171. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4172. .master = &omap44xx_l4_per_hwmod,
  4173. .slave = &omap44xx_timer9_hwmod,
  4174. .clk = "l4_div_ck",
  4175. .addr = omap44xx_timer9_addrs,
  4176. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4177. };
  4178. /* timer9 slave ports */
  4179. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4180. &omap44xx_l4_per__timer9,
  4181. };
  4182. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4183. .name = "timer9",
  4184. .class = &omap44xx_timer_hwmod_class,
  4185. .clkdm_name = "l4_per_clkdm",
  4186. .mpu_irqs = omap44xx_timer9_irqs,
  4187. .main_clk = "timer9_fck",
  4188. .prcm = {
  4189. .omap4 = {
  4190. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4191. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4192. .modulemode = MODULEMODE_SWCTRL,
  4193. },
  4194. },
  4195. .dev_attr = &capability_pwm_dev_attr,
  4196. .slaves = omap44xx_timer9_slaves,
  4197. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4198. };
  4199. /* timer10 */
  4200. static struct omap_hwmod omap44xx_timer10_hwmod;
  4201. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4202. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4203. { .irq = -1 }
  4204. };
  4205. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4206. {
  4207. .pa_start = 0x48086000,
  4208. .pa_end = 0x4808607f,
  4209. .flags = ADDR_TYPE_RT
  4210. },
  4211. { }
  4212. };
  4213. /* l4_per -> timer10 */
  4214. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4215. .master = &omap44xx_l4_per_hwmod,
  4216. .slave = &omap44xx_timer10_hwmod,
  4217. .clk = "l4_div_ck",
  4218. .addr = omap44xx_timer10_addrs,
  4219. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4220. };
  4221. /* timer10 slave ports */
  4222. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4223. &omap44xx_l4_per__timer10,
  4224. };
  4225. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4226. .name = "timer10",
  4227. .class = &omap44xx_timer_1ms_hwmod_class,
  4228. .clkdm_name = "l4_per_clkdm",
  4229. .mpu_irqs = omap44xx_timer10_irqs,
  4230. .main_clk = "timer10_fck",
  4231. .prcm = {
  4232. .omap4 = {
  4233. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4234. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4235. .modulemode = MODULEMODE_SWCTRL,
  4236. },
  4237. },
  4238. .dev_attr = &capability_pwm_dev_attr,
  4239. .slaves = omap44xx_timer10_slaves,
  4240. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4241. };
  4242. /* timer11 */
  4243. static struct omap_hwmod omap44xx_timer11_hwmod;
  4244. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4245. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4246. { .irq = -1 }
  4247. };
  4248. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4249. {
  4250. .pa_start = 0x48088000,
  4251. .pa_end = 0x4808807f,
  4252. .flags = ADDR_TYPE_RT
  4253. },
  4254. { }
  4255. };
  4256. /* l4_per -> timer11 */
  4257. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4258. .master = &omap44xx_l4_per_hwmod,
  4259. .slave = &omap44xx_timer11_hwmod,
  4260. .clk = "l4_div_ck",
  4261. .addr = omap44xx_timer11_addrs,
  4262. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4263. };
  4264. /* timer11 slave ports */
  4265. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4266. &omap44xx_l4_per__timer11,
  4267. };
  4268. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4269. .name = "timer11",
  4270. .class = &omap44xx_timer_hwmod_class,
  4271. .clkdm_name = "l4_per_clkdm",
  4272. .mpu_irqs = omap44xx_timer11_irqs,
  4273. .main_clk = "timer11_fck",
  4274. .prcm = {
  4275. .omap4 = {
  4276. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4277. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4278. .modulemode = MODULEMODE_SWCTRL,
  4279. },
  4280. },
  4281. .dev_attr = &capability_pwm_dev_attr,
  4282. .slaves = omap44xx_timer11_slaves,
  4283. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4284. };
  4285. /*
  4286. * 'uart' class
  4287. * universal asynchronous receiver/transmitter (uart)
  4288. */
  4289. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4290. .rev_offs = 0x0050,
  4291. .sysc_offs = 0x0054,
  4292. .syss_offs = 0x0058,
  4293. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4294. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4295. SYSS_HAS_RESET_STATUS),
  4296. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4297. SIDLE_SMART_WKUP),
  4298. .sysc_fields = &omap_hwmod_sysc_type1,
  4299. };
  4300. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4301. .name = "uart",
  4302. .sysc = &omap44xx_uart_sysc,
  4303. };
  4304. /* uart1 */
  4305. static struct omap_hwmod omap44xx_uart1_hwmod;
  4306. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4307. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4308. { .irq = -1 }
  4309. };
  4310. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4311. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4312. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4313. { .dma_req = -1 }
  4314. };
  4315. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4316. {
  4317. .pa_start = 0x4806a000,
  4318. .pa_end = 0x4806a0ff,
  4319. .flags = ADDR_TYPE_RT
  4320. },
  4321. { }
  4322. };
  4323. /* l4_per -> uart1 */
  4324. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4325. .master = &omap44xx_l4_per_hwmod,
  4326. .slave = &omap44xx_uart1_hwmod,
  4327. .clk = "l4_div_ck",
  4328. .addr = omap44xx_uart1_addrs,
  4329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4330. };
  4331. /* uart1 slave ports */
  4332. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4333. &omap44xx_l4_per__uart1,
  4334. };
  4335. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4336. .name = "uart1",
  4337. .class = &omap44xx_uart_hwmod_class,
  4338. .clkdm_name = "l4_per_clkdm",
  4339. .mpu_irqs = omap44xx_uart1_irqs,
  4340. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4341. .main_clk = "uart1_fck",
  4342. .prcm = {
  4343. .omap4 = {
  4344. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4345. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4346. .modulemode = MODULEMODE_SWCTRL,
  4347. },
  4348. },
  4349. .slaves = omap44xx_uart1_slaves,
  4350. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4351. };
  4352. /* uart2 */
  4353. static struct omap_hwmod omap44xx_uart2_hwmod;
  4354. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4355. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4356. { .irq = -1 }
  4357. };
  4358. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4359. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4360. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4361. { .dma_req = -1 }
  4362. };
  4363. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4364. {
  4365. .pa_start = 0x4806c000,
  4366. .pa_end = 0x4806c0ff,
  4367. .flags = ADDR_TYPE_RT
  4368. },
  4369. { }
  4370. };
  4371. /* l4_per -> uart2 */
  4372. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4373. .master = &omap44xx_l4_per_hwmod,
  4374. .slave = &omap44xx_uart2_hwmod,
  4375. .clk = "l4_div_ck",
  4376. .addr = omap44xx_uart2_addrs,
  4377. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4378. };
  4379. /* uart2 slave ports */
  4380. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4381. &omap44xx_l4_per__uart2,
  4382. };
  4383. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4384. .name = "uart2",
  4385. .class = &omap44xx_uart_hwmod_class,
  4386. .clkdm_name = "l4_per_clkdm",
  4387. .mpu_irqs = omap44xx_uart2_irqs,
  4388. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4389. .main_clk = "uart2_fck",
  4390. .prcm = {
  4391. .omap4 = {
  4392. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4393. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4394. .modulemode = MODULEMODE_SWCTRL,
  4395. },
  4396. },
  4397. .slaves = omap44xx_uart2_slaves,
  4398. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4399. };
  4400. /* uart3 */
  4401. static struct omap_hwmod omap44xx_uart3_hwmod;
  4402. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4403. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4404. { .irq = -1 }
  4405. };
  4406. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4407. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4408. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4409. { .dma_req = -1 }
  4410. };
  4411. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4412. {
  4413. .pa_start = 0x48020000,
  4414. .pa_end = 0x480200ff,
  4415. .flags = ADDR_TYPE_RT
  4416. },
  4417. { }
  4418. };
  4419. /* l4_per -> uart3 */
  4420. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4421. .master = &omap44xx_l4_per_hwmod,
  4422. .slave = &omap44xx_uart3_hwmod,
  4423. .clk = "l4_div_ck",
  4424. .addr = omap44xx_uart3_addrs,
  4425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4426. };
  4427. /* uart3 slave ports */
  4428. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4429. &omap44xx_l4_per__uart3,
  4430. };
  4431. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4432. .name = "uart3",
  4433. .class = &omap44xx_uart_hwmod_class,
  4434. .clkdm_name = "l4_per_clkdm",
  4435. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4436. .mpu_irqs = omap44xx_uart3_irqs,
  4437. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4438. .main_clk = "uart3_fck",
  4439. .prcm = {
  4440. .omap4 = {
  4441. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4442. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4443. .modulemode = MODULEMODE_SWCTRL,
  4444. },
  4445. },
  4446. .slaves = omap44xx_uart3_slaves,
  4447. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4448. };
  4449. /* uart4 */
  4450. static struct omap_hwmod omap44xx_uart4_hwmod;
  4451. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4452. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4453. { .irq = -1 }
  4454. };
  4455. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4456. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4457. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4458. { .dma_req = -1 }
  4459. };
  4460. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4461. {
  4462. .pa_start = 0x4806e000,
  4463. .pa_end = 0x4806e0ff,
  4464. .flags = ADDR_TYPE_RT
  4465. },
  4466. { }
  4467. };
  4468. /* l4_per -> uart4 */
  4469. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4470. .master = &omap44xx_l4_per_hwmod,
  4471. .slave = &omap44xx_uart4_hwmod,
  4472. .clk = "l4_div_ck",
  4473. .addr = omap44xx_uart4_addrs,
  4474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4475. };
  4476. /* uart4 slave ports */
  4477. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4478. &omap44xx_l4_per__uart4,
  4479. };
  4480. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4481. .name = "uart4",
  4482. .class = &omap44xx_uart_hwmod_class,
  4483. .clkdm_name = "l4_per_clkdm",
  4484. .mpu_irqs = omap44xx_uart4_irqs,
  4485. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4486. .main_clk = "uart4_fck",
  4487. .prcm = {
  4488. .omap4 = {
  4489. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4490. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4491. .modulemode = MODULEMODE_SWCTRL,
  4492. },
  4493. },
  4494. .slaves = omap44xx_uart4_slaves,
  4495. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4496. };
  4497. /*
  4498. * 'usb_otg_hs' class
  4499. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4500. */
  4501. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4502. .rev_offs = 0x0400,
  4503. .sysc_offs = 0x0404,
  4504. .syss_offs = 0x0408,
  4505. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4506. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4507. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4508. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4509. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4510. MSTANDBY_SMART),
  4511. .sysc_fields = &omap_hwmod_sysc_type1,
  4512. };
  4513. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4514. .name = "usb_otg_hs",
  4515. .sysc = &omap44xx_usb_otg_hs_sysc,
  4516. };
  4517. /* usb_otg_hs */
  4518. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4519. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4520. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4521. { .irq = -1 }
  4522. };
  4523. /* usb_otg_hs master ports */
  4524. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4525. &omap44xx_usb_otg_hs__l3_main_2,
  4526. };
  4527. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4528. {
  4529. .pa_start = 0x4a0ab000,
  4530. .pa_end = 0x4a0ab003,
  4531. .flags = ADDR_TYPE_RT
  4532. },
  4533. { }
  4534. };
  4535. /* l4_cfg -> usb_otg_hs */
  4536. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4537. .master = &omap44xx_l4_cfg_hwmod,
  4538. .slave = &omap44xx_usb_otg_hs_hwmod,
  4539. .clk = "l4_div_ck",
  4540. .addr = omap44xx_usb_otg_hs_addrs,
  4541. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4542. };
  4543. /* usb_otg_hs slave ports */
  4544. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4545. &omap44xx_l4_cfg__usb_otg_hs,
  4546. };
  4547. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4548. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4549. };
  4550. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4551. .name = "usb_otg_hs",
  4552. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4553. .clkdm_name = "l3_init_clkdm",
  4554. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4555. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4556. .main_clk = "usb_otg_hs_ick",
  4557. .prcm = {
  4558. .omap4 = {
  4559. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4560. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4561. .modulemode = MODULEMODE_HWCTRL,
  4562. },
  4563. },
  4564. .opt_clks = usb_otg_hs_opt_clks,
  4565. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4566. .slaves = omap44xx_usb_otg_hs_slaves,
  4567. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4568. .masters = omap44xx_usb_otg_hs_masters,
  4569. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4570. };
  4571. /*
  4572. * 'wd_timer' class
  4573. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4574. * overflow condition
  4575. */
  4576. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4577. .rev_offs = 0x0000,
  4578. .sysc_offs = 0x0010,
  4579. .syss_offs = 0x0014,
  4580. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4581. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4582. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4583. SIDLE_SMART_WKUP),
  4584. .sysc_fields = &omap_hwmod_sysc_type1,
  4585. };
  4586. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4587. .name = "wd_timer",
  4588. .sysc = &omap44xx_wd_timer_sysc,
  4589. .pre_shutdown = &omap2_wd_timer_disable,
  4590. };
  4591. /* wd_timer2 */
  4592. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4593. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4594. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4595. { .irq = -1 }
  4596. };
  4597. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4598. {
  4599. .pa_start = 0x4a314000,
  4600. .pa_end = 0x4a31407f,
  4601. .flags = ADDR_TYPE_RT
  4602. },
  4603. { }
  4604. };
  4605. /* l4_wkup -> wd_timer2 */
  4606. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4607. .master = &omap44xx_l4_wkup_hwmod,
  4608. .slave = &omap44xx_wd_timer2_hwmod,
  4609. .clk = "l4_wkup_clk_mux_ck",
  4610. .addr = omap44xx_wd_timer2_addrs,
  4611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4612. };
  4613. /* wd_timer2 slave ports */
  4614. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4615. &omap44xx_l4_wkup__wd_timer2,
  4616. };
  4617. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4618. .name = "wd_timer2",
  4619. .class = &omap44xx_wd_timer_hwmod_class,
  4620. .clkdm_name = "l4_wkup_clkdm",
  4621. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4622. .main_clk = "wd_timer2_fck",
  4623. .prcm = {
  4624. .omap4 = {
  4625. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4626. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4627. .modulemode = MODULEMODE_SWCTRL,
  4628. },
  4629. },
  4630. .slaves = omap44xx_wd_timer2_slaves,
  4631. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4632. };
  4633. /* wd_timer3 */
  4634. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4635. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4636. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4637. { .irq = -1 }
  4638. };
  4639. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4640. {
  4641. .pa_start = 0x40130000,
  4642. .pa_end = 0x4013007f,
  4643. .flags = ADDR_TYPE_RT
  4644. },
  4645. { }
  4646. };
  4647. /* l4_abe -> wd_timer3 */
  4648. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4649. .master = &omap44xx_l4_abe_hwmod,
  4650. .slave = &omap44xx_wd_timer3_hwmod,
  4651. .clk = "ocp_abe_iclk",
  4652. .addr = omap44xx_wd_timer3_addrs,
  4653. .user = OCP_USER_MPU,
  4654. };
  4655. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4656. {
  4657. .pa_start = 0x49030000,
  4658. .pa_end = 0x4903007f,
  4659. .flags = ADDR_TYPE_RT
  4660. },
  4661. { }
  4662. };
  4663. /* l4_abe -> wd_timer3 (dma) */
  4664. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4665. .master = &omap44xx_l4_abe_hwmod,
  4666. .slave = &omap44xx_wd_timer3_hwmod,
  4667. .clk = "ocp_abe_iclk",
  4668. .addr = omap44xx_wd_timer3_dma_addrs,
  4669. .user = OCP_USER_SDMA,
  4670. };
  4671. /* wd_timer3 slave ports */
  4672. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4673. &omap44xx_l4_abe__wd_timer3,
  4674. &omap44xx_l4_abe__wd_timer3_dma,
  4675. };
  4676. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4677. .name = "wd_timer3",
  4678. .class = &omap44xx_wd_timer_hwmod_class,
  4679. .clkdm_name = "abe_clkdm",
  4680. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4681. .main_clk = "wd_timer3_fck",
  4682. .prcm = {
  4683. .omap4 = {
  4684. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4685. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4686. .modulemode = MODULEMODE_SWCTRL,
  4687. },
  4688. },
  4689. .slaves = omap44xx_wd_timer3_slaves,
  4690. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4691. };
  4692. /*
  4693. * 'usb_host_hs' class
  4694. * high-speed multi-port usb host controller
  4695. */
  4696. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  4697. .master = &omap44xx_usb_host_hs_hwmod,
  4698. .slave = &omap44xx_l3_main_2_hwmod,
  4699. .clk = "l3_div_ck",
  4700. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4701. };
  4702. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  4703. .rev_offs = 0x0000,
  4704. .sysc_offs = 0x0010,
  4705. .syss_offs = 0x0014,
  4706. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4707. SYSC_HAS_SOFTRESET),
  4708. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4709. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4710. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  4711. .sysc_fields = &omap_hwmod_sysc_type2,
  4712. };
  4713. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  4714. .name = "usb_host_hs",
  4715. .sysc = &omap44xx_usb_host_hs_sysc,
  4716. };
  4717. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_masters[] = {
  4718. &omap44xx_usb_host_hs__l3_main_2,
  4719. };
  4720. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  4721. {
  4722. .name = "uhh",
  4723. .pa_start = 0x4a064000,
  4724. .pa_end = 0x4a0647ff,
  4725. .flags = ADDR_TYPE_RT
  4726. },
  4727. {
  4728. .name = "ohci",
  4729. .pa_start = 0x4a064800,
  4730. .pa_end = 0x4a064bff,
  4731. },
  4732. {
  4733. .name = "ehci",
  4734. .pa_start = 0x4a064c00,
  4735. .pa_end = 0x4a064fff,
  4736. },
  4737. {}
  4738. };
  4739. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  4740. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  4741. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  4742. { .irq = -1 }
  4743. };
  4744. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  4745. .master = &omap44xx_l4_cfg_hwmod,
  4746. .slave = &omap44xx_usb_host_hs_hwmod,
  4747. .clk = "l4_div_ck",
  4748. .addr = omap44xx_usb_host_hs_addrs,
  4749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4750. };
  4751. static struct omap_hwmod_ocp_if *omap44xx_usb_host_hs_slaves[] = {
  4752. &omap44xx_l4_cfg__usb_host_hs,
  4753. };
  4754. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  4755. .name = "usb_host_hs",
  4756. .class = &omap44xx_usb_host_hs_hwmod_class,
  4757. .clkdm_name = "l3_init_clkdm",
  4758. .main_clk = "usb_host_hs_fck",
  4759. .prcm = {
  4760. .omap4 = {
  4761. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  4762. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  4763. .modulemode = MODULEMODE_SWCTRL,
  4764. },
  4765. },
  4766. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  4767. .slaves = omap44xx_usb_host_hs_slaves,
  4768. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_slaves),
  4769. .masters = omap44xx_usb_host_hs_masters,
  4770. .masters_cnt = ARRAY_SIZE(omap44xx_usb_host_hs_masters),
  4771. /*
  4772. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  4773. * id: i660
  4774. *
  4775. * Description:
  4776. * In the following configuration :
  4777. * - USBHOST module is set to smart-idle mode
  4778. * - PRCM asserts idle_req to the USBHOST module ( This typically
  4779. * happens when the system is going to a low power mode : all ports
  4780. * have been suspended, the master part of the USBHOST module has
  4781. * entered the standby state, and SW has cut the functional clocks)
  4782. * - an USBHOST interrupt occurs before the module is able to answer
  4783. * idle_ack, typically a remote wakeup IRQ.
  4784. * Then the USB HOST module will enter a deadlock situation where it
  4785. * is no more accessible nor functional.
  4786. *
  4787. * Workaround:
  4788. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  4789. */
  4790. /*
  4791. * Errata: USB host EHCI may stall when entering smart-standby mode
  4792. * Id: i571
  4793. *
  4794. * Description:
  4795. * When the USBHOST module is set to smart-standby mode, and when it is
  4796. * ready to enter the standby state (i.e. all ports are suspended and
  4797. * all attached devices are in suspend mode), then it can wrongly assert
  4798. * the Mstandby signal too early while there are still some residual OCP
  4799. * transactions ongoing. If this condition occurs, the internal state
  4800. * machine may go to an undefined state and the USB link may be stuck
  4801. * upon the next resume.
  4802. *
  4803. * Workaround:
  4804. * Don't use smart standby; use only force standby,
  4805. * hence HWMOD_SWSUP_MSTANDBY
  4806. */
  4807. /*
  4808. * During system boot; If the hwmod framework resets the module
  4809. * the module will have smart idle settings; which can lead to deadlock
  4810. * (above Errata Id:i660); so, dont reset the module during boot;
  4811. * Use HWMOD_INIT_NO_RESET.
  4812. */
  4813. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  4814. HWMOD_INIT_NO_RESET,
  4815. };
  4816. /*
  4817. * 'usb_tll_hs' class
  4818. * usb_tll_hs module is the adapter on the usb_host_hs ports
  4819. */
  4820. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  4821. .rev_offs = 0x0000,
  4822. .sysc_offs = 0x0010,
  4823. .syss_offs = 0x0014,
  4824. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  4825. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  4826. SYSC_HAS_AUTOIDLE),
  4827. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  4828. .sysc_fields = &omap_hwmod_sysc_type1,
  4829. };
  4830. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  4831. .name = "usb_tll_hs",
  4832. .sysc = &omap44xx_usb_tll_hs_sysc,
  4833. };
  4834. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  4835. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  4836. { .irq = -1 }
  4837. };
  4838. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  4839. {
  4840. .name = "tll",
  4841. .pa_start = 0x4a062000,
  4842. .pa_end = 0x4a063fff,
  4843. .flags = ADDR_TYPE_RT
  4844. },
  4845. {}
  4846. };
  4847. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  4848. .master = &omap44xx_l4_cfg_hwmod,
  4849. .slave = &omap44xx_usb_tll_hs_hwmod,
  4850. .clk = "l4_div_ck",
  4851. .addr = omap44xx_usb_tll_hs_addrs,
  4852. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4853. };
  4854. static struct omap_hwmod_ocp_if *omap44xx_usb_tll_hs_slaves[] = {
  4855. &omap44xx_l4_cfg__usb_tll_hs,
  4856. };
  4857. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  4858. .name = "usb_tll_hs",
  4859. .class = &omap44xx_usb_tll_hs_hwmod_class,
  4860. .clkdm_name = "l3_init_clkdm",
  4861. .main_clk = "usb_tll_hs_ick",
  4862. .prcm = {
  4863. .omap4 = {
  4864. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  4865. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  4866. .modulemode = MODULEMODE_HWCTRL,
  4867. },
  4868. },
  4869. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  4870. .slaves = omap44xx_usb_tll_hs_slaves,
  4871. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_tll_hs_slaves),
  4872. };
  4873. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4874. /* dmm class */
  4875. &omap44xx_dmm_hwmod,
  4876. /* emif_fw class */
  4877. &omap44xx_emif_fw_hwmod,
  4878. /* l3 class */
  4879. &omap44xx_l3_instr_hwmod,
  4880. &omap44xx_l3_main_1_hwmod,
  4881. &omap44xx_l3_main_2_hwmod,
  4882. &omap44xx_l3_main_3_hwmod,
  4883. /* l4 class */
  4884. &omap44xx_l4_abe_hwmod,
  4885. &omap44xx_l4_cfg_hwmod,
  4886. &omap44xx_l4_per_hwmod,
  4887. &omap44xx_l4_wkup_hwmod,
  4888. /* mpu_bus class */
  4889. &omap44xx_mpu_private_hwmod,
  4890. /* aess class */
  4891. /* &omap44xx_aess_hwmod, */
  4892. /* bandgap class */
  4893. &omap44xx_bandgap_hwmod,
  4894. /* counter class */
  4895. /* &omap44xx_counter_32k_hwmod, */
  4896. /* dma class */
  4897. &omap44xx_dma_system_hwmod,
  4898. /* dmic class */
  4899. &omap44xx_dmic_hwmod,
  4900. /* dsp class */
  4901. &omap44xx_dsp_hwmod,
  4902. &omap44xx_dsp_c0_hwmod,
  4903. /* dss class */
  4904. &omap44xx_dss_hwmod,
  4905. &omap44xx_dss_dispc_hwmod,
  4906. &omap44xx_dss_dsi1_hwmod,
  4907. &omap44xx_dss_dsi2_hwmod,
  4908. &omap44xx_dss_hdmi_hwmod,
  4909. &omap44xx_dss_rfbi_hwmod,
  4910. &omap44xx_dss_venc_hwmod,
  4911. /* gpio class */
  4912. &omap44xx_gpio1_hwmod,
  4913. &omap44xx_gpio2_hwmod,
  4914. &omap44xx_gpio3_hwmod,
  4915. &omap44xx_gpio4_hwmod,
  4916. &omap44xx_gpio5_hwmod,
  4917. &omap44xx_gpio6_hwmod,
  4918. /* hsi class */
  4919. /* &omap44xx_hsi_hwmod, */
  4920. /* i2c class */
  4921. &omap44xx_i2c1_hwmod,
  4922. &omap44xx_i2c2_hwmod,
  4923. &omap44xx_i2c3_hwmod,
  4924. &omap44xx_i2c4_hwmod,
  4925. /* ipu class */
  4926. &omap44xx_ipu_hwmod,
  4927. &omap44xx_ipu_c0_hwmod,
  4928. &omap44xx_ipu_c1_hwmod,
  4929. /* iss class */
  4930. /* &omap44xx_iss_hwmod, */
  4931. /* iva class */
  4932. &omap44xx_iva_hwmod,
  4933. &omap44xx_iva_seq0_hwmod,
  4934. &omap44xx_iva_seq1_hwmod,
  4935. /* kbd class */
  4936. &omap44xx_kbd_hwmod,
  4937. /* mailbox class */
  4938. &omap44xx_mailbox_hwmod,
  4939. /* mcbsp class */
  4940. &omap44xx_mcbsp1_hwmod,
  4941. &omap44xx_mcbsp2_hwmod,
  4942. &omap44xx_mcbsp3_hwmod,
  4943. &omap44xx_mcbsp4_hwmod,
  4944. /* mcpdm class */
  4945. &omap44xx_mcpdm_hwmod,
  4946. /* mcspi class */
  4947. &omap44xx_mcspi1_hwmod,
  4948. &omap44xx_mcspi2_hwmod,
  4949. &omap44xx_mcspi3_hwmod,
  4950. &omap44xx_mcspi4_hwmod,
  4951. /* mmc class */
  4952. &omap44xx_mmc1_hwmod,
  4953. &omap44xx_mmc2_hwmod,
  4954. &omap44xx_mmc3_hwmod,
  4955. &omap44xx_mmc4_hwmod,
  4956. &omap44xx_mmc5_hwmod,
  4957. /* mpu class */
  4958. &omap44xx_mpu_hwmod,
  4959. /* smartreflex class */
  4960. &omap44xx_smartreflex_core_hwmod,
  4961. &omap44xx_smartreflex_iva_hwmod,
  4962. &omap44xx_smartreflex_mpu_hwmod,
  4963. /* spinlock class */
  4964. &omap44xx_spinlock_hwmod,
  4965. /* timer class */
  4966. &omap44xx_timer1_hwmod,
  4967. &omap44xx_timer2_hwmod,
  4968. &omap44xx_timer3_hwmod,
  4969. &omap44xx_timer4_hwmod,
  4970. &omap44xx_timer5_hwmod,
  4971. &omap44xx_timer6_hwmod,
  4972. &omap44xx_timer7_hwmod,
  4973. &omap44xx_timer8_hwmod,
  4974. &omap44xx_timer9_hwmod,
  4975. &omap44xx_timer10_hwmod,
  4976. &omap44xx_timer11_hwmod,
  4977. /* uart class */
  4978. &omap44xx_uart1_hwmod,
  4979. &omap44xx_uart2_hwmod,
  4980. &omap44xx_uart3_hwmod,
  4981. &omap44xx_uart4_hwmod,
  4982. /* usb host class */
  4983. &omap44xx_usb_host_hs_hwmod,
  4984. &omap44xx_usb_tll_hs_hwmod,
  4985. /* usb_otg_hs class */
  4986. &omap44xx_usb_otg_hs_hwmod,
  4987. /* wd_timer class */
  4988. &omap44xx_wd_timer2_hwmod,
  4989. &omap44xx_wd_timer3_hwmod,
  4990. NULL,
  4991. };
  4992. int __init omap44xx_hwmod_init(void)
  4993. {
  4994. return omap_hwmod_register(omap44xx_hwmods);
  4995. }