atombios_crtc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.usOverscanRight = 0;
  45. args.usOverscanLeft = 0;
  46. args.usOverscanBottom = 0;
  47. args.usOverscanTop = 0;
  48. args.ucCRTC = radeon_crtc->crtc_id;
  49. switch (radeon_crtc->rmx_type) {
  50. case RMX_CENTER:
  51. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  52. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  53. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  54. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  55. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  56. break;
  57. case RMX_ASPECT:
  58. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  59. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  60. if (a1 > a2) {
  61. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  62. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  63. } else if (a2 > a1) {
  64. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  65. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  66. }
  67. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  68. break;
  69. case RMX_FULL:
  70. default:
  71. args.usOverscanRight = 0;
  72. args.usOverscanLeft = 0;
  73. args.usOverscanBottom = 0;
  74. args.usOverscanTop = 0;
  75. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  76. break;
  77. }
  78. }
  79. static void atombios_scaler_setup(struct drm_crtc *crtc)
  80. {
  81. struct drm_device *dev = crtc->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  84. ENABLE_SCALER_PS_ALLOCATION args;
  85. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  86. /* fixme - fill in enc_priv for atom dac */
  87. enum radeon_tv_std tv_std = TV_STD_NTSC;
  88. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  89. return;
  90. memset(&args, 0, sizeof(args));
  91. args.ucScaler = radeon_crtc->crtc_id;
  92. if (radeon_crtc->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  93. switch (tv_std) {
  94. case TV_STD_NTSC:
  95. default:
  96. args.ucTVStandard = ATOM_TV_NTSC;
  97. break;
  98. case TV_STD_PAL:
  99. args.ucTVStandard = ATOM_TV_PAL;
  100. break;
  101. case TV_STD_PAL_M:
  102. args.ucTVStandard = ATOM_TV_PALM;
  103. break;
  104. case TV_STD_PAL_60:
  105. args.ucTVStandard = ATOM_TV_PAL60;
  106. break;
  107. case TV_STD_NTSC_J:
  108. args.ucTVStandard = ATOM_TV_NTSCJ;
  109. break;
  110. case TV_STD_SCART_PAL:
  111. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  112. break;
  113. case TV_STD_SECAM:
  114. args.ucTVStandard = ATOM_TV_SECAM;
  115. break;
  116. case TV_STD_PAL_CN:
  117. args.ucTVStandard = ATOM_TV_PALCN;
  118. break;
  119. }
  120. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  121. } else if (radeon_crtc->devices & (ATOM_DEVICE_CV_SUPPORT)) {
  122. args.ucTVStandard = ATOM_TV_CV;
  123. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  124. } else {
  125. switch (radeon_crtc->rmx_type) {
  126. case RMX_FULL:
  127. args.ucEnable = ATOM_SCALER_EXPANSION;
  128. break;
  129. case RMX_CENTER:
  130. args.ucEnable = ATOM_SCALER_CENTER;
  131. break;
  132. case RMX_ASPECT:
  133. args.ucEnable = ATOM_SCALER_EXPANSION;
  134. break;
  135. default:
  136. if (ASIC_IS_AVIVO(rdev))
  137. args.ucEnable = ATOM_SCALER_DISABLE;
  138. else
  139. args.ucEnable = ATOM_SCALER_CENTER;
  140. break;
  141. }
  142. }
  143. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  144. if (radeon_crtc->devices & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)
  145. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_RV570) {
  146. atom_rv515_force_tv_scaler(rdev);
  147. }
  148. }
  149. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  150. {
  151. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  152. struct drm_device *dev = crtc->dev;
  153. struct radeon_device *rdev = dev->dev_private;
  154. int index =
  155. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  156. ENABLE_CRTC_PS_ALLOCATION args;
  157. memset(&args, 0, sizeof(args));
  158. args.ucCRTC = radeon_crtc->crtc_id;
  159. args.ucEnable = lock;
  160. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  161. }
  162. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  163. {
  164. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  165. struct drm_device *dev = crtc->dev;
  166. struct radeon_device *rdev = dev->dev_private;
  167. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  168. ENABLE_CRTC_PS_ALLOCATION args;
  169. memset(&args, 0, sizeof(args));
  170. args.ucCRTC = radeon_crtc->crtc_id;
  171. args.ucEnable = state;
  172. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  173. }
  174. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  175. {
  176. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  177. struct drm_device *dev = crtc->dev;
  178. struct radeon_device *rdev = dev->dev_private;
  179. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  180. ENABLE_CRTC_PS_ALLOCATION args;
  181. memset(&args, 0, sizeof(args));
  182. args.ucCRTC = radeon_crtc->crtc_id;
  183. args.ucEnable = state;
  184. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  185. }
  186. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  187. {
  188. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  189. struct drm_device *dev = crtc->dev;
  190. struct radeon_device *rdev = dev->dev_private;
  191. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  192. BLANK_CRTC_PS_ALLOCATION args;
  193. memset(&args, 0, sizeof(args));
  194. args.ucCRTC = radeon_crtc->crtc_id;
  195. args.ucBlanking = state;
  196. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  197. }
  198. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  199. {
  200. struct drm_device *dev = crtc->dev;
  201. struct radeon_device *rdev = dev->dev_private;
  202. switch (mode) {
  203. case DRM_MODE_DPMS_ON:
  204. if (ASIC_IS_DCE3(rdev))
  205. atombios_enable_crtc_memreq(crtc, 1);
  206. atombios_enable_crtc(crtc, 1);
  207. atombios_blank_crtc(crtc, 0);
  208. break;
  209. case DRM_MODE_DPMS_STANDBY:
  210. case DRM_MODE_DPMS_SUSPEND:
  211. case DRM_MODE_DPMS_OFF:
  212. atombios_blank_crtc(crtc, 1);
  213. atombios_enable_crtc(crtc, 0);
  214. if (ASIC_IS_DCE3(rdev))
  215. atombios_enable_crtc_memreq(crtc, 0);
  216. break;
  217. }
  218. if (mode != DRM_MODE_DPMS_OFF) {
  219. radeon_crtc_load_lut(crtc);
  220. }
  221. }
  222. static void
  223. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  224. SET_CRTC_USING_DTD_TIMING_PARAMETERS * crtc_param)
  225. {
  226. struct drm_device *dev = crtc->dev;
  227. struct radeon_device *rdev = dev->dev_private;
  228. SET_CRTC_USING_DTD_TIMING_PARAMETERS conv_param;
  229. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  230. conv_param.usH_Size = cpu_to_le16(crtc_param->usH_Size);
  231. conv_param.usH_Blanking_Time =
  232. cpu_to_le16(crtc_param->usH_Blanking_Time);
  233. conv_param.usV_Size = cpu_to_le16(crtc_param->usV_Size);
  234. conv_param.usV_Blanking_Time =
  235. cpu_to_le16(crtc_param->usV_Blanking_Time);
  236. conv_param.usH_SyncOffset = cpu_to_le16(crtc_param->usH_SyncOffset);
  237. conv_param.usH_SyncWidth = cpu_to_le16(crtc_param->usH_SyncWidth);
  238. conv_param.usV_SyncOffset = cpu_to_le16(crtc_param->usV_SyncOffset);
  239. conv_param.usV_SyncWidth = cpu_to_le16(crtc_param->usV_SyncWidth);
  240. conv_param.susModeMiscInfo.usAccess =
  241. cpu_to_le16(crtc_param->susModeMiscInfo.usAccess);
  242. conv_param.ucCRTC = crtc_param->ucCRTC;
  243. printk("executing set crtc dtd timing\n");
  244. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&conv_param);
  245. }
  246. void atombios_crtc_set_timing(struct drm_crtc *crtc,
  247. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION *
  248. crtc_param)
  249. {
  250. struct drm_device *dev = crtc->dev;
  251. struct radeon_device *rdev = dev->dev_private;
  252. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION conv_param;
  253. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  254. conv_param.usH_Total = cpu_to_le16(crtc_param->usH_Total);
  255. conv_param.usH_Disp = cpu_to_le16(crtc_param->usH_Disp);
  256. conv_param.usH_SyncStart = cpu_to_le16(crtc_param->usH_SyncStart);
  257. conv_param.usH_SyncWidth = cpu_to_le16(crtc_param->usH_SyncWidth);
  258. conv_param.usV_Total = cpu_to_le16(crtc_param->usV_Total);
  259. conv_param.usV_Disp = cpu_to_le16(crtc_param->usV_Disp);
  260. conv_param.usV_SyncStart = cpu_to_le16(crtc_param->usV_SyncStart);
  261. conv_param.usV_SyncWidth = cpu_to_le16(crtc_param->usV_SyncWidth);
  262. conv_param.susModeMiscInfo.usAccess =
  263. cpu_to_le16(crtc_param->susModeMiscInfo.usAccess);
  264. conv_param.ucCRTC = crtc_param->ucCRTC;
  265. conv_param.ucOverscanRight = crtc_param->ucOverscanRight;
  266. conv_param.ucOverscanLeft = crtc_param->ucOverscanLeft;
  267. conv_param.ucOverscanBottom = crtc_param->ucOverscanBottom;
  268. conv_param.ucOverscanTop = crtc_param->ucOverscanTop;
  269. conv_param.ucReserved = crtc_param->ucReserved;
  270. printk("executing set crtc timing\n");
  271. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&conv_param);
  272. }
  273. void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  274. {
  275. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  276. struct drm_device *dev = crtc->dev;
  277. struct radeon_device *rdev = dev->dev_private;
  278. struct drm_encoder *encoder = NULL;
  279. struct radeon_encoder *radeon_encoder = NULL;
  280. uint8_t frev, crev;
  281. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  282. SET_PIXEL_CLOCK_PS_ALLOCATION args;
  283. PIXEL_CLOCK_PARAMETERS *spc1_ptr;
  284. PIXEL_CLOCK_PARAMETERS_V2 *spc2_ptr;
  285. PIXEL_CLOCK_PARAMETERS_V3 *spc3_ptr;
  286. uint32_t sclock = mode->clock;
  287. uint32_t ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  288. struct radeon_pll *pll;
  289. int pll_flags = 0;
  290. memset(&args, 0, sizeof(args));
  291. if (ASIC_IS_AVIVO(rdev)) {
  292. uint32_t ss_cntl;
  293. if ((rdev->family == CHIP_RS600) ||
  294. (rdev->family == CHIP_RS690) ||
  295. (rdev->family == CHIP_RS740))
  296. pll_flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  297. RADEON_PLL_PREFER_CLOSEST_LOWER);
  298. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  299. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  300. else
  301. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  302. /* disable spread spectrum clocking for now -- thanks Hedy Lamarr */
  303. if (radeon_crtc->crtc_id == 0) {
  304. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  305. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl & ~1);
  306. } else {
  307. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  308. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl & ~1);
  309. }
  310. } else {
  311. pll_flags |= RADEON_PLL_LEGACY;
  312. if (mode->clock > 200000) /* range limits??? */
  313. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  314. else
  315. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  316. }
  317. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  318. if (encoder->crtc == crtc) {
  319. if (!ASIC_IS_AVIVO(rdev)) {
  320. if (encoder->encoder_type !=
  321. DRM_MODE_ENCODER_DAC)
  322. pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  323. if (!ASIC_IS_AVIVO(rdev)
  324. && (encoder->encoder_type ==
  325. DRM_MODE_ENCODER_LVDS))
  326. pll_flags |= RADEON_PLL_USE_REF_DIV;
  327. }
  328. radeon_encoder = to_radeon_encoder(encoder);
  329. }
  330. }
  331. if (radeon_crtc->crtc_id == 0)
  332. pll = &rdev->clock.p1pll;
  333. else
  334. pll = &rdev->clock.p2pll;
  335. radeon_compute_pll(pll, mode->clock, &sclock, &fb_div, &frac_fb_div,
  336. &ref_div, &post_div, pll_flags);
  337. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  338. &crev);
  339. switch (frev) {
  340. case 1:
  341. switch (crev) {
  342. case 1:
  343. spc1_ptr = (PIXEL_CLOCK_PARAMETERS *) & args.sPCLKInput;
  344. spc1_ptr->usPixelClock = cpu_to_le16(sclock);
  345. spc1_ptr->usRefDiv = cpu_to_le16(ref_div);
  346. spc1_ptr->usFbDiv = cpu_to_le16(fb_div);
  347. spc1_ptr->ucFracFbDiv = frac_fb_div;
  348. spc1_ptr->ucPostDiv = post_div;
  349. spc1_ptr->ucPpll =
  350. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  351. spc1_ptr->ucCRTC = radeon_crtc->crtc_id;
  352. spc1_ptr->ucRefDivSrc = 1;
  353. break;
  354. case 2:
  355. spc2_ptr =
  356. (PIXEL_CLOCK_PARAMETERS_V2 *) & args.sPCLKInput;
  357. spc2_ptr->usPixelClock = cpu_to_le16(sclock);
  358. spc2_ptr->usRefDiv = cpu_to_le16(ref_div);
  359. spc2_ptr->usFbDiv = cpu_to_le16(fb_div);
  360. spc2_ptr->ucFracFbDiv = frac_fb_div;
  361. spc2_ptr->ucPostDiv = post_div;
  362. spc2_ptr->ucPpll =
  363. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  364. spc2_ptr->ucCRTC = radeon_crtc->crtc_id;
  365. spc2_ptr->ucRefDivSrc = 1;
  366. break;
  367. case 3:
  368. if (!encoder)
  369. return;
  370. spc3_ptr =
  371. (PIXEL_CLOCK_PARAMETERS_V3 *) & args.sPCLKInput;
  372. spc3_ptr->usPixelClock = cpu_to_le16(sclock);
  373. spc3_ptr->usRefDiv = cpu_to_le16(ref_div);
  374. spc3_ptr->usFbDiv = cpu_to_le16(fb_div);
  375. spc3_ptr->ucFracFbDiv = frac_fb_div;
  376. spc3_ptr->ucPostDiv = post_div;
  377. spc3_ptr->ucPpll =
  378. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  379. spc3_ptr->ucMiscInfo = (radeon_crtc->crtc_id << 2);
  380. spc3_ptr->ucTransmitterId = radeon_encoder->encoder_id;
  381. spc3_ptr->ucEncoderMode =
  382. atombios_get_encoder_mode(encoder);
  383. break;
  384. default:
  385. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  386. return;
  387. }
  388. break;
  389. default:
  390. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  391. return;
  392. }
  393. printk("executing set pll\n");
  394. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  395. }
  396. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  397. struct drm_framebuffer *old_fb)
  398. {
  399. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  400. struct drm_device *dev = crtc->dev;
  401. struct radeon_device *rdev = dev->dev_private;
  402. struct radeon_framebuffer *radeon_fb;
  403. struct drm_gem_object *obj;
  404. struct drm_radeon_gem_object *obj_priv;
  405. uint64_t fb_location;
  406. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  407. if (!crtc->fb)
  408. return -EINVAL;
  409. radeon_fb = to_radeon_framebuffer(crtc->fb);
  410. obj = radeon_fb->obj;
  411. obj_priv = obj->driver_private;
  412. if (radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &fb_location)) {
  413. return -EINVAL;
  414. }
  415. switch (crtc->fb->bits_per_pixel) {
  416. case 15:
  417. fb_format =
  418. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  419. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  420. break;
  421. case 16:
  422. fb_format =
  423. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  424. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  425. break;
  426. case 24:
  427. case 32:
  428. fb_format =
  429. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  430. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  431. break;
  432. default:
  433. DRM_ERROR("Unsupported screen depth %d\n",
  434. crtc->fb->bits_per_pixel);
  435. return -EINVAL;
  436. }
  437. radeon_object_get_tiling_flags(obj->driver_private,
  438. &tiling_flags, NULL);
  439. if (tiling_flags & RADEON_TILING_MACRO)
  440. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  441. if (tiling_flags & RADEON_TILING_MICRO)
  442. fb_format |= AVIVO_D1GRPH_TILED;
  443. if (radeon_crtc->crtc_id == 0)
  444. WREG32(AVIVO_D1VGA_CONTROL, 0);
  445. else
  446. WREG32(AVIVO_D2VGA_CONTROL, 0);
  447. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  448. (u32) fb_location);
  449. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  450. radeon_crtc->crtc_offset, (u32) fb_location);
  451. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  452. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  453. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  454. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  455. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  456. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  457. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  458. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  459. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  460. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  461. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  462. crtc->mode.vdisplay);
  463. x &= ~3;
  464. y &= ~1;
  465. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  466. (x << 16) | y);
  467. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  468. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  469. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  470. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  471. AVIVO_D1MODE_INTERLEAVE_EN);
  472. else
  473. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  474. if (old_fb && old_fb != crtc->fb) {
  475. radeon_fb = to_radeon_framebuffer(old_fb);
  476. radeon_gem_object_unpin(radeon_fb->obj);
  477. }
  478. return 0;
  479. }
  480. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  481. struct drm_display_mode *mode,
  482. struct drm_display_mode *adjusted_mode,
  483. int x, int y, struct drm_framebuffer *old_fb)
  484. {
  485. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  486. struct drm_device *dev = crtc->dev;
  487. struct radeon_device *rdev = dev->dev_private;
  488. struct drm_encoder *encoder;
  489. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION crtc_timing;
  490. /* TODO color tiling */
  491. memset(&crtc_timing, 0, sizeof(crtc_timing));
  492. /* TODO tv */
  493. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  494. }
  495. crtc_timing.ucCRTC = radeon_crtc->crtc_id;
  496. crtc_timing.usH_Total = adjusted_mode->crtc_htotal;
  497. crtc_timing.usH_Disp = adjusted_mode->crtc_hdisplay;
  498. crtc_timing.usH_SyncStart = adjusted_mode->crtc_hsync_start;
  499. crtc_timing.usH_SyncWidth =
  500. adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
  501. crtc_timing.usV_Total = adjusted_mode->crtc_vtotal;
  502. crtc_timing.usV_Disp = adjusted_mode->crtc_vdisplay;
  503. crtc_timing.usV_SyncStart = adjusted_mode->crtc_vsync_start;
  504. crtc_timing.usV_SyncWidth =
  505. adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
  506. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  507. crtc_timing.susModeMiscInfo.usAccess |= ATOM_VSYNC_POLARITY;
  508. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  509. crtc_timing.susModeMiscInfo.usAccess |= ATOM_HSYNC_POLARITY;
  510. if (adjusted_mode->flags & DRM_MODE_FLAG_CSYNC)
  511. crtc_timing.susModeMiscInfo.usAccess |= ATOM_COMPOSITESYNC;
  512. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  513. crtc_timing.susModeMiscInfo.usAccess |= ATOM_INTERLACE;
  514. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  515. crtc_timing.susModeMiscInfo.usAccess |= ATOM_DOUBLE_CLOCK_MODE;
  516. atombios_crtc_set_pll(crtc, adjusted_mode);
  517. atombios_crtc_set_timing(crtc, &crtc_timing);
  518. if (ASIC_IS_AVIVO(rdev))
  519. atombios_crtc_set_base(crtc, x, y, old_fb);
  520. else {
  521. if (radeon_crtc->crtc_id == 0) {
  522. SET_CRTC_USING_DTD_TIMING_PARAMETERS crtc_dtd_timing;
  523. memset(&crtc_dtd_timing, 0, sizeof(crtc_dtd_timing));
  524. /* setup FP shadow regs on R4xx */
  525. crtc_dtd_timing.ucCRTC = radeon_crtc->crtc_id;
  526. crtc_dtd_timing.usH_Size = adjusted_mode->crtc_hdisplay;
  527. crtc_dtd_timing.usV_Size = adjusted_mode->crtc_vdisplay;
  528. crtc_dtd_timing.usH_Blanking_Time =
  529. adjusted_mode->crtc_hblank_end -
  530. adjusted_mode->crtc_hdisplay;
  531. crtc_dtd_timing.usV_Blanking_Time =
  532. adjusted_mode->crtc_vblank_end -
  533. adjusted_mode->crtc_vdisplay;
  534. crtc_dtd_timing.usH_SyncOffset =
  535. adjusted_mode->crtc_hsync_start -
  536. adjusted_mode->crtc_hdisplay;
  537. crtc_dtd_timing.usV_SyncOffset =
  538. adjusted_mode->crtc_vsync_start -
  539. adjusted_mode->crtc_vdisplay;
  540. crtc_dtd_timing.usH_SyncWidth =
  541. adjusted_mode->crtc_hsync_end -
  542. adjusted_mode->crtc_hsync_start;
  543. crtc_dtd_timing.usV_SyncWidth =
  544. adjusted_mode->crtc_vsync_end -
  545. adjusted_mode->crtc_vsync_start;
  546. /* crtc_dtd_timing.ucH_Border = adjusted_mode->crtc_hborder; */
  547. /* crtc_dtd_timing.ucV_Border = adjusted_mode->crtc_vborder; */
  548. if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
  549. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  550. ATOM_VSYNC_POLARITY;
  551. if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
  552. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  553. ATOM_HSYNC_POLARITY;
  554. if (adjusted_mode->flags & DRM_MODE_FLAG_CSYNC)
  555. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  556. ATOM_COMPOSITESYNC;
  557. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  558. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  559. ATOM_INTERLACE;
  560. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  561. crtc_dtd_timing.susModeMiscInfo.usAccess |=
  562. ATOM_DOUBLE_CLOCK_MODE;
  563. atombios_set_crtc_dtd_timing(crtc, &crtc_dtd_timing);
  564. }
  565. radeon_crtc_set_base(crtc, x, y, old_fb);
  566. radeon_legacy_atom_set_surface(crtc);
  567. }
  568. atombios_overscan_setup(crtc, mode, adjusted_mode);
  569. atombios_scaler_setup(crtc);
  570. radeon_bandwidth_update(rdev);
  571. return 0;
  572. }
  573. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  574. struct drm_display_mode *mode,
  575. struct drm_display_mode *adjusted_mode)
  576. {
  577. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  578. return false;
  579. return true;
  580. }
  581. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  582. {
  583. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  584. atombios_lock_crtc(crtc, 1);
  585. }
  586. static void atombios_crtc_commit(struct drm_crtc *crtc)
  587. {
  588. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  589. atombios_lock_crtc(crtc, 0);
  590. }
  591. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  592. .dpms = atombios_crtc_dpms,
  593. .mode_fixup = atombios_crtc_mode_fixup,
  594. .mode_set = atombios_crtc_mode_set,
  595. .mode_set_base = atombios_crtc_set_base,
  596. .prepare = atombios_crtc_prepare,
  597. .commit = atombios_crtc_commit,
  598. };
  599. void radeon_atombios_init_crtc(struct drm_device *dev,
  600. struct radeon_crtc *radeon_crtc)
  601. {
  602. if (radeon_crtc->crtc_id == 1)
  603. radeon_crtc->crtc_offset =
  604. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  605. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  606. }