r600.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  85. /* r600,rv610,rv630,rv620,rv635,rv670 */
  86. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  87. void r600_gpu_init(struct radeon_device *rdev);
  88. void r600_fini(struct radeon_device *rdev);
  89. void r600_irq_disable(struct radeon_device *rdev);
  90. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  91. {
  92. int i;
  93. rdev->pm.dynpm_can_upclock = true;
  94. rdev->pm.dynpm_can_downclock = true;
  95. /* power state array is low to high, default is first */
  96. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  97. int min_power_state_index = 0;
  98. if (rdev->pm.num_power_states > 2)
  99. min_power_state_index = 1;
  100. switch (rdev->pm.dynpm_planned_action) {
  101. case DYNPM_ACTION_MINIMUM:
  102. rdev->pm.requested_power_state_index = min_power_state_index;
  103. rdev->pm.requested_clock_mode_index = 0;
  104. rdev->pm.dynpm_can_downclock = false;
  105. break;
  106. case DYNPM_ACTION_DOWNCLOCK:
  107. if (rdev->pm.current_power_state_index == min_power_state_index) {
  108. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  109. rdev->pm.dynpm_can_downclock = false;
  110. } else {
  111. if (rdev->pm.active_crtc_count > 1) {
  112. for (i = 0; i < rdev->pm.num_power_states; i++) {
  113. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  114. continue;
  115. else if (i >= rdev->pm.current_power_state_index) {
  116. rdev->pm.requested_power_state_index =
  117. rdev->pm.current_power_state_index;
  118. break;
  119. } else {
  120. rdev->pm.requested_power_state_index = i;
  121. break;
  122. }
  123. }
  124. } else
  125. rdev->pm.requested_power_state_index =
  126. rdev->pm.current_power_state_index - 1;
  127. }
  128. rdev->pm.requested_clock_mode_index = 0;
  129. /* don't use the power state if crtcs are active and no display flag is set */
  130. if ((rdev->pm.active_crtc_count > 0) &&
  131. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  132. clock_info[rdev->pm.requested_clock_mode_index].flags &
  133. RADEON_PM_MODE_NO_DISPLAY)) {
  134. rdev->pm.requested_power_state_index++;
  135. }
  136. break;
  137. case DYNPM_ACTION_UPCLOCK:
  138. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  139. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  140. rdev->pm.dynpm_can_upclock = false;
  141. } else {
  142. if (rdev->pm.active_crtc_count > 1) {
  143. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  144. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  145. continue;
  146. else if (i <= rdev->pm.current_power_state_index) {
  147. rdev->pm.requested_power_state_index =
  148. rdev->pm.current_power_state_index;
  149. break;
  150. } else {
  151. rdev->pm.requested_power_state_index = i;
  152. break;
  153. }
  154. }
  155. } else
  156. rdev->pm.requested_power_state_index =
  157. rdev->pm.current_power_state_index + 1;
  158. }
  159. rdev->pm.requested_clock_mode_index = 0;
  160. break;
  161. case DYNPM_ACTION_DEFAULT:
  162. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  163. rdev->pm.requested_clock_mode_index = 0;
  164. rdev->pm.dynpm_can_upclock = false;
  165. break;
  166. case DYNPM_ACTION_NONE:
  167. default:
  168. DRM_ERROR("Requested mode for not defined action\n");
  169. return;
  170. }
  171. } else {
  172. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  173. /* for now just select the first power state and switch between clock modes */
  174. /* power state array is low to high, default is first (0) */
  175. if (rdev->pm.active_crtc_count > 1) {
  176. rdev->pm.requested_power_state_index = -1;
  177. /* start at 1 as we don't want the default mode */
  178. for (i = 1; i < rdev->pm.num_power_states; i++) {
  179. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  180. continue;
  181. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  182. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  183. rdev->pm.requested_power_state_index = i;
  184. break;
  185. }
  186. }
  187. /* if nothing selected, grab the default state. */
  188. if (rdev->pm.requested_power_state_index == -1)
  189. rdev->pm.requested_power_state_index = 0;
  190. } else
  191. rdev->pm.requested_power_state_index = 1;
  192. switch (rdev->pm.dynpm_planned_action) {
  193. case DYNPM_ACTION_MINIMUM:
  194. rdev->pm.requested_clock_mode_index = 0;
  195. rdev->pm.dynpm_can_downclock = false;
  196. break;
  197. case DYNPM_ACTION_DOWNCLOCK:
  198. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  199. if (rdev->pm.current_clock_mode_index == 0) {
  200. rdev->pm.requested_clock_mode_index = 0;
  201. rdev->pm.dynpm_can_downclock = false;
  202. } else
  203. rdev->pm.requested_clock_mode_index =
  204. rdev->pm.current_clock_mode_index - 1;
  205. } else {
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_downclock = false;
  208. }
  209. /* don't use the power state if crtcs are active and no display flag is set */
  210. if ((rdev->pm.active_crtc_count > 0) &&
  211. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  212. clock_info[rdev->pm.requested_clock_mode_index].flags &
  213. RADEON_PM_MODE_NO_DISPLAY)) {
  214. rdev->pm.requested_clock_mode_index++;
  215. }
  216. break;
  217. case DYNPM_ACTION_UPCLOCK:
  218. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  219. if (rdev->pm.current_clock_mode_index ==
  220. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  221. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  222. rdev->pm.dynpm_can_upclock = false;
  223. } else
  224. rdev->pm.requested_clock_mode_index =
  225. rdev->pm.current_clock_mode_index + 1;
  226. } else {
  227. rdev->pm.requested_clock_mode_index =
  228. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  229. rdev->pm.dynpm_can_upclock = false;
  230. }
  231. break;
  232. case DYNPM_ACTION_DEFAULT:
  233. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  234. rdev->pm.requested_clock_mode_index = 0;
  235. rdev->pm.dynpm_can_upclock = false;
  236. break;
  237. case DYNPM_ACTION_NONE:
  238. default:
  239. DRM_ERROR("Requested mode for not defined action\n");
  240. return;
  241. }
  242. }
  243. DRM_INFO("Requested: e: %d m: %d p: %d\n",
  244. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  245. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  246. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  247. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  248. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  249. pcie_lanes);
  250. }
  251. static int r600_pm_get_type_index(struct radeon_device *rdev,
  252. enum radeon_pm_state_type ps_type,
  253. int instance)
  254. {
  255. int i;
  256. int found_instance = -1;
  257. for (i = 0; i < rdev->pm.num_power_states; i++) {
  258. if (rdev->pm.power_state[i].type == ps_type) {
  259. found_instance++;
  260. if (found_instance == instance)
  261. return i;
  262. }
  263. }
  264. /* return default if no match */
  265. return rdev->pm.default_power_state_index;
  266. }
  267. void rs780_pm_init_profile(struct radeon_device *rdev)
  268. {
  269. if (rdev->pm.num_power_states == 2) {
  270. /* default */
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  272. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  273. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  275. /* low sh */
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  277. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  278. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  280. /* high sh */
  281. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  282. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  285. /* low mh */
  286. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  287. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  290. /* high mh */
  291. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  293. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  295. } else if (rdev->pm.num_power_states == 3) {
  296. /* default */
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  301. /* low sh */
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  306. /* high sh */
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  311. /* low mh */
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  316. /* high mh */
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  321. } else {
  322. /* default */
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  327. /* low sh */
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  332. /* high sh */
  333. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  334. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  335. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  337. /* low mh */
  338. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  342. /* high mh */
  343. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  344. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  345. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  347. }
  348. }
  349. void r600_pm_init_profile(struct radeon_device *rdev)
  350. {
  351. if (rdev->family == CHIP_R600) {
  352. /* XXX */
  353. /* default */
  354. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  355. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  356. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  358. /* low sh */
  359. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  361. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 2;
  363. /* high sh */
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  368. /* low mh */
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  371. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  372. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 2;
  373. /* high mh */
  374. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  378. } else if (rdev->flags & RADEON_IS_MOBILITY) {
  379. /* default */
  380. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  381. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  382. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  384. /* low sh */
  385. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  386. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  387. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  388. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  389. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  390. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 2;
  391. /* high sh */
  392. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  393. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  394. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  395. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  396. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  398. /* low mh */
  399. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  400. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  401. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  402. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  403. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  404. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 2;
  405. /* high mh */
  406. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  407. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  408. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  409. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  410. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  412. } else {
  413. if (rdev->pm.num_power_states < 4) {
  414. /* default */
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  418. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  419. /* low sh */
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  423. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 2;
  424. /* high sh */
  425. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  429. /* low mh */
  430. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 2;
  434. /* high mh */
  435. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  438. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  439. } else {
  440. /* default */
  441. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  445. /* low sh */
  446. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 2;
  450. /* high sh */
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  455. /* low mh */
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 3;
  457. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 3;
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 2;
  460. /* high mh */
  461. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 3;
  462. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  463. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  465. }
  466. }
  467. }
  468. void r600_pm_misc(struct radeon_device *rdev)
  469. {
  470. }
  471. bool r600_gui_idle(struct radeon_device *rdev)
  472. {
  473. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  474. return false;
  475. else
  476. return true;
  477. }
  478. /* hpd for digital panel detect/disconnect */
  479. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  480. {
  481. bool connected = false;
  482. if (ASIC_IS_DCE3(rdev)) {
  483. switch (hpd) {
  484. case RADEON_HPD_1:
  485. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  486. connected = true;
  487. break;
  488. case RADEON_HPD_2:
  489. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  490. connected = true;
  491. break;
  492. case RADEON_HPD_3:
  493. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  494. connected = true;
  495. break;
  496. case RADEON_HPD_4:
  497. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  498. connected = true;
  499. break;
  500. /* DCE 3.2 */
  501. case RADEON_HPD_5:
  502. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  503. connected = true;
  504. break;
  505. case RADEON_HPD_6:
  506. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  507. connected = true;
  508. break;
  509. default:
  510. break;
  511. }
  512. } else {
  513. switch (hpd) {
  514. case RADEON_HPD_1:
  515. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  516. connected = true;
  517. break;
  518. case RADEON_HPD_2:
  519. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  520. connected = true;
  521. break;
  522. case RADEON_HPD_3:
  523. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  524. connected = true;
  525. break;
  526. default:
  527. break;
  528. }
  529. }
  530. return connected;
  531. }
  532. void r600_hpd_set_polarity(struct radeon_device *rdev,
  533. enum radeon_hpd_id hpd)
  534. {
  535. u32 tmp;
  536. bool connected = r600_hpd_sense(rdev, hpd);
  537. if (ASIC_IS_DCE3(rdev)) {
  538. switch (hpd) {
  539. case RADEON_HPD_1:
  540. tmp = RREG32(DC_HPD1_INT_CONTROL);
  541. if (connected)
  542. tmp &= ~DC_HPDx_INT_POLARITY;
  543. else
  544. tmp |= DC_HPDx_INT_POLARITY;
  545. WREG32(DC_HPD1_INT_CONTROL, tmp);
  546. break;
  547. case RADEON_HPD_2:
  548. tmp = RREG32(DC_HPD2_INT_CONTROL);
  549. if (connected)
  550. tmp &= ~DC_HPDx_INT_POLARITY;
  551. else
  552. tmp |= DC_HPDx_INT_POLARITY;
  553. WREG32(DC_HPD2_INT_CONTROL, tmp);
  554. break;
  555. case RADEON_HPD_3:
  556. tmp = RREG32(DC_HPD3_INT_CONTROL);
  557. if (connected)
  558. tmp &= ~DC_HPDx_INT_POLARITY;
  559. else
  560. tmp |= DC_HPDx_INT_POLARITY;
  561. WREG32(DC_HPD3_INT_CONTROL, tmp);
  562. break;
  563. case RADEON_HPD_4:
  564. tmp = RREG32(DC_HPD4_INT_CONTROL);
  565. if (connected)
  566. tmp &= ~DC_HPDx_INT_POLARITY;
  567. else
  568. tmp |= DC_HPDx_INT_POLARITY;
  569. WREG32(DC_HPD4_INT_CONTROL, tmp);
  570. break;
  571. case RADEON_HPD_5:
  572. tmp = RREG32(DC_HPD5_INT_CONTROL);
  573. if (connected)
  574. tmp &= ~DC_HPDx_INT_POLARITY;
  575. else
  576. tmp |= DC_HPDx_INT_POLARITY;
  577. WREG32(DC_HPD5_INT_CONTROL, tmp);
  578. break;
  579. /* DCE 3.2 */
  580. case RADEON_HPD_6:
  581. tmp = RREG32(DC_HPD6_INT_CONTROL);
  582. if (connected)
  583. tmp &= ~DC_HPDx_INT_POLARITY;
  584. else
  585. tmp |= DC_HPDx_INT_POLARITY;
  586. WREG32(DC_HPD6_INT_CONTROL, tmp);
  587. break;
  588. default:
  589. break;
  590. }
  591. } else {
  592. switch (hpd) {
  593. case RADEON_HPD_1:
  594. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  595. if (connected)
  596. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  597. else
  598. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  599. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  600. break;
  601. case RADEON_HPD_2:
  602. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  603. if (connected)
  604. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  605. else
  606. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  607. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  608. break;
  609. case RADEON_HPD_3:
  610. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  611. if (connected)
  612. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  613. else
  614. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  615. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  616. break;
  617. default:
  618. break;
  619. }
  620. }
  621. }
  622. void r600_hpd_init(struct radeon_device *rdev)
  623. {
  624. struct drm_device *dev = rdev->ddev;
  625. struct drm_connector *connector;
  626. if (ASIC_IS_DCE3(rdev)) {
  627. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  628. if (ASIC_IS_DCE32(rdev))
  629. tmp |= DC_HPDx_EN;
  630. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  631. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  632. switch (radeon_connector->hpd.hpd) {
  633. case RADEON_HPD_1:
  634. WREG32(DC_HPD1_CONTROL, tmp);
  635. rdev->irq.hpd[0] = true;
  636. break;
  637. case RADEON_HPD_2:
  638. WREG32(DC_HPD2_CONTROL, tmp);
  639. rdev->irq.hpd[1] = true;
  640. break;
  641. case RADEON_HPD_3:
  642. WREG32(DC_HPD3_CONTROL, tmp);
  643. rdev->irq.hpd[2] = true;
  644. break;
  645. case RADEON_HPD_4:
  646. WREG32(DC_HPD4_CONTROL, tmp);
  647. rdev->irq.hpd[3] = true;
  648. break;
  649. /* DCE 3.2 */
  650. case RADEON_HPD_5:
  651. WREG32(DC_HPD5_CONTROL, tmp);
  652. rdev->irq.hpd[4] = true;
  653. break;
  654. case RADEON_HPD_6:
  655. WREG32(DC_HPD6_CONTROL, tmp);
  656. rdev->irq.hpd[5] = true;
  657. break;
  658. default:
  659. break;
  660. }
  661. }
  662. } else {
  663. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  664. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  665. switch (radeon_connector->hpd.hpd) {
  666. case RADEON_HPD_1:
  667. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  668. rdev->irq.hpd[0] = true;
  669. break;
  670. case RADEON_HPD_2:
  671. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  672. rdev->irq.hpd[1] = true;
  673. break;
  674. case RADEON_HPD_3:
  675. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  676. rdev->irq.hpd[2] = true;
  677. break;
  678. default:
  679. break;
  680. }
  681. }
  682. }
  683. if (rdev->irq.installed)
  684. r600_irq_set(rdev);
  685. }
  686. void r600_hpd_fini(struct radeon_device *rdev)
  687. {
  688. struct drm_device *dev = rdev->ddev;
  689. struct drm_connector *connector;
  690. if (ASIC_IS_DCE3(rdev)) {
  691. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  692. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  693. switch (radeon_connector->hpd.hpd) {
  694. case RADEON_HPD_1:
  695. WREG32(DC_HPD1_CONTROL, 0);
  696. rdev->irq.hpd[0] = false;
  697. break;
  698. case RADEON_HPD_2:
  699. WREG32(DC_HPD2_CONTROL, 0);
  700. rdev->irq.hpd[1] = false;
  701. break;
  702. case RADEON_HPD_3:
  703. WREG32(DC_HPD3_CONTROL, 0);
  704. rdev->irq.hpd[2] = false;
  705. break;
  706. case RADEON_HPD_4:
  707. WREG32(DC_HPD4_CONTROL, 0);
  708. rdev->irq.hpd[3] = false;
  709. break;
  710. /* DCE 3.2 */
  711. case RADEON_HPD_5:
  712. WREG32(DC_HPD5_CONTROL, 0);
  713. rdev->irq.hpd[4] = false;
  714. break;
  715. case RADEON_HPD_6:
  716. WREG32(DC_HPD6_CONTROL, 0);
  717. rdev->irq.hpd[5] = false;
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. } else {
  724. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  725. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  726. switch (radeon_connector->hpd.hpd) {
  727. case RADEON_HPD_1:
  728. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  729. rdev->irq.hpd[0] = false;
  730. break;
  731. case RADEON_HPD_2:
  732. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  733. rdev->irq.hpd[1] = false;
  734. break;
  735. case RADEON_HPD_3:
  736. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  737. rdev->irq.hpd[2] = false;
  738. break;
  739. default:
  740. break;
  741. }
  742. }
  743. }
  744. }
  745. /*
  746. * R600 PCIE GART
  747. */
  748. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  749. {
  750. unsigned i;
  751. u32 tmp;
  752. /* flush hdp cache so updates hit vram */
  753. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  754. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  755. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  756. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  757. for (i = 0; i < rdev->usec_timeout; i++) {
  758. /* read MC_STATUS */
  759. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  760. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  761. if (tmp == 2) {
  762. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  763. return;
  764. }
  765. if (tmp) {
  766. return;
  767. }
  768. udelay(1);
  769. }
  770. }
  771. int r600_pcie_gart_init(struct radeon_device *rdev)
  772. {
  773. int r;
  774. if (rdev->gart.table.vram.robj) {
  775. WARN(1, "R600 PCIE GART already initialized.\n");
  776. return 0;
  777. }
  778. /* Initialize common gart structure */
  779. r = radeon_gart_init(rdev);
  780. if (r)
  781. return r;
  782. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  783. return radeon_gart_table_vram_alloc(rdev);
  784. }
  785. int r600_pcie_gart_enable(struct radeon_device *rdev)
  786. {
  787. u32 tmp;
  788. int r, i;
  789. if (rdev->gart.table.vram.robj == NULL) {
  790. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  791. return -EINVAL;
  792. }
  793. r = radeon_gart_table_vram_pin(rdev);
  794. if (r)
  795. return r;
  796. radeon_gart_restore(rdev);
  797. /* Setup L2 cache */
  798. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  799. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  800. EFFECTIVE_L2_QUEUE_SIZE(7));
  801. WREG32(VM_L2_CNTL2, 0);
  802. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  803. /* Setup TLB control */
  804. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  805. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  806. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  807. ENABLE_WAIT_L2_QUERY;
  808. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  809. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  810. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  811. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  812. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  813. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  814. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  815. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  816. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  817. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  818. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  819. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  820. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  821. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  822. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  823. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  824. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  825. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  826. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  827. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  828. (u32)(rdev->dummy_page.addr >> 12));
  829. for (i = 1; i < 7; i++)
  830. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  831. r600_pcie_gart_tlb_flush(rdev);
  832. rdev->gart.ready = true;
  833. return 0;
  834. }
  835. void r600_pcie_gart_disable(struct radeon_device *rdev)
  836. {
  837. u32 tmp;
  838. int i, r;
  839. /* Disable all tables */
  840. for (i = 0; i < 7; i++)
  841. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  842. /* Disable L2 cache */
  843. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  844. EFFECTIVE_L2_QUEUE_SIZE(7));
  845. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  846. /* Setup L1 TLB control */
  847. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  848. ENABLE_WAIT_L2_QUERY;
  849. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  850. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  851. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  852. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  853. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  854. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  855. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  856. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  857. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  858. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  859. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  860. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  861. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  862. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  863. if (rdev->gart.table.vram.robj) {
  864. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  865. if (likely(r == 0)) {
  866. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  867. radeon_bo_unpin(rdev->gart.table.vram.robj);
  868. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  869. }
  870. }
  871. }
  872. void r600_pcie_gart_fini(struct radeon_device *rdev)
  873. {
  874. radeon_gart_fini(rdev);
  875. r600_pcie_gart_disable(rdev);
  876. radeon_gart_table_vram_free(rdev);
  877. }
  878. void r600_agp_enable(struct radeon_device *rdev)
  879. {
  880. u32 tmp;
  881. int i;
  882. /* Setup L2 cache */
  883. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  884. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  885. EFFECTIVE_L2_QUEUE_SIZE(7));
  886. WREG32(VM_L2_CNTL2, 0);
  887. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  888. /* Setup TLB control */
  889. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  890. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  891. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  892. ENABLE_WAIT_L2_QUERY;
  893. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  900. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  901. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  902. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  903. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  904. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  905. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  906. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  907. for (i = 0; i < 7; i++)
  908. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  909. }
  910. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  911. {
  912. unsigned i;
  913. u32 tmp;
  914. for (i = 0; i < rdev->usec_timeout; i++) {
  915. /* read MC_STATUS */
  916. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  917. if (!tmp)
  918. return 0;
  919. udelay(1);
  920. }
  921. return -1;
  922. }
  923. static void r600_mc_program(struct radeon_device *rdev)
  924. {
  925. struct rv515_mc_save save;
  926. u32 tmp;
  927. int i, j;
  928. /* Initialize HDP */
  929. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  930. WREG32((0x2c14 + j), 0x00000000);
  931. WREG32((0x2c18 + j), 0x00000000);
  932. WREG32((0x2c1c + j), 0x00000000);
  933. WREG32((0x2c20 + j), 0x00000000);
  934. WREG32((0x2c24 + j), 0x00000000);
  935. }
  936. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  937. rv515_mc_stop(rdev, &save);
  938. if (r600_mc_wait_for_idle(rdev)) {
  939. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  940. }
  941. /* Lockout access through VGA aperture (doesn't exist before R600) */
  942. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  943. /* Update configuration */
  944. if (rdev->flags & RADEON_IS_AGP) {
  945. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  946. /* VRAM before AGP */
  947. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  948. rdev->mc.vram_start >> 12);
  949. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  950. rdev->mc.gtt_end >> 12);
  951. } else {
  952. /* VRAM after AGP */
  953. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  954. rdev->mc.gtt_start >> 12);
  955. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  956. rdev->mc.vram_end >> 12);
  957. }
  958. } else {
  959. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  960. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  961. }
  962. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  963. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  964. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  965. WREG32(MC_VM_FB_LOCATION, tmp);
  966. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  967. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  968. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  969. if (rdev->flags & RADEON_IS_AGP) {
  970. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  971. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  972. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  973. } else {
  974. WREG32(MC_VM_AGP_BASE, 0);
  975. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  976. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  977. }
  978. if (r600_mc_wait_for_idle(rdev)) {
  979. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  980. }
  981. rv515_mc_resume(rdev, &save);
  982. /* we need to own VRAM, so turn off the VGA renderer here
  983. * to stop it overwriting our objects */
  984. rv515_vga_render_disable(rdev);
  985. }
  986. /**
  987. * r600_vram_gtt_location - try to find VRAM & GTT location
  988. * @rdev: radeon device structure holding all necessary informations
  989. * @mc: memory controller structure holding memory informations
  990. *
  991. * Function will place try to place VRAM at same place as in CPU (PCI)
  992. * address space as some GPU seems to have issue when we reprogram at
  993. * different address space.
  994. *
  995. * If there is not enough space to fit the unvisible VRAM after the
  996. * aperture then we limit the VRAM size to the aperture.
  997. *
  998. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  999. * them to be in one from GPU point of view so that we can program GPU to
  1000. * catch access outside them (weird GPU policy see ??).
  1001. *
  1002. * This function will never fails, worst case are limiting VRAM or GTT.
  1003. *
  1004. * Note: GTT start, end, size should be initialized before calling this
  1005. * function on AGP platform.
  1006. */
  1007. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1008. {
  1009. u64 size_bf, size_af;
  1010. if (mc->mc_vram_size > 0xE0000000) {
  1011. /* leave room for at least 512M GTT */
  1012. dev_warn(rdev->dev, "limiting VRAM\n");
  1013. mc->real_vram_size = 0xE0000000;
  1014. mc->mc_vram_size = 0xE0000000;
  1015. }
  1016. if (rdev->flags & RADEON_IS_AGP) {
  1017. size_bf = mc->gtt_start;
  1018. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1019. if (size_bf > size_af) {
  1020. if (mc->mc_vram_size > size_bf) {
  1021. dev_warn(rdev->dev, "limiting VRAM\n");
  1022. mc->real_vram_size = size_bf;
  1023. mc->mc_vram_size = size_bf;
  1024. }
  1025. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1026. } else {
  1027. if (mc->mc_vram_size > size_af) {
  1028. dev_warn(rdev->dev, "limiting VRAM\n");
  1029. mc->real_vram_size = size_af;
  1030. mc->mc_vram_size = size_af;
  1031. }
  1032. mc->vram_start = mc->gtt_end;
  1033. }
  1034. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1035. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1036. mc->mc_vram_size >> 20, mc->vram_start,
  1037. mc->vram_end, mc->real_vram_size >> 20);
  1038. } else {
  1039. u64 base = 0;
  1040. if (rdev->flags & RADEON_IS_IGP)
  1041. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1042. radeon_vram_location(rdev, &rdev->mc, base);
  1043. radeon_gtt_location(rdev, mc);
  1044. }
  1045. }
  1046. int r600_mc_init(struct radeon_device *rdev)
  1047. {
  1048. u32 tmp;
  1049. int chansize, numchan;
  1050. /* Get VRAM informations */
  1051. rdev->mc.vram_is_ddr = true;
  1052. tmp = RREG32(RAMCFG);
  1053. if (tmp & CHANSIZE_OVERRIDE) {
  1054. chansize = 16;
  1055. } else if (tmp & CHANSIZE_MASK) {
  1056. chansize = 64;
  1057. } else {
  1058. chansize = 32;
  1059. }
  1060. tmp = RREG32(CHMAP);
  1061. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1062. case 0:
  1063. default:
  1064. numchan = 1;
  1065. break;
  1066. case 1:
  1067. numchan = 2;
  1068. break;
  1069. case 2:
  1070. numchan = 4;
  1071. break;
  1072. case 3:
  1073. numchan = 8;
  1074. break;
  1075. }
  1076. rdev->mc.vram_width = numchan * chansize;
  1077. /* Could aper size report 0 ? */
  1078. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1079. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1080. /* Setup GPU memory space */
  1081. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1082. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1083. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1084. r600_vram_gtt_location(rdev, &rdev->mc);
  1085. if (rdev->flags & RADEON_IS_IGP)
  1086. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1087. radeon_update_bandwidth_info(rdev);
  1088. return 0;
  1089. }
  1090. /* We doesn't check that the GPU really needs a reset we simply do the
  1091. * reset, it's up to the caller to determine if the GPU needs one. We
  1092. * might add an helper function to check that.
  1093. */
  1094. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1095. {
  1096. struct rv515_mc_save save;
  1097. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1098. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1099. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1100. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1101. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1102. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1103. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1104. S_008010_GUI_ACTIVE(1);
  1105. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1106. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1107. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1108. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1109. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1110. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1111. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1112. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1113. u32 tmp;
  1114. dev_info(rdev->dev, "GPU softreset \n");
  1115. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1116. RREG32(R_008010_GRBM_STATUS));
  1117. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1118. RREG32(R_008014_GRBM_STATUS2));
  1119. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1120. RREG32(R_000E50_SRBM_STATUS));
  1121. rv515_mc_stop(rdev, &save);
  1122. if (r600_mc_wait_for_idle(rdev)) {
  1123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1124. }
  1125. /* Disable CP parsing/prefetching */
  1126. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1127. /* Check if any of the rendering block is busy and reset it */
  1128. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1129. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1130. tmp = S_008020_SOFT_RESET_CR(1) |
  1131. S_008020_SOFT_RESET_DB(1) |
  1132. S_008020_SOFT_RESET_CB(1) |
  1133. S_008020_SOFT_RESET_PA(1) |
  1134. S_008020_SOFT_RESET_SC(1) |
  1135. S_008020_SOFT_RESET_SMX(1) |
  1136. S_008020_SOFT_RESET_SPI(1) |
  1137. S_008020_SOFT_RESET_SX(1) |
  1138. S_008020_SOFT_RESET_SH(1) |
  1139. S_008020_SOFT_RESET_TC(1) |
  1140. S_008020_SOFT_RESET_TA(1) |
  1141. S_008020_SOFT_RESET_VC(1) |
  1142. S_008020_SOFT_RESET_VGT(1);
  1143. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1144. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1145. RREG32(R_008020_GRBM_SOFT_RESET);
  1146. mdelay(15);
  1147. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1148. }
  1149. /* Reset CP (we always reset CP) */
  1150. tmp = S_008020_SOFT_RESET_CP(1);
  1151. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1152. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1153. RREG32(R_008020_GRBM_SOFT_RESET);
  1154. mdelay(15);
  1155. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1156. /* Wait a little for things to settle down */
  1157. mdelay(1);
  1158. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1159. RREG32(R_008010_GRBM_STATUS));
  1160. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1161. RREG32(R_008014_GRBM_STATUS2));
  1162. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1163. RREG32(R_000E50_SRBM_STATUS));
  1164. rv515_mc_resume(rdev, &save);
  1165. return 0;
  1166. }
  1167. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1168. {
  1169. u32 srbm_status;
  1170. u32 grbm_status;
  1171. u32 grbm_status2;
  1172. int r;
  1173. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1174. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1175. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1176. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1177. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1178. return false;
  1179. }
  1180. /* force CP activities */
  1181. r = radeon_ring_lock(rdev, 2);
  1182. if (!r) {
  1183. /* PACKET2 NOP */
  1184. radeon_ring_write(rdev, 0x80000000);
  1185. radeon_ring_write(rdev, 0x80000000);
  1186. radeon_ring_unlock_commit(rdev);
  1187. }
  1188. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1189. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1190. }
  1191. int r600_asic_reset(struct radeon_device *rdev)
  1192. {
  1193. return r600_gpu_soft_reset(rdev);
  1194. }
  1195. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1196. u32 num_backends,
  1197. u32 backend_disable_mask)
  1198. {
  1199. u32 backend_map = 0;
  1200. u32 enabled_backends_mask;
  1201. u32 enabled_backends_count;
  1202. u32 cur_pipe;
  1203. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1204. u32 cur_backend;
  1205. u32 i;
  1206. if (num_tile_pipes > R6XX_MAX_PIPES)
  1207. num_tile_pipes = R6XX_MAX_PIPES;
  1208. if (num_tile_pipes < 1)
  1209. num_tile_pipes = 1;
  1210. if (num_backends > R6XX_MAX_BACKENDS)
  1211. num_backends = R6XX_MAX_BACKENDS;
  1212. if (num_backends < 1)
  1213. num_backends = 1;
  1214. enabled_backends_mask = 0;
  1215. enabled_backends_count = 0;
  1216. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1217. if (((backend_disable_mask >> i) & 1) == 0) {
  1218. enabled_backends_mask |= (1 << i);
  1219. ++enabled_backends_count;
  1220. }
  1221. if (enabled_backends_count == num_backends)
  1222. break;
  1223. }
  1224. if (enabled_backends_count == 0) {
  1225. enabled_backends_mask = 1;
  1226. enabled_backends_count = 1;
  1227. }
  1228. if (enabled_backends_count != num_backends)
  1229. num_backends = enabled_backends_count;
  1230. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1231. switch (num_tile_pipes) {
  1232. case 1:
  1233. swizzle_pipe[0] = 0;
  1234. break;
  1235. case 2:
  1236. swizzle_pipe[0] = 0;
  1237. swizzle_pipe[1] = 1;
  1238. break;
  1239. case 3:
  1240. swizzle_pipe[0] = 0;
  1241. swizzle_pipe[1] = 1;
  1242. swizzle_pipe[2] = 2;
  1243. break;
  1244. case 4:
  1245. swizzle_pipe[0] = 0;
  1246. swizzle_pipe[1] = 1;
  1247. swizzle_pipe[2] = 2;
  1248. swizzle_pipe[3] = 3;
  1249. break;
  1250. case 5:
  1251. swizzle_pipe[0] = 0;
  1252. swizzle_pipe[1] = 1;
  1253. swizzle_pipe[2] = 2;
  1254. swizzle_pipe[3] = 3;
  1255. swizzle_pipe[4] = 4;
  1256. break;
  1257. case 6:
  1258. swizzle_pipe[0] = 0;
  1259. swizzle_pipe[1] = 2;
  1260. swizzle_pipe[2] = 4;
  1261. swizzle_pipe[3] = 5;
  1262. swizzle_pipe[4] = 1;
  1263. swizzle_pipe[5] = 3;
  1264. break;
  1265. case 7:
  1266. swizzle_pipe[0] = 0;
  1267. swizzle_pipe[1] = 2;
  1268. swizzle_pipe[2] = 4;
  1269. swizzle_pipe[3] = 6;
  1270. swizzle_pipe[4] = 1;
  1271. swizzle_pipe[5] = 3;
  1272. swizzle_pipe[6] = 5;
  1273. break;
  1274. case 8:
  1275. swizzle_pipe[0] = 0;
  1276. swizzle_pipe[1] = 2;
  1277. swizzle_pipe[2] = 4;
  1278. swizzle_pipe[3] = 6;
  1279. swizzle_pipe[4] = 1;
  1280. swizzle_pipe[5] = 3;
  1281. swizzle_pipe[6] = 5;
  1282. swizzle_pipe[7] = 7;
  1283. break;
  1284. }
  1285. cur_backend = 0;
  1286. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1287. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1288. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1289. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1290. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1291. }
  1292. return backend_map;
  1293. }
  1294. int r600_count_pipe_bits(uint32_t val)
  1295. {
  1296. int i, ret = 0;
  1297. for (i = 0; i < 32; i++) {
  1298. ret += val & 1;
  1299. val >>= 1;
  1300. }
  1301. return ret;
  1302. }
  1303. void r600_gpu_init(struct radeon_device *rdev)
  1304. {
  1305. u32 tiling_config;
  1306. u32 ramcfg;
  1307. u32 backend_map;
  1308. u32 cc_rb_backend_disable;
  1309. u32 cc_gc_shader_pipe_config;
  1310. u32 tmp;
  1311. int i, j;
  1312. u32 sq_config;
  1313. u32 sq_gpr_resource_mgmt_1 = 0;
  1314. u32 sq_gpr_resource_mgmt_2 = 0;
  1315. u32 sq_thread_resource_mgmt = 0;
  1316. u32 sq_stack_resource_mgmt_1 = 0;
  1317. u32 sq_stack_resource_mgmt_2 = 0;
  1318. /* FIXME: implement */
  1319. switch (rdev->family) {
  1320. case CHIP_R600:
  1321. rdev->config.r600.max_pipes = 4;
  1322. rdev->config.r600.max_tile_pipes = 8;
  1323. rdev->config.r600.max_simds = 4;
  1324. rdev->config.r600.max_backends = 4;
  1325. rdev->config.r600.max_gprs = 256;
  1326. rdev->config.r600.max_threads = 192;
  1327. rdev->config.r600.max_stack_entries = 256;
  1328. rdev->config.r600.max_hw_contexts = 8;
  1329. rdev->config.r600.max_gs_threads = 16;
  1330. rdev->config.r600.sx_max_export_size = 128;
  1331. rdev->config.r600.sx_max_export_pos_size = 16;
  1332. rdev->config.r600.sx_max_export_smx_size = 128;
  1333. rdev->config.r600.sq_num_cf_insts = 2;
  1334. break;
  1335. case CHIP_RV630:
  1336. case CHIP_RV635:
  1337. rdev->config.r600.max_pipes = 2;
  1338. rdev->config.r600.max_tile_pipes = 2;
  1339. rdev->config.r600.max_simds = 3;
  1340. rdev->config.r600.max_backends = 1;
  1341. rdev->config.r600.max_gprs = 128;
  1342. rdev->config.r600.max_threads = 192;
  1343. rdev->config.r600.max_stack_entries = 128;
  1344. rdev->config.r600.max_hw_contexts = 8;
  1345. rdev->config.r600.max_gs_threads = 4;
  1346. rdev->config.r600.sx_max_export_size = 128;
  1347. rdev->config.r600.sx_max_export_pos_size = 16;
  1348. rdev->config.r600.sx_max_export_smx_size = 128;
  1349. rdev->config.r600.sq_num_cf_insts = 2;
  1350. break;
  1351. case CHIP_RV610:
  1352. case CHIP_RV620:
  1353. case CHIP_RS780:
  1354. case CHIP_RS880:
  1355. rdev->config.r600.max_pipes = 1;
  1356. rdev->config.r600.max_tile_pipes = 1;
  1357. rdev->config.r600.max_simds = 2;
  1358. rdev->config.r600.max_backends = 1;
  1359. rdev->config.r600.max_gprs = 128;
  1360. rdev->config.r600.max_threads = 192;
  1361. rdev->config.r600.max_stack_entries = 128;
  1362. rdev->config.r600.max_hw_contexts = 4;
  1363. rdev->config.r600.max_gs_threads = 4;
  1364. rdev->config.r600.sx_max_export_size = 128;
  1365. rdev->config.r600.sx_max_export_pos_size = 16;
  1366. rdev->config.r600.sx_max_export_smx_size = 128;
  1367. rdev->config.r600.sq_num_cf_insts = 1;
  1368. break;
  1369. case CHIP_RV670:
  1370. rdev->config.r600.max_pipes = 4;
  1371. rdev->config.r600.max_tile_pipes = 4;
  1372. rdev->config.r600.max_simds = 4;
  1373. rdev->config.r600.max_backends = 4;
  1374. rdev->config.r600.max_gprs = 192;
  1375. rdev->config.r600.max_threads = 192;
  1376. rdev->config.r600.max_stack_entries = 256;
  1377. rdev->config.r600.max_hw_contexts = 8;
  1378. rdev->config.r600.max_gs_threads = 16;
  1379. rdev->config.r600.sx_max_export_size = 128;
  1380. rdev->config.r600.sx_max_export_pos_size = 16;
  1381. rdev->config.r600.sx_max_export_smx_size = 128;
  1382. rdev->config.r600.sq_num_cf_insts = 2;
  1383. break;
  1384. default:
  1385. break;
  1386. }
  1387. /* Initialize HDP */
  1388. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1389. WREG32((0x2c14 + j), 0x00000000);
  1390. WREG32((0x2c18 + j), 0x00000000);
  1391. WREG32((0x2c1c + j), 0x00000000);
  1392. WREG32((0x2c20 + j), 0x00000000);
  1393. WREG32((0x2c24 + j), 0x00000000);
  1394. }
  1395. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1396. /* Setup tiling */
  1397. tiling_config = 0;
  1398. ramcfg = RREG32(RAMCFG);
  1399. switch (rdev->config.r600.max_tile_pipes) {
  1400. case 1:
  1401. tiling_config |= PIPE_TILING(0);
  1402. break;
  1403. case 2:
  1404. tiling_config |= PIPE_TILING(1);
  1405. break;
  1406. case 4:
  1407. tiling_config |= PIPE_TILING(2);
  1408. break;
  1409. case 8:
  1410. tiling_config |= PIPE_TILING(3);
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1416. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1417. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1418. tiling_config |= GROUP_SIZE(0);
  1419. rdev->config.r600.tiling_group_size = 256;
  1420. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1421. if (tmp > 3) {
  1422. tiling_config |= ROW_TILING(3);
  1423. tiling_config |= SAMPLE_SPLIT(3);
  1424. } else {
  1425. tiling_config |= ROW_TILING(tmp);
  1426. tiling_config |= SAMPLE_SPLIT(tmp);
  1427. }
  1428. tiling_config |= BANK_SWAPS(1);
  1429. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1430. cc_rb_backend_disable |=
  1431. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1432. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1433. cc_gc_shader_pipe_config |=
  1434. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1435. cc_gc_shader_pipe_config |=
  1436. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1437. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1438. (R6XX_MAX_BACKENDS -
  1439. r600_count_pipe_bits((cc_rb_backend_disable &
  1440. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1441. (cc_rb_backend_disable >> 16));
  1442. tiling_config |= BACKEND_MAP(backend_map);
  1443. WREG32(GB_TILING_CONFIG, tiling_config);
  1444. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1445. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1446. /* Setup pipes */
  1447. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1448. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1449. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1450. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1451. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1452. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1453. /* Setup some CP states */
  1454. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1455. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1456. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1457. SYNC_WALKER | SYNC_ALIGNER));
  1458. /* Setup various GPU states */
  1459. if (rdev->family == CHIP_RV670)
  1460. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1461. tmp = RREG32(SX_DEBUG_1);
  1462. tmp |= SMX_EVENT_RELEASE;
  1463. if ((rdev->family > CHIP_R600))
  1464. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1465. WREG32(SX_DEBUG_1, tmp);
  1466. if (((rdev->family) == CHIP_R600) ||
  1467. ((rdev->family) == CHIP_RV630) ||
  1468. ((rdev->family) == CHIP_RV610) ||
  1469. ((rdev->family) == CHIP_RV620) ||
  1470. ((rdev->family) == CHIP_RS780) ||
  1471. ((rdev->family) == CHIP_RS880)) {
  1472. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1473. } else {
  1474. WREG32(DB_DEBUG, 0);
  1475. }
  1476. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1477. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1478. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1479. WREG32(VGT_NUM_INSTANCES, 0);
  1480. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1481. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1482. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1483. if (((rdev->family) == CHIP_RV610) ||
  1484. ((rdev->family) == CHIP_RV620) ||
  1485. ((rdev->family) == CHIP_RS780) ||
  1486. ((rdev->family) == CHIP_RS880)) {
  1487. tmp = (CACHE_FIFO_SIZE(0xa) |
  1488. FETCH_FIFO_HIWATER(0xa) |
  1489. DONE_FIFO_HIWATER(0xe0) |
  1490. ALU_UPDATE_FIFO_HIWATER(0x8));
  1491. } else if (((rdev->family) == CHIP_R600) ||
  1492. ((rdev->family) == CHIP_RV630)) {
  1493. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1494. tmp |= DONE_FIFO_HIWATER(0x4);
  1495. }
  1496. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1497. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1498. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1499. */
  1500. sq_config = RREG32(SQ_CONFIG);
  1501. sq_config &= ~(PS_PRIO(3) |
  1502. VS_PRIO(3) |
  1503. GS_PRIO(3) |
  1504. ES_PRIO(3));
  1505. sq_config |= (DX9_CONSTS |
  1506. VC_ENABLE |
  1507. PS_PRIO(0) |
  1508. VS_PRIO(1) |
  1509. GS_PRIO(2) |
  1510. ES_PRIO(3));
  1511. if ((rdev->family) == CHIP_R600) {
  1512. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1513. NUM_VS_GPRS(124) |
  1514. NUM_CLAUSE_TEMP_GPRS(4));
  1515. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1516. NUM_ES_GPRS(0));
  1517. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1518. NUM_VS_THREADS(48) |
  1519. NUM_GS_THREADS(4) |
  1520. NUM_ES_THREADS(4));
  1521. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1522. NUM_VS_STACK_ENTRIES(128));
  1523. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1524. NUM_ES_STACK_ENTRIES(0));
  1525. } else if (((rdev->family) == CHIP_RV610) ||
  1526. ((rdev->family) == CHIP_RV620) ||
  1527. ((rdev->family) == CHIP_RS780) ||
  1528. ((rdev->family) == CHIP_RS880)) {
  1529. /* no vertex cache */
  1530. sq_config &= ~VC_ENABLE;
  1531. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1532. NUM_VS_GPRS(44) |
  1533. NUM_CLAUSE_TEMP_GPRS(2));
  1534. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1535. NUM_ES_GPRS(17));
  1536. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1537. NUM_VS_THREADS(78) |
  1538. NUM_GS_THREADS(4) |
  1539. NUM_ES_THREADS(31));
  1540. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1541. NUM_VS_STACK_ENTRIES(40));
  1542. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1543. NUM_ES_STACK_ENTRIES(16));
  1544. } else if (((rdev->family) == CHIP_RV630) ||
  1545. ((rdev->family) == CHIP_RV635)) {
  1546. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1547. NUM_VS_GPRS(44) |
  1548. NUM_CLAUSE_TEMP_GPRS(2));
  1549. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1550. NUM_ES_GPRS(18));
  1551. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1552. NUM_VS_THREADS(78) |
  1553. NUM_GS_THREADS(4) |
  1554. NUM_ES_THREADS(31));
  1555. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1556. NUM_VS_STACK_ENTRIES(40));
  1557. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1558. NUM_ES_STACK_ENTRIES(16));
  1559. } else if ((rdev->family) == CHIP_RV670) {
  1560. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1561. NUM_VS_GPRS(44) |
  1562. NUM_CLAUSE_TEMP_GPRS(2));
  1563. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1564. NUM_ES_GPRS(17));
  1565. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1566. NUM_VS_THREADS(78) |
  1567. NUM_GS_THREADS(4) |
  1568. NUM_ES_THREADS(31));
  1569. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1570. NUM_VS_STACK_ENTRIES(64));
  1571. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1572. NUM_ES_STACK_ENTRIES(64));
  1573. }
  1574. WREG32(SQ_CONFIG, sq_config);
  1575. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1576. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1577. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1578. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1579. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1580. if (((rdev->family) == CHIP_RV610) ||
  1581. ((rdev->family) == CHIP_RV620) ||
  1582. ((rdev->family) == CHIP_RS780) ||
  1583. ((rdev->family) == CHIP_RS880)) {
  1584. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1585. } else {
  1586. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1587. }
  1588. /* More default values. 2D/3D driver should adjust as needed */
  1589. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1590. S1_X(0x4) | S1_Y(0xc)));
  1591. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1592. S1_X(0x2) | S1_Y(0x2) |
  1593. S2_X(0xa) | S2_Y(0x6) |
  1594. S3_X(0x6) | S3_Y(0xa)));
  1595. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1596. S1_X(0x4) | S1_Y(0xc) |
  1597. S2_X(0x1) | S2_Y(0x6) |
  1598. S3_X(0xa) | S3_Y(0xe)));
  1599. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1600. S5_X(0x0) | S5_Y(0x0) |
  1601. S6_X(0xb) | S6_Y(0x4) |
  1602. S7_X(0x7) | S7_Y(0x8)));
  1603. WREG32(VGT_STRMOUT_EN, 0);
  1604. tmp = rdev->config.r600.max_pipes * 16;
  1605. switch (rdev->family) {
  1606. case CHIP_RV610:
  1607. case CHIP_RV620:
  1608. case CHIP_RS780:
  1609. case CHIP_RS880:
  1610. tmp += 32;
  1611. break;
  1612. case CHIP_RV670:
  1613. tmp += 128;
  1614. break;
  1615. default:
  1616. break;
  1617. }
  1618. if (tmp > 256) {
  1619. tmp = 256;
  1620. }
  1621. WREG32(VGT_ES_PER_GS, 128);
  1622. WREG32(VGT_GS_PER_ES, tmp);
  1623. WREG32(VGT_GS_PER_VS, 2);
  1624. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1625. /* more default values. 2D/3D driver should adjust as needed */
  1626. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1627. WREG32(VGT_STRMOUT_EN, 0);
  1628. WREG32(SX_MISC, 0);
  1629. WREG32(PA_SC_MODE_CNTL, 0);
  1630. WREG32(PA_SC_AA_CONFIG, 0);
  1631. WREG32(PA_SC_LINE_STIPPLE, 0);
  1632. WREG32(SPI_INPUT_Z, 0);
  1633. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1634. WREG32(CB_COLOR7_FRAG, 0);
  1635. /* Clear render buffer base addresses */
  1636. WREG32(CB_COLOR0_BASE, 0);
  1637. WREG32(CB_COLOR1_BASE, 0);
  1638. WREG32(CB_COLOR2_BASE, 0);
  1639. WREG32(CB_COLOR3_BASE, 0);
  1640. WREG32(CB_COLOR4_BASE, 0);
  1641. WREG32(CB_COLOR5_BASE, 0);
  1642. WREG32(CB_COLOR6_BASE, 0);
  1643. WREG32(CB_COLOR7_BASE, 0);
  1644. WREG32(CB_COLOR7_FRAG, 0);
  1645. switch (rdev->family) {
  1646. case CHIP_RV610:
  1647. case CHIP_RV620:
  1648. case CHIP_RS780:
  1649. case CHIP_RS880:
  1650. tmp = TC_L2_SIZE(8);
  1651. break;
  1652. case CHIP_RV630:
  1653. case CHIP_RV635:
  1654. tmp = TC_L2_SIZE(4);
  1655. break;
  1656. case CHIP_R600:
  1657. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1658. break;
  1659. default:
  1660. tmp = TC_L2_SIZE(0);
  1661. break;
  1662. }
  1663. WREG32(TC_CNTL, tmp);
  1664. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1665. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1666. tmp = RREG32(ARB_POP);
  1667. tmp |= ENABLE_TC128;
  1668. WREG32(ARB_POP, tmp);
  1669. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1670. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1671. NUM_CLIP_SEQ(3)));
  1672. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1673. }
  1674. /*
  1675. * Indirect registers accessor
  1676. */
  1677. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1678. {
  1679. u32 r;
  1680. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1681. (void)RREG32(PCIE_PORT_INDEX);
  1682. r = RREG32(PCIE_PORT_DATA);
  1683. return r;
  1684. }
  1685. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1686. {
  1687. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1688. (void)RREG32(PCIE_PORT_INDEX);
  1689. WREG32(PCIE_PORT_DATA, (v));
  1690. (void)RREG32(PCIE_PORT_DATA);
  1691. }
  1692. /*
  1693. * CP & Ring
  1694. */
  1695. void r600_cp_stop(struct radeon_device *rdev)
  1696. {
  1697. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1698. }
  1699. int r600_init_microcode(struct radeon_device *rdev)
  1700. {
  1701. struct platform_device *pdev;
  1702. const char *chip_name;
  1703. const char *rlc_chip_name;
  1704. size_t pfp_req_size, me_req_size, rlc_req_size;
  1705. char fw_name[30];
  1706. int err;
  1707. DRM_DEBUG("\n");
  1708. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1709. err = IS_ERR(pdev);
  1710. if (err) {
  1711. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1712. return -EINVAL;
  1713. }
  1714. switch (rdev->family) {
  1715. case CHIP_R600:
  1716. chip_name = "R600";
  1717. rlc_chip_name = "R600";
  1718. break;
  1719. case CHIP_RV610:
  1720. chip_name = "RV610";
  1721. rlc_chip_name = "R600";
  1722. break;
  1723. case CHIP_RV630:
  1724. chip_name = "RV630";
  1725. rlc_chip_name = "R600";
  1726. break;
  1727. case CHIP_RV620:
  1728. chip_name = "RV620";
  1729. rlc_chip_name = "R600";
  1730. break;
  1731. case CHIP_RV635:
  1732. chip_name = "RV635";
  1733. rlc_chip_name = "R600";
  1734. break;
  1735. case CHIP_RV670:
  1736. chip_name = "RV670";
  1737. rlc_chip_name = "R600";
  1738. break;
  1739. case CHIP_RS780:
  1740. case CHIP_RS880:
  1741. chip_name = "RS780";
  1742. rlc_chip_name = "R600";
  1743. break;
  1744. case CHIP_RV770:
  1745. chip_name = "RV770";
  1746. rlc_chip_name = "R700";
  1747. break;
  1748. case CHIP_RV730:
  1749. case CHIP_RV740:
  1750. chip_name = "RV730";
  1751. rlc_chip_name = "R700";
  1752. break;
  1753. case CHIP_RV710:
  1754. chip_name = "RV710";
  1755. rlc_chip_name = "R700";
  1756. break;
  1757. case CHIP_CEDAR:
  1758. chip_name = "CEDAR";
  1759. rlc_chip_name = "CEDAR";
  1760. break;
  1761. case CHIP_REDWOOD:
  1762. chip_name = "REDWOOD";
  1763. rlc_chip_name = "REDWOOD";
  1764. break;
  1765. case CHIP_JUNIPER:
  1766. chip_name = "JUNIPER";
  1767. rlc_chip_name = "JUNIPER";
  1768. break;
  1769. case CHIP_CYPRESS:
  1770. case CHIP_HEMLOCK:
  1771. chip_name = "CYPRESS";
  1772. rlc_chip_name = "CYPRESS";
  1773. break;
  1774. default: BUG();
  1775. }
  1776. if (rdev->family >= CHIP_CEDAR) {
  1777. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1778. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1779. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1780. } else if (rdev->family >= CHIP_RV770) {
  1781. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1782. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1783. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1784. } else {
  1785. pfp_req_size = PFP_UCODE_SIZE * 4;
  1786. me_req_size = PM4_UCODE_SIZE * 12;
  1787. rlc_req_size = RLC_UCODE_SIZE * 4;
  1788. }
  1789. DRM_INFO("Loading %s Microcode\n", chip_name);
  1790. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1791. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1792. if (err)
  1793. goto out;
  1794. if (rdev->pfp_fw->size != pfp_req_size) {
  1795. printk(KERN_ERR
  1796. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1797. rdev->pfp_fw->size, fw_name);
  1798. err = -EINVAL;
  1799. goto out;
  1800. }
  1801. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1802. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1803. if (err)
  1804. goto out;
  1805. if (rdev->me_fw->size != me_req_size) {
  1806. printk(KERN_ERR
  1807. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1808. rdev->me_fw->size, fw_name);
  1809. err = -EINVAL;
  1810. }
  1811. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1812. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1813. if (err)
  1814. goto out;
  1815. if (rdev->rlc_fw->size != rlc_req_size) {
  1816. printk(KERN_ERR
  1817. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1818. rdev->rlc_fw->size, fw_name);
  1819. err = -EINVAL;
  1820. }
  1821. out:
  1822. platform_device_unregister(pdev);
  1823. if (err) {
  1824. if (err != -EINVAL)
  1825. printk(KERN_ERR
  1826. "r600_cp: Failed to load firmware \"%s\"\n",
  1827. fw_name);
  1828. release_firmware(rdev->pfp_fw);
  1829. rdev->pfp_fw = NULL;
  1830. release_firmware(rdev->me_fw);
  1831. rdev->me_fw = NULL;
  1832. release_firmware(rdev->rlc_fw);
  1833. rdev->rlc_fw = NULL;
  1834. }
  1835. return err;
  1836. }
  1837. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1838. {
  1839. const __be32 *fw_data;
  1840. int i;
  1841. if (!rdev->me_fw || !rdev->pfp_fw)
  1842. return -EINVAL;
  1843. r600_cp_stop(rdev);
  1844. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1845. /* Reset cp */
  1846. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1847. RREG32(GRBM_SOFT_RESET);
  1848. mdelay(15);
  1849. WREG32(GRBM_SOFT_RESET, 0);
  1850. WREG32(CP_ME_RAM_WADDR, 0);
  1851. fw_data = (const __be32 *)rdev->me_fw->data;
  1852. WREG32(CP_ME_RAM_WADDR, 0);
  1853. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1854. WREG32(CP_ME_RAM_DATA,
  1855. be32_to_cpup(fw_data++));
  1856. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1857. WREG32(CP_PFP_UCODE_ADDR, 0);
  1858. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1859. WREG32(CP_PFP_UCODE_DATA,
  1860. be32_to_cpup(fw_data++));
  1861. WREG32(CP_PFP_UCODE_ADDR, 0);
  1862. WREG32(CP_ME_RAM_WADDR, 0);
  1863. WREG32(CP_ME_RAM_RADDR, 0);
  1864. return 0;
  1865. }
  1866. int r600_cp_start(struct radeon_device *rdev)
  1867. {
  1868. int r;
  1869. uint32_t cp_me;
  1870. r = radeon_ring_lock(rdev, 7);
  1871. if (r) {
  1872. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1873. return r;
  1874. }
  1875. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1876. radeon_ring_write(rdev, 0x1);
  1877. if (rdev->family >= CHIP_CEDAR) {
  1878. radeon_ring_write(rdev, 0x0);
  1879. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1880. } else if (rdev->family >= CHIP_RV770) {
  1881. radeon_ring_write(rdev, 0x0);
  1882. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1883. } else {
  1884. radeon_ring_write(rdev, 0x3);
  1885. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1886. }
  1887. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1888. radeon_ring_write(rdev, 0);
  1889. radeon_ring_write(rdev, 0);
  1890. radeon_ring_unlock_commit(rdev);
  1891. cp_me = 0xff;
  1892. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1893. return 0;
  1894. }
  1895. int r600_cp_resume(struct radeon_device *rdev)
  1896. {
  1897. u32 tmp;
  1898. u32 rb_bufsz;
  1899. int r;
  1900. /* Reset cp */
  1901. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1902. RREG32(GRBM_SOFT_RESET);
  1903. mdelay(15);
  1904. WREG32(GRBM_SOFT_RESET, 0);
  1905. /* Set ring buffer size */
  1906. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1907. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1908. #ifdef __BIG_ENDIAN
  1909. tmp |= BUF_SWAP_32BIT;
  1910. #endif
  1911. WREG32(CP_RB_CNTL, tmp);
  1912. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1913. /* Set the write pointer delay */
  1914. WREG32(CP_RB_WPTR_DELAY, 0);
  1915. /* Initialize the ring buffer's read and write pointers */
  1916. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1917. WREG32(CP_RB_RPTR_WR, 0);
  1918. WREG32(CP_RB_WPTR, 0);
  1919. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1920. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1921. mdelay(1);
  1922. WREG32(CP_RB_CNTL, tmp);
  1923. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1924. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1925. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1926. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1927. r600_cp_start(rdev);
  1928. rdev->cp.ready = true;
  1929. r = radeon_ring_test(rdev);
  1930. if (r) {
  1931. rdev->cp.ready = false;
  1932. return r;
  1933. }
  1934. return 0;
  1935. }
  1936. void r600_cp_commit(struct radeon_device *rdev)
  1937. {
  1938. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1939. (void)RREG32(CP_RB_WPTR);
  1940. }
  1941. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1942. {
  1943. u32 rb_bufsz;
  1944. /* Align ring size */
  1945. rb_bufsz = drm_order(ring_size / 8);
  1946. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1947. rdev->cp.ring_size = ring_size;
  1948. rdev->cp.align_mask = 16 - 1;
  1949. }
  1950. void r600_cp_fini(struct radeon_device *rdev)
  1951. {
  1952. r600_cp_stop(rdev);
  1953. radeon_ring_fini(rdev);
  1954. }
  1955. /*
  1956. * GPU scratch registers helpers function.
  1957. */
  1958. void r600_scratch_init(struct radeon_device *rdev)
  1959. {
  1960. int i;
  1961. rdev->scratch.num_reg = 7;
  1962. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1963. rdev->scratch.free[i] = true;
  1964. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1965. }
  1966. }
  1967. int r600_ring_test(struct radeon_device *rdev)
  1968. {
  1969. uint32_t scratch;
  1970. uint32_t tmp = 0;
  1971. unsigned i;
  1972. int r;
  1973. r = radeon_scratch_get(rdev, &scratch);
  1974. if (r) {
  1975. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1976. return r;
  1977. }
  1978. WREG32(scratch, 0xCAFEDEAD);
  1979. r = radeon_ring_lock(rdev, 3);
  1980. if (r) {
  1981. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1982. radeon_scratch_free(rdev, scratch);
  1983. return r;
  1984. }
  1985. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1986. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1987. radeon_ring_write(rdev, 0xDEADBEEF);
  1988. radeon_ring_unlock_commit(rdev);
  1989. for (i = 0; i < rdev->usec_timeout; i++) {
  1990. tmp = RREG32(scratch);
  1991. if (tmp == 0xDEADBEEF)
  1992. break;
  1993. DRM_UDELAY(1);
  1994. }
  1995. if (i < rdev->usec_timeout) {
  1996. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1997. } else {
  1998. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1999. scratch, tmp);
  2000. r = -EINVAL;
  2001. }
  2002. radeon_scratch_free(rdev, scratch);
  2003. return r;
  2004. }
  2005. void r600_wb_disable(struct radeon_device *rdev)
  2006. {
  2007. int r;
  2008. WREG32(SCRATCH_UMSK, 0);
  2009. if (rdev->wb.wb_obj) {
  2010. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2011. if (unlikely(r != 0))
  2012. return;
  2013. radeon_bo_kunmap(rdev->wb.wb_obj);
  2014. radeon_bo_unpin(rdev->wb.wb_obj);
  2015. radeon_bo_unreserve(rdev->wb.wb_obj);
  2016. }
  2017. }
  2018. void r600_wb_fini(struct radeon_device *rdev)
  2019. {
  2020. r600_wb_disable(rdev);
  2021. if (rdev->wb.wb_obj) {
  2022. radeon_bo_unref(&rdev->wb.wb_obj);
  2023. rdev->wb.wb = NULL;
  2024. rdev->wb.wb_obj = NULL;
  2025. }
  2026. }
  2027. int r600_wb_enable(struct radeon_device *rdev)
  2028. {
  2029. int r;
  2030. if (rdev->wb.wb_obj == NULL) {
  2031. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  2032. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  2033. if (r) {
  2034. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  2035. return r;
  2036. }
  2037. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  2038. if (unlikely(r != 0)) {
  2039. r600_wb_fini(rdev);
  2040. return r;
  2041. }
  2042. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  2043. &rdev->wb.gpu_addr);
  2044. if (r) {
  2045. radeon_bo_unreserve(rdev->wb.wb_obj);
  2046. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  2047. r600_wb_fini(rdev);
  2048. return r;
  2049. }
  2050. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  2051. radeon_bo_unreserve(rdev->wb.wb_obj);
  2052. if (r) {
  2053. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  2054. r600_wb_fini(rdev);
  2055. return r;
  2056. }
  2057. }
  2058. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  2059. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  2060. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  2061. WREG32(SCRATCH_UMSK, 0xff);
  2062. return 0;
  2063. }
  2064. void r600_fence_ring_emit(struct radeon_device *rdev,
  2065. struct radeon_fence *fence)
  2066. {
  2067. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  2068. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2069. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  2070. /* wait for 3D idle clean */
  2071. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2072. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2073. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2074. /* Emit fence sequence & fire IRQ */
  2075. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2076. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2077. radeon_ring_write(rdev, fence->seq);
  2078. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2079. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2080. radeon_ring_write(rdev, RB_INT_STAT);
  2081. }
  2082. int r600_copy_blit(struct radeon_device *rdev,
  2083. uint64_t src_offset, uint64_t dst_offset,
  2084. unsigned num_pages, struct radeon_fence *fence)
  2085. {
  2086. int r;
  2087. mutex_lock(&rdev->r600_blit.mutex);
  2088. rdev->r600_blit.vb_ib = NULL;
  2089. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2090. if (r) {
  2091. if (rdev->r600_blit.vb_ib)
  2092. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2093. mutex_unlock(&rdev->r600_blit.mutex);
  2094. return r;
  2095. }
  2096. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2097. r600_blit_done_copy(rdev, fence);
  2098. mutex_unlock(&rdev->r600_blit.mutex);
  2099. return 0;
  2100. }
  2101. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2102. uint32_t tiling_flags, uint32_t pitch,
  2103. uint32_t offset, uint32_t obj_size)
  2104. {
  2105. /* FIXME: implement */
  2106. return 0;
  2107. }
  2108. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2109. {
  2110. /* FIXME: implement */
  2111. }
  2112. bool r600_card_posted(struct radeon_device *rdev)
  2113. {
  2114. uint32_t reg;
  2115. /* first check CRTCs */
  2116. reg = RREG32(D1CRTC_CONTROL) |
  2117. RREG32(D2CRTC_CONTROL);
  2118. if (reg & CRTC_EN)
  2119. return true;
  2120. /* then check MEM_SIZE, in case the crtcs are off */
  2121. if (RREG32(CONFIG_MEMSIZE))
  2122. return true;
  2123. return false;
  2124. }
  2125. int r600_startup(struct radeon_device *rdev)
  2126. {
  2127. int r;
  2128. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2129. r = r600_init_microcode(rdev);
  2130. if (r) {
  2131. DRM_ERROR("Failed to load firmware!\n");
  2132. return r;
  2133. }
  2134. }
  2135. r600_mc_program(rdev);
  2136. if (rdev->flags & RADEON_IS_AGP) {
  2137. r600_agp_enable(rdev);
  2138. } else {
  2139. r = r600_pcie_gart_enable(rdev);
  2140. if (r)
  2141. return r;
  2142. }
  2143. r600_gpu_init(rdev);
  2144. r = r600_blit_init(rdev);
  2145. if (r) {
  2146. r600_blit_fini(rdev);
  2147. rdev->asic->copy = NULL;
  2148. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2149. }
  2150. /* pin copy shader into vram */
  2151. if (rdev->r600_blit.shader_obj) {
  2152. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2153. if (unlikely(r != 0))
  2154. return r;
  2155. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  2156. &rdev->r600_blit.shader_gpu_addr);
  2157. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2158. if (r) {
  2159. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  2160. return r;
  2161. }
  2162. }
  2163. /* Enable IRQ */
  2164. r = r600_irq_init(rdev);
  2165. if (r) {
  2166. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2167. radeon_irq_kms_fini(rdev);
  2168. return r;
  2169. }
  2170. r600_irq_set(rdev);
  2171. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2172. if (r)
  2173. return r;
  2174. r = r600_cp_load_microcode(rdev);
  2175. if (r)
  2176. return r;
  2177. r = r600_cp_resume(rdev);
  2178. if (r)
  2179. return r;
  2180. /* write back buffer are not vital so don't worry about failure */
  2181. r600_wb_enable(rdev);
  2182. return 0;
  2183. }
  2184. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2185. {
  2186. uint32_t temp;
  2187. temp = RREG32(CONFIG_CNTL);
  2188. if (state == false) {
  2189. temp &= ~(1<<0);
  2190. temp |= (1<<1);
  2191. } else {
  2192. temp &= ~(1<<1);
  2193. }
  2194. WREG32(CONFIG_CNTL, temp);
  2195. }
  2196. int r600_resume(struct radeon_device *rdev)
  2197. {
  2198. int r;
  2199. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2200. * posting will perform necessary task to bring back GPU into good
  2201. * shape.
  2202. */
  2203. /* post card */
  2204. atom_asic_init(rdev->mode_info.atom_context);
  2205. /* Initialize clocks */
  2206. r = radeon_clocks_init(rdev);
  2207. if (r) {
  2208. return r;
  2209. }
  2210. r = r600_startup(rdev);
  2211. if (r) {
  2212. DRM_ERROR("r600 startup failed on resume\n");
  2213. return r;
  2214. }
  2215. r = r600_ib_test(rdev);
  2216. if (r) {
  2217. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2218. return r;
  2219. }
  2220. r = r600_audio_init(rdev);
  2221. if (r) {
  2222. DRM_ERROR("radeon: audio resume failed\n");
  2223. return r;
  2224. }
  2225. return r;
  2226. }
  2227. int r600_suspend(struct radeon_device *rdev)
  2228. {
  2229. int r;
  2230. r600_audio_fini(rdev);
  2231. /* FIXME: we should wait for ring to be empty */
  2232. r600_cp_stop(rdev);
  2233. rdev->cp.ready = false;
  2234. r600_irq_suspend(rdev);
  2235. r600_wb_disable(rdev);
  2236. r600_pcie_gart_disable(rdev);
  2237. /* unpin shaders bo */
  2238. if (rdev->r600_blit.shader_obj) {
  2239. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2240. if (!r) {
  2241. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2242. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2243. }
  2244. }
  2245. return 0;
  2246. }
  2247. /* Plan is to move initialization in that function and use
  2248. * helper function so that radeon_device_init pretty much
  2249. * do nothing more than calling asic specific function. This
  2250. * should also allow to remove a bunch of callback function
  2251. * like vram_info.
  2252. */
  2253. int r600_init(struct radeon_device *rdev)
  2254. {
  2255. int r;
  2256. r = radeon_dummy_page_init(rdev);
  2257. if (r)
  2258. return r;
  2259. if (r600_debugfs_mc_info_init(rdev)) {
  2260. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2261. }
  2262. /* This don't do much */
  2263. r = radeon_gem_init(rdev);
  2264. if (r)
  2265. return r;
  2266. /* Read BIOS */
  2267. if (!radeon_get_bios(rdev)) {
  2268. if (ASIC_IS_AVIVO(rdev))
  2269. return -EINVAL;
  2270. }
  2271. /* Must be an ATOMBIOS */
  2272. if (!rdev->is_atom_bios) {
  2273. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2274. return -EINVAL;
  2275. }
  2276. r = radeon_atombios_init(rdev);
  2277. if (r)
  2278. return r;
  2279. /* Post card if necessary */
  2280. if (!r600_card_posted(rdev)) {
  2281. if (!rdev->bios) {
  2282. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2283. return -EINVAL;
  2284. }
  2285. DRM_INFO("GPU not posted. posting now...\n");
  2286. atom_asic_init(rdev->mode_info.atom_context);
  2287. }
  2288. /* Initialize scratch registers */
  2289. r600_scratch_init(rdev);
  2290. /* Initialize surface registers */
  2291. radeon_surface_init(rdev);
  2292. /* Initialize clocks */
  2293. radeon_get_clock_info(rdev->ddev);
  2294. r = radeon_clocks_init(rdev);
  2295. if (r)
  2296. return r;
  2297. /* Fence driver */
  2298. r = radeon_fence_driver_init(rdev);
  2299. if (r)
  2300. return r;
  2301. if (rdev->flags & RADEON_IS_AGP) {
  2302. r = radeon_agp_init(rdev);
  2303. if (r)
  2304. radeon_agp_disable(rdev);
  2305. }
  2306. r = r600_mc_init(rdev);
  2307. if (r)
  2308. return r;
  2309. /* Memory manager */
  2310. r = radeon_bo_init(rdev);
  2311. if (r)
  2312. return r;
  2313. r = radeon_irq_kms_init(rdev);
  2314. if (r)
  2315. return r;
  2316. rdev->cp.ring_obj = NULL;
  2317. r600_ring_init(rdev, 1024 * 1024);
  2318. rdev->ih.ring_obj = NULL;
  2319. r600_ih_ring_init(rdev, 64 * 1024);
  2320. r = r600_pcie_gart_init(rdev);
  2321. if (r)
  2322. return r;
  2323. rdev->accel_working = true;
  2324. r = r600_startup(rdev);
  2325. if (r) {
  2326. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2327. r600_cp_fini(rdev);
  2328. r600_wb_fini(rdev);
  2329. r600_irq_fini(rdev);
  2330. radeon_irq_kms_fini(rdev);
  2331. r600_pcie_gart_fini(rdev);
  2332. rdev->accel_working = false;
  2333. }
  2334. if (rdev->accel_working) {
  2335. r = radeon_ib_pool_init(rdev);
  2336. if (r) {
  2337. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2338. rdev->accel_working = false;
  2339. } else {
  2340. r = r600_ib_test(rdev);
  2341. if (r) {
  2342. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2343. rdev->accel_working = false;
  2344. }
  2345. }
  2346. }
  2347. r = r600_audio_init(rdev);
  2348. if (r)
  2349. return r; /* TODO error handling */
  2350. return 0;
  2351. }
  2352. void r600_fini(struct radeon_device *rdev)
  2353. {
  2354. r600_audio_fini(rdev);
  2355. r600_blit_fini(rdev);
  2356. r600_cp_fini(rdev);
  2357. r600_wb_fini(rdev);
  2358. r600_irq_fini(rdev);
  2359. radeon_irq_kms_fini(rdev);
  2360. r600_pcie_gart_fini(rdev);
  2361. radeon_agp_fini(rdev);
  2362. radeon_gem_fini(rdev);
  2363. radeon_fence_driver_fini(rdev);
  2364. radeon_clocks_fini(rdev);
  2365. radeon_bo_fini(rdev);
  2366. radeon_atombios_fini(rdev);
  2367. kfree(rdev->bios);
  2368. rdev->bios = NULL;
  2369. radeon_dummy_page_fini(rdev);
  2370. }
  2371. /*
  2372. * CS stuff
  2373. */
  2374. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2375. {
  2376. /* FIXME: implement */
  2377. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2378. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2379. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2380. radeon_ring_write(rdev, ib->length_dw);
  2381. }
  2382. int r600_ib_test(struct radeon_device *rdev)
  2383. {
  2384. struct radeon_ib *ib;
  2385. uint32_t scratch;
  2386. uint32_t tmp = 0;
  2387. unsigned i;
  2388. int r;
  2389. r = radeon_scratch_get(rdev, &scratch);
  2390. if (r) {
  2391. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2392. return r;
  2393. }
  2394. WREG32(scratch, 0xCAFEDEAD);
  2395. r = radeon_ib_get(rdev, &ib);
  2396. if (r) {
  2397. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2398. return r;
  2399. }
  2400. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2401. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2402. ib->ptr[2] = 0xDEADBEEF;
  2403. ib->ptr[3] = PACKET2(0);
  2404. ib->ptr[4] = PACKET2(0);
  2405. ib->ptr[5] = PACKET2(0);
  2406. ib->ptr[6] = PACKET2(0);
  2407. ib->ptr[7] = PACKET2(0);
  2408. ib->ptr[8] = PACKET2(0);
  2409. ib->ptr[9] = PACKET2(0);
  2410. ib->ptr[10] = PACKET2(0);
  2411. ib->ptr[11] = PACKET2(0);
  2412. ib->ptr[12] = PACKET2(0);
  2413. ib->ptr[13] = PACKET2(0);
  2414. ib->ptr[14] = PACKET2(0);
  2415. ib->ptr[15] = PACKET2(0);
  2416. ib->length_dw = 16;
  2417. r = radeon_ib_schedule(rdev, ib);
  2418. if (r) {
  2419. radeon_scratch_free(rdev, scratch);
  2420. radeon_ib_free(rdev, &ib);
  2421. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2422. return r;
  2423. }
  2424. r = radeon_fence_wait(ib->fence, false);
  2425. if (r) {
  2426. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2427. return r;
  2428. }
  2429. for (i = 0; i < rdev->usec_timeout; i++) {
  2430. tmp = RREG32(scratch);
  2431. if (tmp == 0xDEADBEEF)
  2432. break;
  2433. DRM_UDELAY(1);
  2434. }
  2435. if (i < rdev->usec_timeout) {
  2436. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2437. } else {
  2438. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2439. scratch, tmp);
  2440. r = -EINVAL;
  2441. }
  2442. radeon_scratch_free(rdev, scratch);
  2443. radeon_ib_free(rdev, &ib);
  2444. return r;
  2445. }
  2446. /*
  2447. * Interrupts
  2448. *
  2449. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2450. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2451. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2452. * and host consumes. As the host irq handler processes interrupts, it
  2453. * increments the rptr. When the rptr catches up with the wptr, all the
  2454. * current interrupts have been processed.
  2455. */
  2456. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2457. {
  2458. u32 rb_bufsz;
  2459. /* Align ring size */
  2460. rb_bufsz = drm_order(ring_size / 4);
  2461. ring_size = (1 << rb_bufsz) * 4;
  2462. rdev->ih.ring_size = ring_size;
  2463. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2464. rdev->ih.rptr = 0;
  2465. }
  2466. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2467. {
  2468. int r;
  2469. /* Allocate ring buffer */
  2470. if (rdev->ih.ring_obj == NULL) {
  2471. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2472. true,
  2473. RADEON_GEM_DOMAIN_GTT,
  2474. &rdev->ih.ring_obj);
  2475. if (r) {
  2476. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2477. return r;
  2478. }
  2479. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2480. if (unlikely(r != 0))
  2481. return r;
  2482. r = radeon_bo_pin(rdev->ih.ring_obj,
  2483. RADEON_GEM_DOMAIN_GTT,
  2484. &rdev->ih.gpu_addr);
  2485. if (r) {
  2486. radeon_bo_unreserve(rdev->ih.ring_obj);
  2487. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2488. return r;
  2489. }
  2490. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2491. (void **)&rdev->ih.ring);
  2492. radeon_bo_unreserve(rdev->ih.ring_obj);
  2493. if (r) {
  2494. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2495. return r;
  2496. }
  2497. }
  2498. return 0;
  2499. }
  2500. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2501. {
  2502. int r;
  2503. if (rdev->ih.ring_obj) {
  2504. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2505. if (likely(r == 0)) {
  2506. radeon_bo_kunmap(rdev->ih.ring_obj);
  2507. radeon_bo_unpin(rdev->ih.ring_obj);
  2508. radeon_bo_unreserve(rdev->ih.ring_obj);
  2509. }
  2510. radeon_bo_unref(&rdev->ih.ring_obj);
  2511. rdev->ih.ring = NULL;
  2512. rdev->ih.ring_obj = NULL;
  2513. }
  2514. }
  2515. void r600_rlc_stop(struct radeon_device *rdev)
  2516. {
  2517. if ((rdev->family >= CHIP_RV770) &&
  2518. (rdev->family <= CHIP_RV740)) {
  2519. /* r7xx asics need to soft reset RLC before halting */
  2520. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2521. RREG32(SRBM_SOFT_RESET);
  2522. udelay(15000);
  2523. WREG32(SRBM_SOFT_RESET, 0);
  2524. RREG32(SRBM_SOFT_RESET);
  2525. }
  2526. WREG32(RLC_CNTL, 0);
  2527. }
  2528. static void r600_rlc_start(struct radeon_device *rdev)
  2529. {
  2530. WREG32(RLC_CNTL, RLC_ENABLE);
  2531. }
  2532. static int r600_rlc_init(struct radeon_device *rdev)
  2533. {
  2534. u32 i;
  2535. const __be32 *fw_data;
  2536. if (!rdev->rlc_fw)
  2537. return -EINVAL;
  2538. r600_rlc_stop(rdev);
  2539. WREG32(RLC_HB_BASE, 0);
  2540. WREG32(RLC_HB_CNTL, 0);
  2541. WREG32(RLC_HB_RPTR, 0);
  2542. WREG32(RLC_HB_WPTR, 0);
  2543. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2544. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2545. WREG32(RLC_MC_CNTL, 0);
  2546. WREG32(RLC_UCODE_CNTL, 0);
  2547. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2548. if (rdev->family >= CHIP_CEDAR) {
  2549. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2550. WREG32(RLC_UCODE_ADDR, i);
  2551. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2552. }
  2553. } else if (rdev->family >= CHIP_RV770) {
  2554. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2555. WREG32(RLC_UCODE_ADDR, i);
  2556. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2557. }
  2558. } else {
  2559. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2560. WREG32(RLC_UCODE_ADDR, i);
  2561. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2562. }
  2563. }
  2564. WREG32(RLC_UCODE_ADDR, 0);
  2565. r600_rlc_start(rdev);
  2566. return 0;
  2567. }
  2568. static void r600_enable_interrupts(struct radeon_device *rdev)
  2569. {
  2570. u32 ih_cntl = RREG32(IH_CNTL);
  2571. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2572. ih_cntl |= ENABLE_INTR;
  2573. ih_rb_cntl |= IH_RB_ENABLE;
  2574. WREG32(IH_CNTL, ih_cntl);
  2575. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2576. rdev->ih.enabled = true;
  2577. }
  2578. void r600_disable_interrupts(struct radeon_device *rdev)
  2579. {
  2580. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2581. u32 ih_cntl = RREG32(IH_CNTL);
  2582. ih_rb_cntl &= ~IH_RB_ENABLE;
  2583. ih_cntl &= ~ENABLE_INTR;
  2584. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2585. WREG32(IH_CNTL, ih_cntl);
  2586. /* set rptr, wptr to 0 */
  2587. WREG32(IH_RB_RPTR, 0);
  2588. WREG32(IH_RB_WPTR, 0);
  2589. rdev->ih.enabled = false;
  2590. rdev->ih.wptr = 0;
  2591. rdev->ih.rptr = 0;
  2592. }
  2593. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2594. {
  2595. u32 tmp;
  2596. WREG32(CP_INT_CNTL, 0);
  2597. WREG32(GRBM_INT_CNTL, 0);
  2598. WREG32(DxMODE_INT_MASK, 0);
  2599. if (ASIC_IS_DCE3(rdev)) {
  2600. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2601. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2602. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2603. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2604. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2605. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2606. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2607. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2608. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2609. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2610. if (ASIC_IS_DCE32(rdev)) {
  2611. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2612. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2613. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2614. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2615. }
  2616. } else {
  2617. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2618. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2619. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2620. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2621. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2622. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2623. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2624. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2625. }
  2626. }
  2627. int r600_irq_init(struct radeon_device *rdev)
  2628. {
  2629. int ret = 0;
  2630. int rb_bufsz;
  2631. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2632. /* allocate ring */
  2633. ret = r600_ih_ring_alloc(rdev);
  2634. if (ret)
  2635. return ret;
  2636. /* disable irqs */
  2637. r600_disable_interrupts(rdev);
  2638. /* init rlc */
  2639. ret = r600_rlc_init(rdev);
  2640. if (ret) {
  2641. r600_ih_ring_fini(rdev);
  2642. return ret;
  2643. }
  2644. /* setup interrupt control */
  2645. /* set dummy read address to ring address */
  2646. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2647. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2648. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2649. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2650. */
  2651. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2652. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2653. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2654. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2655. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2656. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2657. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2658. IH_WPTR_OVERFLOW_CLEAR |
  2659. (rb_bufsz << 1));
  2660. /* WPTR writeback, not yet */
  2661. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2662. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2663. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2664. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2665. /* set rptr, wptr to 0 */
  2666. WREG32(IH_RB_RPTR, 0);
  2667. WREG32(IH_RB_WPTR, 0);
  2668. /* Default settings for IH_CNTL (disabled at first) */
  2669. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2670. /* RPTR_REARM only works if msi's are enabled */
  2671. if (rdev->msi_enabled)
  2672. ih_cntl |= RPTR_REARM;
  2673. #ifdef __BIG_ENDIAN
  2674. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2675. #endif
  2676. WREG32(IH_CNTL, ih_cntl);
  2677. /* force the active interrupt state to all disabled */
  2678. if (rdev->family >= CHIP_CEDAR)
  2679. evergreen_disable_interrupt_state(rdev);
  2680. else
  2681. r600_disable_interrupt_state(rdev);
  2682. /* enable irqs */
  2683. r600_enable_interrupts(rdev);
  2684. return ret;
  2685. }
  2686. void r600_irq_suspend(struct radeon_device *rdev)
  2687. {
  2688. r600_irq_disable(rdev);
  2689. r600_rlc_stop(rdev);
  2690. }
  2691. void r600_irq_fini(struct radeon_device *rdev)
  2692. {
  2693. r600_irq_suspend(rdev);
  2694. r600_ih_ring_fini(rdev);
  2695. }
  2696. int r600_irq_set(struct radeon_device *rdev)
  2697. {
  2698. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2699. u32 mode_int = 0;
  2700. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2701. u32 grbm_int_cntl = 0;
  2702. u32 hdmi1, hdmi2;
  2703. if (!rdev->irq.installed) {
  2704. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2705. return -EINVAL;
  2706. }
  2707. /* don't enable anything if the ih is disabled */
  2708. if (!rdev->ih.enabled) {
  2709. r600_disable_interrupts(rdev);
  2710. /* force the active interrupt state to all disabled */
  2711. r600_disable_interrupt_state(rdev);
  2712. return 0;
  2713. }
  2714. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2715. if (ASIC_IS_DCE3(rdev)) {
  2716. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2717. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2718. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2719. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2720. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2721. if (ASIC_IS_DCE32(rdev)) {
  2722. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2723. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2724. }
  2725. } else {
  2726. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2727. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2728. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2729. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2730. }
  2731. if (rdev->irq.sw_int) {
  2732. DRM_DEBUG("r600_irq_set: sw int\n");
  2733. cp_int_cntl |= RB_INT_ENABLE;
  2734. }
  2735. if (rdev->irq.crtc_vblank_int[0]) {
  2736. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2737. mode_int |= D1MODE_VBLANK_INT_MASK;
  2738. }
  2739. if (rdev->irq.crtc_vblank_int[1]) {
  2740. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2741. mode_int |= D2MODE_VBLANK_INT_MASK;
  2742. }
  2743. if (rdev->irq.hpd[0]) {
  2744. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2745. hpd1 |= DC_HPDx_INT_EN;
  2746. }
  2747. if (rdev->irq.hpd[1]) {
  2748. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2749. hpd2 |= DC_HPDx_INT_EN;
  2750. }
  2751. if (rdev->irq.hpd[2]) {
  2752. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2753. hpd3 |= DC_HPDx_INT_EN;
  2754. }
  2755. if (rdev->irq.hpd[3]) {
  2756. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2757. hpd4 |= DC_HPDx_INT_EN;
  2758. }
  2759. if (rdev->irq.hpd[4]) {
  2760. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2761. hpd5 |= DC_HPDx_INT_EN;
  2762. }
  2763. if (rdev->irq.hpd[5]) {
  2764. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2765. hpd6 |= DC_HPDx_INT_EN;
  2766. }
  2767. if (rdev->irq.hdmi[0]) {
  2768. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2769. hdmi1 |= R600_HDMI_INT_EN;
  2770. }
  2771. if (rdev->irq.hdmi[1]) {
  2772. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2773. hdmi2 |= R600_HDMI_INT_EN;
  2774. }
  2775. if (rdev->irq.gui_idle) {
  2776. DRM_DEBUG("gui idle\n");
  2777. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2778. }
  2779. WREG32(CP_INT_CNTL, cp_int_cntl);
  2780. WREG32(DxMODE_INT_MASK, mode_int);
  2781. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2782. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2783. if (ASIC_IS_DCE3(rdev)) {
  2784. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2785. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2786. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2787. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2788. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2789. if (ASIC_IS_DCE32(rdev)) {
  2790. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2791. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2792. }
  2793. } else {
  2794. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2795. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2796. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2797. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2798. }
  2799. return 0;
  2800. }
  2801. static inline void r600_irq_ack(struct radeon_device *rdev,
  2802. u32 *disp_int,
  2803. u32 *disp_int_cont,
  2804. u32 *disp_int_cont2)
  2805. {
  2806. u32 tmp;
  2807. if (ASIC_IS_DCE3(rdev)) {
  2808. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2809. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2810. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2811. } else {
  2812. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2813. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2814. *disp_int_cont2 = 0;
  2815. }
  2816. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2817. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2818. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2819. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2820. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2821. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2822. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2823. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2824. if (*disp_int & DC_HPD1_INTERRUPT) {
  2825. if (ASIC_IS_DCE3(rdev)) {
  2826. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2827. tmp |= DC_HPDx_INT_ACK;
  2828. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2829. } else {
  2830. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2831. tmp |= DC_HPDx_INT_ACK;
  2832. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2833. }
  2834. }
  2835. if (*disp_int & DC_HPD2_INTERRUPT) {
  2836. if (ASIC_IS_DCE3(rdev)) {
  2837. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2838. tmp |= DC_HPDx_INT_ACK;
  2839. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2840. } else {
  2841. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2842. tmp |= DC_HPDx_INT_ACK;
  2843. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2844. }
  2845. }
  2846. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2847. if (ASIC_IS_DCE3(rdev)) {
  2848. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2849. tmp |= DC_HPDx_INT_ACK;
  2850. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2851. } else {
  2852. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2853. tmp |= DC_HPDx_INT_ACK;
  2854. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2855. }
  2856. }
  2857. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2858. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2859. tmp |= DC_HPDx_INT_ACK;
  2860. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2861. }
  2862. if (ASIC_IS_DCE32(rdev)) {
  2863. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2864. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2865. tmp |= DC_HPDx_INT_ACK;
  2866. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2867. }
  2868. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2869. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2870. tmp |= DC_HPDx_INT_ACK;
  2871. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2872. }
  2873. }
  2874. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2875. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2876. }
  2877. if (ASIC_IS_DCE3(rdev)) {
  2878. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2879. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2880. }
  2881. } else {
  2882. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2883. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2884. }
  2885. }
  2886. }
  2887. void r600_irq_disable(struct radeon_device *rdev)
  2888. {
  2889. u32 disp_int, disp_int_cont, disp_int_cont2;
  2890. r600_disable_interrupts(rdev);
  2891. /* Wait and acknowledge irq */
  2892. mdelay(1);
  2893. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2894. r600_disable_interrupt_state(rdev);
  2895. }
  2896. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2897. {
  2898. u32 wptr, tmp;
  2899. /* XXX use writeback */
  2900. wptr = RREG32(IH_RB_WPTR);
  2901. if (wptr & RB_OVERFLOW) {
  2902. /* When a ring buffer overflow happen start parsing interrupt
  2903. * from the last not overwritten vector (wptr + 16). Hopefully
  2904. * this should allow us to catchup.
  2905. */
  2906. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2907. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2908. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2909. tmp = RREG32(IH_RB_CNTL);
  2910. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2911. WREG32(IH_RB_CNTL, tmp);
  2912. }
  2913. return (wptr & rdev->ih.ptr_mask);
  2914. }
  2915. /* r600 IV Ring
  2916. * Each IV ring entry is 128 bits:
  2917. * [7:0] - interrupt source id
  2918. * [31:8] - reserved
  2919. * [59:32] - interrupt source data
  2920. * [127:60] - reserved
  2921. *
  2922. * The basic interrupt vector entries
  2923. * are decoded as follows:
  2924. * src_id src_data description
  2925. * 1 0 D1 Vblank
  2926. * 1 1 D1 Vline
  2927. * 5 0 D2 Vblank
  2928. * 5 1 D2 Vline
  2929. * 19 0 FP Hot plug detection A
  2930. * 19 1 FP Hot plug detection B
  2931. * 19 2 DAC A auto-detection
  2932. * 19 3 DAC B auto-detection
  2933. * 21 4 HDMI block A
  2934. * 21 5 HDMI block B
  2935. * 176 - CP_INT RB
  2936. * 177 - CP_INT IB1
  2937. * 178 - CP_INT IB2
  2938. * 181 - EOP Interrupt
  2939. * 233 - GUI Idle
  2940. *
  2941. * Note, these are based on r600 and may need to be
  2942. * adjusted or added to on newer asics
  2943. */
  2944. int r600_irq_process(struct radeon_device *rdev)
  2945. {
  2946. u32 wptr = r600_get_ih_wptr(rdev);
  2947. u32 rptr = rdev->ih.rptr;
  2948. u32 src_id, src_data;
  2949. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2950. unsigned long flags;
  2951. bool queue_hotplug = false;
  2952. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2953. if (!rdev->ih.enabled)
  2954. return IRQ_NONE;
  2955. spin_lock_irqsave(&rdev->ih.lock, flags);
  2956. if (rptr == wptr) {
  2957. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2958. return IRQ_NONE;
  2959. }
  2960. if (rdev->shutdown) {
  2961. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2962. return IRQ_NONE;
  2963. }
  2964. restart_ih:
  2965. /* display interrupts */
  2966. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2967. rdev->ih.wptr = wptr;
  2968. while (rptr != wptr) {
  2969. /* wptr/rptr are in bytes! */
  2970. ring_index = rptr / 4;
  2971. src_id = rdev->ih.ring[ring_index] & 0xff;
  2972. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2973. switch (src_id) {
  2974. case 1: /* D1 vblank/vline */
  2975. switch (src_data) {
  2976. case 0: /* D1 vblank */
  2977. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2978. drm_handle_vblank(rdev->ddev, 0);
  2979. rdev->pm.vblank_sync = true;
  2980. wake_up(&rdev->irq.vblank_queue);
  2981. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2982. DRM_DEBUG("IH: D1 vblank\n");
  2983. }
  2984. break;
  2985. case 1: /* D1 vline */
  2986. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2987. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2988. DRM_DEBUG("IH: D1 vline\n");
  2989. }
  2990. break;
  2991. default:
  2992. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2993. break;
  2994. }
  2995. break;
  2996. case 5: /* D2 vblank/vline */
  2997. switch (src_data) {
  2998. case 0: /* D2 vblank */
  2999. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  3000. drm_handle_vblank(rdev->ddev, 1);
  3001. rdev->pm.vblank_sync = true;
  3002. wake_up(&rdev->irq.vblank_queue);
  3003. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3004. DRM_DEBUG("IH: D2 vblank\n");
  3005. }
  3006. break;
  3007. case 1: /* D1 vline */
  3008. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  3009. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3010. DRM_DEBUG("IH: D2 vline\n");
  3011. }
  3012. break;
  3013. default:
  3014. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3015. break;
  3016. }
  3017. break;
  3018. case 19: /* HPD/DAC hotplug */
  3019. switch (src_data) {
  3020. case 0:
  3021. if (disp_int & DC_HPD1_INTERRUPT) {
  3022. disp_int &= ~DC_HPD1_INTERRUPT;
  3023. queue_hotplug = true;
  3024. DRM_DEBUG("IH: HPD1\n");
  3025. }
  3026. break;
  3027. case 1:
  3028. if (disp_int & DC_HPD2_INTERRUPT) {
  3029. disp_int &= ~DC_HPD2_INTERRUPT;
  3030. queue_hotplug = true;
  3031. DRM_DEBUG("IH: HPD2\n");
  3032. }
  3033. break;
  3034. case 4:
  3035. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  3036. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3037. queue_hotplug = true;
  3038. DRM_DEBUG("IH: HPD3\n");
  3039. }
  3040. break;
  3041. case 5:
  3042. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  3043. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3044. queue_hotplug = true;
  3045. DRM_DEBUG("IH: HPD4\n");
  3046. }
  3047. break;
  3048. case 10:
  3049. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3050. disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3051. queue_hotplug = true;
  3052. DRM_DEBUG("IH: HPD5\n");
  3053. }
  3054. break;
  3055. case 12:
  3056. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3057. disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3058. queue_hotplug = true;
  3059. DRM_DEBUG("IH: HPD6\n");
  3060. }
  3061. break;
  3062. default:
  3063. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3064. break;
  3065. }
  3066. break;
  3067. case 21: /* HDMI */
  3068. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3069. r600_audio_schedule_polling(rdev);
  3070. break;
  3071. case 176: /* CP_INT in ring buffer */
  3072. case 177: /* CP_INT in IB1 */
  3073. case 178: /* CP_INT in IB2 */
  3074. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3075. radeon_fence_process(rdev);
  3076. break;
  3077. case 181: /* CP EOP event */
  3078. DRM_DEBUG("IH: CP EOP\n");
  3079. break;
  3080. case 233: /* GUI IDLE */
  3081. DRM_DEBUG("IH: CP EOP\n");
  3082. rdev->pm.gui_idle = true;
  3083. wake_up(&rdev->irq.idle_queue);
  3084. break;
  3085. default:
  3086. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3087. break;
  3088. }
  3089. /* wptr/rptr are in bytes! */
  3090. rptr += 16;
  3091. rptr &= rdev->ih.ptr_mask;
  3092. }
  3093. /* make sure wptr hasn't changed while processing */
  3094. wptr = r600_get_ih_wptr(rdev);
  3095. if (wptr != rdev->ih.wptr)
  3096. goto restart_ih;
  3097. if (queue_hotplug)
  3098. queue_work(rdev->wq, &rdev->hotplug_work);
  3099. rdev->ih.rptr = rptr;
  3100. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3101. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3102. return IRQ_HANDLED;
  3103. }
  3104. /*
  3105. * Debugfs info
  3106. */
  3107. #if defined(CONFIG_DEBUG_FS)
  3108. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3109. {
  3110. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3111. struct drm_device *dev = node->minor->dev;
  3112. struct radeon_device *rdev = dev->dev_private;
  3113. unsigned count, i, j;
  3114. radeon_ring_free_size(rdev);
  3115. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3116. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3117. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3118. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3119. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3120. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3121. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3122. seq_printf(m, "%u dwords in ring\n", count);
  3123. i = rdev->cp.rptr;
  3124. for (j = 0; j <= count; j++) {
  3125. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3126. i = (i + 1) & rdev->cp.ptr_mask;
  3127. }
  3128. return 0;
  3129. }
  3130. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3131. {
  3132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3133. struct drm_device *dev = node->minor->dev;
  3134. struct radeon_device *rdev = dev->dev_private;
  3135. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3136. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3137. return 0;
  3138. }
  3139. static struct drm_info_list r600_mc_info_list[] = {
  3140. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3141. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3142. };
  3143. #endif
  3144. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3145. {
  3146. #if defined(CONFIG_DEBUG_FS)
  3147. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3148. #else
  3149. return 0;
  3150. #endif
  3151. }
  3152. /**
  3153. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3154. * rdev: radeon device structure
  3155. * bo: buffer object struct which userspace is waiting for idle
  3156. *
  3157. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3158. * through ring buffer, this leads to corruption in rendering, see
  3159. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3160. * directly perform HDP flush by writing register through MMIO.
  3161. */
  3162. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3163. {
  3164. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3165. }