i915_dma.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #define IS_I965G(dev) (dev->pci_device == 0x2972 || \
  33. dev->pci_device == 0x2982 || \
  34. dev->pci_device == 0x2992 || \
  35. dev->pci_device == 0x29A2 || \
  36. dev->pci_device == 0x2A02)
  37. /* Really want an OS-independent resettable timer. Would like to have
  38. * this loop run for (eg) 3 sec, but have the timer reset every time
  39. * the head pointer changes, so that EBUSY only happens if the ring
  40. * actually stalls for (eg) 3 seconds.
  41. */
  42. int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  46. u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  47. int i;
  48. for (i = 0; i < 10000; i++) {
  49. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  50. ring->space = ring->head - (ring->tail + 8);
  51. if (ring->space < 0)
  52. ring->space += ring->Size;
  53. if (ring->space >= n)
  54. return 0;
  55. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  56. if (ring->head != last_head)
  57. i = 0;
  58. last_head = ring->head;
  59. }
  60. return DRM_ERR(EBUSY);
  61. }
  62. void i915_kernel_lost_context(drm_device_t * dev)
  63. {
  64. drm_i915_private_t *dev_priv = dev->dev_private;
  65. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  66. ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
  67. ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
  68. ring->space = ring->head - (ring->tail + 8);
  69. if (ring->space < 0)
  70. ring->space += ring->Size;
  71. if (ring->head == ring->tail)
  72. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  73. }
  74. static int i915_dma_cleanup(drm_device_t * dev)
  75. {
  76. /* Make sure interrupts are disabled here because the uninstall ioctl
  77. * may not have been called from userspace and after dev_private
  78. * is freed, it's too late.
  79. */
  80. if (dev->irq)
  81. drm_irq_uninstall(dev);
  82. if (dev->dev_private) {
  83. drm_i915_private_t *dev_priv =
  84. (drm_i915_private_t *) dev->dev_private;
  85. if (dev_priv->ring.virtual_start) {
  86. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  87. }
  88. if (dev_priv->status_page_dmah) {
  89. drm_pci_free(dev, dev_priv->status_page_dmah);
  90. /* Need to rewrite hardware status page */
  91. I915_WRITE(0x02080, 0x1ffff000);
  92. }
  93. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  94. DRM_MEM_DRIVER);
  95. dev->dev_private = NULL;
  96. }
  97. return 0;
  98. }
  99. static int i915_initialize(drm_device_t * dev,
  100. drm_i915_private_t * dev_priv,
  101. drm_i915_init_t * init)
  102. {
  103. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  104. DRM_GETSAREA();
  105. if (!dev_priv->sarea) {
  106. DRM_ERROR("can not find sarea!\n");
  107. dev->dev_private = (void *)dev_priv;
  108. i915_dma_cleanup(dev);
  109. return DRM_ERR(EINVAL);
  110. }
  111. dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
  112. if (!dev_priv->mmio_map) {
  113. dev->dev_private = (void *)dev_priv;
  114. i915_dma_cleanup(dev);
  115. DRM_ERROR("can not find mmio map!\n");
  116. return DRM_ERR(EINVAL);
  117. }
  118. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  119. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  120. dev_priv->ring.Start = init->ring_start;
  121. dev_priv->ring.End = init->ring_end;
  122. dev_priv->ring.Size = init->ring_size;
  123. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  124. dev_priv->ring.map.offset = init->ring_start;
  125. dev_priv->ring.map.size = init->ring_size;
  126. dev_priv->ring.map.type = 0;
  127. dev_priv->ring.map.flags = 0;
  128. dev_priv->ring.map.mtrr = 0;
  129. drm_core_ioremap(&dev_priv->ring.map, dev);
  130. if (dev_priv->ring.map.handle == NULL) {
  131. dev->dev_private = (void *)dev_priv;
  132. i915_dma_cleanup(dev);
  133. DRM_ERROR("can not ioremap virtual address for"
  134. " ring buffer\n");
  135. return DRM_ERR(ENOMEM);
  136. }
  137. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  138. dev_priv->cpp = init->cpp;
  139. dev_priv->back_offset = init->back_offset;
  140. dev_priv->front_offset = init->front_offset;
  141. dev_priv->current_page = 0;
  142. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  143. /* We are using separate values as placeholders for mechanisms for
  144. * private backbuffer/depthbuffer usage.
  145. */
  146. dev_priv->use_mi_batchbuffer_start = 0;
  147. /* Allow hardware batchbuffers unless told otherwise.
  148. */
  149. dev_priv->allow_batchbuffer = 1;
  150. /* Program Hardware Status Page */
  151. dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
  152. 0xffffffff);
  153. if (!dev_priv->status_page_dmah) {
  154. dev->dev_private = (void *)dev_priv;
  155. i915_dma_cleanup(dev);
  156. DRM_ERROR("Can not allocate hardware status page\n");
  157. return DRM_ERR(ENOMEM);
  158. }
  159. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  160. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  161. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  162. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  163. I915_WRITE(0x02080, dev_priv->dma_status_page);
  164. DRM_DEBUG("Enabled hardware status page\n");
  165. dev->dev_private = (void *)dev_priv;
  166. return 0;
  167. }
  168. static int i915_dma_resume(drm_device_t * dev)
  169. {
  170. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  171. DRM_DEBUG("%s\n", __FUNCTION__);
  172. if (!dev_priv->sarea) {
  173. DRM_ERROR("can not find sarea!\n");
  174. return DRM_ERR(EINVAL);
  175. }
  176. if (!dev_priv->mmio_map) {
  177. DRM_ERROR("can not find mmio map!\n");
  178. return DRM_ERR(EINVAL);
  179. }
  180. if (dev_priv->ring.map.handle == NULL) {
  181. DRM_ERROR("can not ioremap virtual address for"
  182. " ring buffer\n");
  183. return DRM_ERR(ENOMEM);
  184. }
  185. /* Program Hardware Status Page */
  186. if (!dev_priv->hw_status_page) {
  187. DRM_ERROR("Can not find hardware status page\n");
  188. return DRM_ERR(EINVAL);
  189. }
  190. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  191. I915_WRITE(0x02080, dev_priv->dma_status_page);
  192. DRM_DEBUG("Enabled hardware status page\n");
  193. return 0;
  194. }
  195. static int i915_dma_init(DRM_IOCTL_ARGS)
  196. {
  197. DRM_DEVICE;
  198. drm_i915_private_t *dev_priv;
  199. drm_i915_init_t init;
  200. int retcode = 0;
  201. DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
  202. sizeof(init));
  203. switch (init.func) {
  204. case I915_INIT_DMA:
  205. dev_priv = drm_alloc(sizeof(drm_i915_private_t),
  206. DRM_MEM_DRIVER);
  207. if (dev_priv == NULL)
  208. return DRM_ERR(ENOMEM);
  209. retcode = i915_initialize(dev, dev_priv, &init);
  210. break;
  211. case I915_CLEANUP_DMA:
  212. retcode = i915_dma_cleanup(dev);
  213. break;
  214. case I915_RESUME_DMA:
  215. retcode = i915_dma_resume(dev);
  216. break;
  217. default:
  218. retcode = DRM_ERR(EINVAL);
  219. break;
  220. }
  221. return retcode;
  222. }
  223. /* Implement basically the same security restrictions as hardware does
  224. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  225. *
  226. * Most of the calculations below involve calculating the size of a
  227. * particular instruction. It's important to get the size right as
  228. * that tells us where the next instruction to check is. Any illegal
  229. * instruction detected will be given a size of zero, which is a
  230. * signal to abort the rest of the buffer.
  231. */
  232. static int do_validate_cmd(int cmd)
  233. {
  234. switch (((cmd >> 29) & 0x7)) {
  235. case 0x0:
  236. switch ((cmd >> 23) & 0x3f) {
  237. case 0x0:
  238. return 1; /* MI_NOOP */
  239. case 0x4:
  240. return 1; /* MI_FLUSH */
  241. default:
  242. return 0; /* disallow everything else */
  243. }
  244. break;
  245. case 0x1:
  246. return 0; /* reserved */
  247. case 0x2:
  248. return (cmd & 0xff) + 2; /* 2d commands */
  249. case 0x3:
  250. if (((cmd >> 24) & 0x1f) <= 0x18)
  251. return 1;
  252. switch ((cmd >> 24) & 0x1f) {
  253. case 0x1c:
  254. return 1;
  255. case 0x1d:
  256. switch ((cmd >> 16) & 0xff) {
  257. case 0x3:
  258. return (cmd & 0x1f) + 2;
  259. case 0x4:
  260. return (cmd & 0xf) + 2;
  261. default:
  262. return (cmd & 0xffff) + 2;
  263. }
  264. case 0x1e:
  265. if (cmd & (1 << 23))
  266. return (cmd & 0xffff) + 1;
  267. else
  268. return 1;
  269. case 0x1f:
  270. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  271. return (cmd & 0x1ffff) + 2;
  272. else if (cmd & (1 << 17)) /* indirect random */
  273. if ((cmd & 0xffff) == 0)
  274. return 0; /* unknown length, too hard */
  275. else
  276. return (((cmd & 0xffff) + 1) / 2) + 1;
  277. else
  278. return 2; /* indirect sequential */
  279. default:
  280. return 0;
  281. }
  282. default:
  283. return 0;
  284. }
  285. return 0;
  286. }
  287. static int validate_cmd(int cmd)
  288. {
  289. int ret = do_validate_cmd(cmd);
  290. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  291. return ret;
  292. }
  293. static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
  294. {
  295. drm_i915_private_t *dev_priv = dev->dev_private;
  296. int i;
  297. RING_LOCALS;
  298. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  299. return DRM_ERR(EINVAL);
  300. BEGIN_LP_RING((dwords+1)&~1);
  301. for (i = 0; i < dwords;) {
  302. int cmd, sz;
  303. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  304. return DRM_ERR(EINVAL);
  305. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  306. return DRM_ERR(EINVAL);
  307. OUT_RING(cmd);
  308. while (++i, --sz) {
  309. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  310. sizeof(cmd))) {
  311. return DRM_ERR(EINVAL);
  312. }
  313. OUT_RING(cmd);
  314. }
  315. }
  316. if (dwords & 1)
  317. OUT_RING(0);
  318. ADVANCE_LP_RING();
  319. return 0;
  320. }
  321. static int i915_emit_box(drm_device_t * dev,
  322. drm_clip_rect_t __user * boxes,
  323. int i, int DR1, int DR4)
  324. {
  325. drm_i915_private_t *dev_priv = dev->dev_private;
  326. drm_clip_rect_t box;
  327. RING_LOCALS;
  328. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  329. return DRM_ERR(EFAULT);
  330. }
  331. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  332. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  333. box.x1, box.y1, box.x2, box.y2);
  334. return DRM_ERR(EINVAL);
  335. }
  336. if (IS_I965G(dev)) {
  337. BEGIN_LP_RING(4);
  338. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  339. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  340. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  341. OUT_RING(DR4);
  342. ADVANCE_LP_RING();
  343. } else {
  344. BEGIN_LP_RING(6);
  345. OUT_RING(GFX_OP_DRAWRECT_INFO);
  346. OUT_RING(DR1);
  347. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  348. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  349. OUT_RING(DR4);
  350. OUT_RING(0);
  351. ADVANCE_LP_RING();
  352. }
  353. return 0;
  354. }
  355. /* XXX: Emitting the counter should really be moved to part of the IRQ
  356. * emit. For now, do it in both places:
  357. */
  358. static void i915_emit_breadcrumb(drm_device_t *dev)
  359. {
  360. drm_i915_private_t *dev_priv = dev->dev_private;
  361. RING_LOCALS;
  362. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  363. if (dev_priv->counter > 0x7FFFFFFFUL)
  364. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  365. BEGIN_LP_RING(4);
  366. OUT_RING(CMD_STORE_DWORD_IDX);
  367. OUT_RING(20);
  368. OUT_RING(dev_priv->counter);
  369. OUT_RING(0);
  370. ADVANCE_LP_RING();
  371. }
  372. static int i915_dispatch_cmdbuffer(drm_device_t * dev,
  373. drm_i915_cmdbuffer_t * cmd)
  374. {
  375. int nbox = cmd->num_cliprects;
  376. int i = 0, count, ret;
  377. if (cmd->sz & 0x3) {
  378. DRM_ERROR("alignment");
  379. return DRM_ERR(EINVAL);
  380. }
  381. i915_kernel_lost_context(dev);
  382. count = nbox ? nbox : 1;
  383. for (i = 0; i < count; i++) {
  384. if (i < nbox) {
  385. ret = i915_emit_box(dev, cmd->cliprects, i,
  386. cmd->DR1, cmd->DR4);
  387. if (ret)
  388. return ret;
  389. }
  390. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  391. if (ret)
  392. return ret;
  393. }
  394. i915_emit_breadcrumb(dev);
  395. return 0;
  396. }
  397. static int i915_dispatch_batchbuffer(drm_device_t * dev,
  398. drm_i915_batchbuffer_t * batch)
  399. {
  400. drm_i915_private_t *dev_priv = dev->dev_private;
  401. drm_clip_rect_t __user *boxes = batch->cliprects;
  402. int nbox = batch->num_cliprects;
  403. int i = 0, count;
  404. RING_LOCALS;
  405. if ((batch->start | batch->used) & 0x7) {
  406. DRM_ERROR("alignment");
  407. return DRM_ERR(EINVAL);
  408. }
  409. i915_kernel_lost_context(dev);
  410. count = nbox ? nbox : 1;
  411. for (i = 0; i < count; i++) {
  412. if (i < nbox) {
  413. int ret = i915_emit_box(dev, boxes, i,
  414. batch->DR1, batch->DR4);
  415. if (ret)
  416. return ret;
  417. }
  418. if (dev_priv->use_mi_batchbuffer_start) {
  419. BEGIN_LP_RING(2);
  420. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  421. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  422. ADVANCE_LP_RING();
  423. } else {
  424. BEGIN_LP_RING(4);
  425. OUT_RING(MI_BATCH_BUFFER);
  426. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  427. OUT_RING(batch->start + batch->used - 4);
  428. OUT_RING(0);
  429. ADVANCE_LP_RING();
  430. }
  431. }
  432. i915_emit_breadcrumb(dev);
  433. return 0;
  434. }
  435. static int i915_dispatch_flip(drm_device_t * dev)
  436. {
  437. drm_i915_private_t *dev_priv = dev->dev_private;
  438. RING_LOCALS;
  439. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  440. __FUNCTION__,
  441. dev_priv->current_page,
  442. dev_priv->sarea_priv->pf_current_page);
  443. i915_kernel_lost_context(dev);
  444. BEGIN_LP_RING(2);
  445. OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
  446. OUT_RING(0);
  447. ADVANCE_LP_RING();
  448. BEGIN_LP_RING(6);
  449. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  450. OUT_RING(0);
  451. if (dev_priv->current_page == 0) {
  452. OUT_RING(dev_priv->back_offset);
  453. dev_priv->current_page = 1;
  454. } else {
  455. OUT_RING(dev_priv->front_offset);
  456. dev_priv->current_page = 0;
  457. }
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. BEGIN_LP_RING(2);
  461. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  465. BEGIN_LP_RING(4);
  466. OUT_RING(CMD_STORE_DWORD_IDX);
  467. OUT_RING(20);
  468. OUT_RING(dev_priv->counter);
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  472. return 0;
  473. }
  474. static int i915_quiescent(drm_device_t * dev)
  475. {
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. i915_kernel_lost_context(dev);
  478. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
  479. }
  480. static int i915_flush_ioctl(DRM_IOCTL_ARGS)
  481. {
  482. DRM_DEVICE;
  483. LOCK_TEST_WITH_RETURN(dev, filp);
  484. return i915_quiescent(dev);
  485. }
  486. static int i915_batchbuffer(DRM_IOCTL_ARGS)
  487. {
  488. DRM_DEVICE;
  489. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  490. u32 *hw_status = dev_priv->hw_status_page;
  491. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  492. dev_priv->sarea_priv;
  493. drm_i915_batchbuffer_t batch;
  494. int ret;
  495. if (!dev_priv->allow_batchbuffer) {
  496. DRM_ERROR("Batchbuffer ioctl disabled\n");
  497. return DRM_ERR(EINVAL);
  498. }
  499. DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
  500. sizeof(batch));
  501. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  502. batch.start, batch.used, batch.num_cliprects);
  503. LOCK_TEST_WITH_RETURN(dev, filp);
  504. if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
  505. batch.num_cliprects *
  506. sizeof(drm_clip_rect_t)))
  507. return DRM_ERR(EFAULT);
  508. ret = i915_dispatch_batchbuffer(dev, &batch);
  509. sarea_priv->last_dispatch = (int)hw_status[5];
  510. return ret;
  511. }
  512. static int i915_cmdbuffer(DRM_IOCTL_ARGS)
  513. {
  514. DRM_DEVICE;
  515. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  516. u32 *hw_status = dev_priv->hw_status_page;
  517. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  518. dev_priv->sarea_priv;
  519. drm_i915_cmdbuffer_t cmdbuf;
  520. int ret;
  521. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
  522. sizeof(cmdbuf));
  523. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  524. cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
  525. LOCK_TEST_WITH_RETURN(dev, filp);
  526. if (cmdbuf.num_cliprects &&
  527. DRM_VERIFYAREA_READ(cmdbuf.cliprects,
  528. cmdbuf.num_cliprects *
  529. sizeof(drm_clip_rect_t))) {
  530. DRM_ERROR("Fault accessing cliprects\n");
  531. return DRM_ERR(EFAULT);
  532. }
  533. ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
  534. if (ret) {
  535. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  536. return ret;
  537. }
  538. sarea_priv->last_dispatch = (int)hw_status[5];
  539. return 0;
  540. }
  541. static int i915_flip_bufs(DRM_IOCTL_ARGS)
  542. {
  543. DRM_DEVICE;
  544. DRM_DEBUG("%s\n", __FUNCTION__);
  545. LOCK_TEST_WITH_RETURN(dev, filp);
  546. return i915_dispatch_flip(dev);
  547. }
  548. static int i915_getparam(DRM_IOCTL_ARGS)
  549. {
  550. DRM_DEVICE;
  551. drm_i915_private_t *dev_priv = dev->dev_private;
  552. drm_i915_getparam_t param;
  553. int value;
  554. if (!dev_priv) {
  555. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  556. return DRM_ERR(EINVAL);
  557. }
  558. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
  559. sizeof(param));
  560. switch (param.param) {
  561. case I915_PARAM_IRQ_ACTIVE:
  562. value = dev->irq ? 1 : 0;
  563. break;
  564. case I915_PARAM_ALLOW_BATCHBUFFER:
  565. value = dev_priv->allow_batchbuffer ? 1 : 0;
  566. break;
  567. case I915_PARAM_LAST_DISPATCH:
  568. value = READ_BREADCRUMB(dev_priv);
  569. break;
  570. default:
  571. DRM_ERROR("Unknown parameter %d\n", param.param);
  572. return DRM_ERR(EINVAL);
  573. }
  574. if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
  575. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  576. return DRM_ERR(EFAULT);
  577. }
  578. return 0;
  579. }
  580. static int i915_setparam(DRM_IOCTL_ARGS)
  581. {
  582. DRM_DEVICE;
  583. drm_i915_private_t *dev_priv = dev->dev_private;
  584. drm_i915_setparam_t param;
  585. if (!dev_priv) {
  586. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  587. return DRM_ERR(EINVAL);
  588. }
  589. DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
  590. sizeof(param));
  591. switch (param.param) {
  592. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  593. dev_priv->use_mi_batchbuffer_start = param.value;
  594. break;
  595. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  596. dev_priv->tex_lru_log_granularity = param.value;
  597. break;
  598. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  599. dev_priv->allow_batchbuffer = param.value;
  600. break;
  601. default:
  602. DRM_ERROR("unknown parameter %d\n", param.param);
  603. return DRM_ERR(EINVAL);
  604. }
  605. return 0;
  606. }
  607. int i915_driver_load(drm_device_t *dev, unsigned long flags)
  608. {
  609. /* i915 has 4 more counters */
  610. dev->counters += 4;
  611. dev->types[6] = _DRM_STAT_IRQ;
  612. dev->types[7] = _DRM_STAT_PRIMARY;
  613. dev->types[8] = _DRM_STAT_SECONDARY;
  614. dev->types[9] = _DRM_STAT_DMA;
  615. return 0;
  616. }
  617. void i915_driver_lastclose(drm_device_t * dev)
  618. {
  619. if (dev->dev_private) {
  620. drm_i915_private_t *dev_priv = dev->dev_private;
  621. i915_mem_takedown(&(dev_priv->agp_heap));
  622. }
  623. i915_dma_cleanup(dev);
  624. }
  625. void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
  626. {
  627. if (dev->dev_private) {
  628. drm_i915_private_t *dev_priv = dev->dev_private;
  629. i915_mem_release(dev, filp, dev_priv->agp_heap);
  630. }
  631. }
  632. drm_ioctl_desc_t i915_ioctls[] = {
  633. [DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  634. [DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
  635. [DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
  636. [DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
  637. [DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
  638. [DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
  639. [DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
  640. [DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  641. [DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
  642. [DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
  643. [DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
  644. [DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
  645. [DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  646. [DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
  647. [DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
  648. [DRM_IOCTL_NR(DRM_I915_VBLANK_SWAP)] = {i915_vblank_swap, DRM_AUTH},
  649. };
  650. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  651. /**
  652. * Determine if the device really is AGP or not.
  653. *
  654. * All Intel graphics chipsets are treated as AGP, even if they are really
  655. * PCI-e.
  656. *
  657. * \param dev The device to be tested.
  658. *
  659. * \returns
  660. * A value of 1 is always retured to indictate every i9x5 is AGP.
  661. */
  662. int i915_driver_device_is_agp(drm_device_t * dev)
  663. {
  664. return 1;
  665. }