intel_sdvo.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/delay.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "drm_crtc.h"
  33. #include "intel_drv.h"
  34. #include "drm_edid.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. #include "intel_sdvo_regs.h"
  38. #undef SDVO_DEBUG
  39. #define I915_SDVO "i915_sdvo"
  40. static char *tv_format_names[] = {
  41. "NTSC_M" , "NTSC_J" , "NTSC_443",
  42. "PAL_B" , "PAL_D" , "PAL_G" ,
  43. "PAL_H" , "PAL_I" , "PAL_M" ,
  44. "PAL_N" , "PAL_NC" , "PAL_60" ,
  45. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  46. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  47. "SECAM_60"
  48. };
  49. #define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
  50. struct intel_sdvo_priv {
  51. u8 slave_addr;
  52. /* Register for the SDVO device: SDVOB or SDVOC */
  53. int output_device;
  54. /* Active outputs controlled by this SDVO output */
  55. uint16_t controlled_output;
  56. /*
  57. * Capabilities of the SDVO device returned by
  58. * i830_sdvo_get_capabilities()
  59. */
  60. struct intel_sdvo_caps caps;
  61. /* Pixel clock limitations reported by the SDVO device, in kHz */
  62. int pixel_clock_min, pixel_clock_max;
  63. /*
  64. * For multiple function SDVO device,
  65. * this is for current attached outputs.
  66. */
  67. uint16_t attached_output;
  68. /**
  69. * This is set if we're going to treat the device as TV-out.
  70. *
  71. * While we have these nice friendly flags for output types that ought
  72. * to decide this for us, the S-Video output on our HDMI+S-Video card
  73. * shows up as RGB1 (VGA).
  74. */
  75. bool is_tv;
  76. /* This is for current tv format name */
  77. char *tv_format_name;
  78. /* This contains all current supported TV format */
  79. char *tv_format_supported[TV_FORMAT_NUM];
  80. int format_supported_num;
  81. struct drm_property *tv_format_property;
  82. struct drm_property *tv_format_name_property[TV_FORMAT_NUM];
  83. /**
  84. * This is set if we treat the device as HDMI, instead of DVI.
  85. */
  86. bool is_hdmi;
  87. /**
  88. * This is set if we detect output of sdvo device as LVDS.
  89. */
  90. bool is_lvds;
  91. /**
  92. * This is sdvo flags for input timing.
  93. */
  94. uint8_t sdvo_flags;
  95. /**
  96. * This is sdvo fixed pannel mode pointer
  97. */
  98. struct drm_display_mode *sdvo_lvds_fixed_mode;
  99. /**
  100. * Returned SDTV resolutions allowed for the current format, if the
  101. * device reported it.
  102. */
  103. struct intel_sdvo_sdtv_resolution_reply sdtv_resolutions;
  104. /*
  105. * supported encoding mode, used to determine whether HDMI is
  106. * supported
  107. */
  108. struct intel_sdvo_encode encode;
  109. /* DDC bus used by this SDVO output */
  110. uint8_t ddc_bus;
  111. int save_sdvo_mult;
  112. u16 save_active_outputs;
  113. struct intel_sdvo_dtd save_input_dtd_1, save_input_dtd_2;
  114. struct intel_sdvo_dtd save_output_dtd[16];
  115. u32 save_SDVOX;
  116. };
  117. static bool
  118. intel_sdvo_output_setup(struct intel_output *intel_output, uint16_t flags);
  119. /**
  120. * Writes the SDVOB or SDVOC with the given value, but always writes both
  121. * SDVOB and SDVOC to work around apparent hardware issues (according to
  122. * comments in the BIOS).
  123. */
  124. static void intel_sdvo_write_sdvox(struct intel_output *intel_output, u32 val)
  125. {
  126. struct drm_device *dev = intel_output->base.dev;
  127. struct drm_i915_private *dev_priv = dev->dev_private;
  128. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  129. u32 bval = val, cval = val;
  130. int i;
  131. if (sdvo_priv->output_device == SDVOB) {
  132. cval = I915_READ(SDVOC);
  133. } else {
  134. bval = I915_READ(SDVOB);
  135. }
  136. /*
  137. * Write the registers twice for luck. Sometimes,
  138. * writing them only once doesn't appear to 'stick'.
  139. * The BIOS does this too. Yay, magic
  140. */
  141. for (i = 0; i < 2; i++)
  142. {
  143. I915_WRITE(SDVOB, bval);
  144. I915_READ(SDVOB);
  145. I915_WRITE(SDVOC, cval);
  146. I915_READ(SDVOC);
  147. }
  148. }
  149. static bool intel_sdvo_read_byte(struct intel_output *intel_output, u8 addr,
  150. u8 *ch)
  151. {
  152. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  153. u8 out_buf[2];
  154. u8 buf[2];
  155. int ret;
  156. struct i2c_msg msgs[] = {
  157. {
  158. .addr = sdvo_priv->slave_addr >> 1,
  159. .flags = 0,
  160. .len = 1,
  161. .buf = out_buf,
  162. },
  163. {
  164. .addr = sdvo_priv->slave_addr >> 1,
  165. .flags = I2C_M_RD,
  166. .len = 1,
  167. .buf = buf,
  168. }
  169. };
  170. out_buf[0] = addr;
  171. out_buf[1] = 0;
  172. if ((ret = i2c_transfer(intel_output->i2c_bus, msgs, 2)) == 2)
  173. {
  174. *ch = buf[0];
  175. return true;
  176. }
  177. DRM_DEBUG("i2c transfer returned %d\n", ret);
  178. return false;
  179. }
  180. static bool intel_sdvo_write_byte(struct intel_output *intel_output, int addr,
  181. u8 ch)
  182. {
  183. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  184. u8 out_buf[2];
  185. struct i2c_msg msgs[] = {
  186. {
  187. .addr = sdvo_priv->slave_addr >> 1,
  188. .flags = 0,
  189. .len = 2,
  190. .buf = out_buf,
  191. }
  192. };
  193. out_buf[0] = addr;
  194. out_buf[1] = ch;
  195. if (i2c_transfer(intel_output->i2c_bus, msgs, 1) == 1)
  196. {
  197. return true;
  198. }
  199. return false;
  200. }
  201. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  202. /** Mapping of command numbers to names, for debug output */
  203. static const struct _sdvo_cmd_name {
  204. u8 cmd;
  205. char *name;
  206. } sdvo_cmd_names[] = {
  207. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  208. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  209. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  210. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  211. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  212. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  213. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  214. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  215. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  216. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  217. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  218. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  219. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  220. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  221. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  222. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  223. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  224. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  225. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  226. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  227. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  228. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  229. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  230. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  231. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  232. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  233. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  234. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  235. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  236. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  237. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  238. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  239. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  240. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  241. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  242. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  243. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  244. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  245. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  246. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  247. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  248. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  250. /* HDMI op code */
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  271. };
  272. #define SDVO_NAME(dev_priv) ((dev_priv)->output_device == SDVOB ? "SDVOB" : "SDVOC")
  273. #define SDVO_PRIV(output) ((struct intel_sdvo_priv *) (output)->dev_priv)
  274. #ifdef SDVO_DEBUG
  275. static void intel_sdvo_debug_write(struct intel_output *intel_output, u8 cmd,
  276. void *args, int args_len)
  277. {
  278. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  279. int i;
  280. DRM_DEBUG_KMS(I915_SDVO, "%s: W: %02X ",
  281. SDVO_NAME(sdvo_priv), cmd);
  282. for (i = 0; i < args_len; i++)
  283. DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
  284. for (; i < 8; i++)
  285. DRM_LOG_KMS(" ");
  286. for (i = 0; i < sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]); i++) {
  287. if (cmd == sdvo_cmd_names[i].cmd) {
  288. DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
  289. break;
  290. }
  291. }
  292. if (i == sizeof(sdvo_cmd_names)/ sizeof(sdvo_cmd_names[0]))
  293. DRM_LOG_KMS("(%02X)", cmd);
  294. DRM_LOG_KMS("\n");
  295. }
  296. #else
  297. #define intel_sdvo_debug_write(o, c, a, l)
  298. #endif
  299. static void intel_sdvo_write_cmd(struct intel_output *intel_output, u8 cmd,
  300. void *args, int args_len)
  301. {
  302. int i;
  303. intel_sdvo_debug_write(intel_output, cmd, args, args_len);
  304. for (i = 0; i < args_len; i++) {
  305. intel_sdvo_write_byte(intel_output, SDVO_I2C_ARG_0 - i,
  306. ((u8*)args)[i]);
  307. }
  308. intel_sdvo_write_byte(intel_output, SDVO_I2C_OPCODE, cmd);
  309. }
  310. #ifdef SDVO_DEBUG
  311. static const char *cmd_status_names[] = {
  312. "Power on",
  313. "Success",
  314. "Not supported",
  315. "Invalid arg",
  316. "Pending",
  317. "Target not specified",
  318. "Scaling not supported"
  319. };
  320. static void intel_sdvo_debug_response(struct intel_output *intel_output,
  321. void *response, int response_len,
  322. u8 status)
  323. {
  324. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  325. int i;
  326. DRM_DEBUG_KMS(I915_SDVO, "%s: R: ", SDVO_NAME(sdvo_priv));
  327. for (i = 0; i < response_len; i++)
  328. DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
  329. for (; i < 8; i++)
  330. DRM_LOG_KMS(" ");
  331. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  332. DRM_LOG_KMS("(%s)", cmd_status_names[status]);
  333. else
  334. DRM_LOG_KMS("(??? %d)", status);
  335. DRM_LOG_KMS("\n");
  336. }
  337. #else
  338. #define intel_sdvo_debug_response(o, r, l, s)
  339. #endif
  340. static u8 intel_sdvo_read_response(struct intel_output *intel_output,
  341. void *response, int response_len)
  342. {
  343. int i;
  344. u8 status;
  345. u8 retry = 50;
  346. while (retry--) {
  347. /* Read the command response */
  348. for (i = 0; i < response_len; i++) {
  349. intel_sdvo_read_byte(intel_output,
  350. SDVO_I2C_RETURN_0 + i,
  351. &((u8 *)response)[i]);
  352. }
  353. /* read the return status */
  354. intel_sdvo_read_byte(intel_output, SDVO_I2C_CMD_STATUS,
  355. &status);
  356. intel_sdvo_debug_response(intel_output, response, response_len,
  357. status);
  358. if (status != SDVO_CMD_STATUS_PENDING)
  359. return status;
  360. mdelay(50);
  361. }
  362. return status;
  363. }
  364. static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  365. {
  366. if (mode->clock >= 100000)
  367. return 1;
  368. else if (mode->clock >= 50000)
  369. return 2;
  370. else
  371. return 4;
  372. }
  373. /**
  374. * Don't check status code from this as it switches the bus back to the
  375. * SDVO chips which defeats the purpose of doing a bus switch in the first
  376. * place.
  377. */
  378. static void intel_sdvo_set_control_bus_switch(struct intel_output *intel_output,
  379. u8 target)
  380. {
  381. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_CONTROL_BUS_SWITCH, &target, 1);
  382. }
  383. static bool intel_sdvo_set_target_input(struct intel_output *intel_output, bool target_0, bool target_1)
  384. {
  385. struct intel_sdvo_set_target_input_args targets = {0};
  386. u8 status;
  387. if (target_0 && target_1)
  388. return SDVO_CMD_STATUS_NOTSUPP;
  389. if (target_1)
  390. targets.target_1 = 1;
  391. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_TARGET_INPUT, &targets,
  392. sizeof(targets));
  393. status = intel_sdvo_read_response(intel_output, NULL, 0);
  394. return (status == SDVO_CMD_STATUS_SUCCESS);
  395. }
  396. /**
  397. * Return whether each input is trained.
  398. *
  399. * This function is making an assumption about the layout of the response,
  400. * which should be checked against the docs.
  401. */
  402. static bool intel_sdvo_get_trained_inputs(struct intel_output *intel_output, bool *input_1, bool *input_2)
  403. {
  404. struct intel_sdvo_get_trained_inputs_response response;
  405. u8 status;
  406. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_TRAINED_INPUTS, NULL, 0);
  407. status = intel_sdvo_read_response(intel_output, &response, sizeof(response));
  408. if (status != SDVO_CMD_STATUS_SUCCESS)
  409. return false;
  410. *input_1 = response.input0_trained;
  411. *input_2 = response.input1_trained;
  412. return true;
  413. }
  414. static bool intel_sdvo_get_active_outputs(struct intel_output *intel_output,
  415. u16 *outputs)
  416. {
  417. u8 status;
  418. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_OUTPUTS, NULL, 0);
  419. status = intel_sdvo_read_response(intel_output, outputs, sizeof(*outputs));
  420. return (status == SDVO_CMD_STATUS_SUCCESS);
  421. }
  422. static bool intel_sdvo_set_active_outputs(struct intel_output *intel_output,
  423. u16 outputs)
  424. {
  425. u8 status;
  426. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_OUTPUTS, &outputs,
  427. sizeof(outputs));
  428. status = intel_sdvo_read_response(intel_output, NULL, 0);
  429. return (status == SDVO_CMD_STATUS_SUCCESS);
  430. }
  431. static bool intel_sdvo_set_encoder_power_state(struct intel_output *intel_output,
  432. int mode)
  433. {
  434. u8 status, state = SDVO_ENCODER_STATE_ON;
  435. switch (mode) {
  436. case DRM_MODE_DPMS_ON:
  437. state = SDVO_ENCODER_STATE_ON;
  438. break;
  439. case DRM_MODE_DPMS_STANDBY:
  440. state = SDVO_ENCODER_STATE_STANDBY;
  441. break;
  442. case DRM_MODE_DPMS_SUSPEND:
  443. state = SDVO_ENCODER_STATE_SUSPEND;
  444. break;
  445. case DRM_MODE_DPMS_OFF:
  446. state = SDVO_ENCODER_STATE_OFF;
  447. break;
  448. }
  449. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  450. sizeof(state));
  451. status = intel_sdvo_read_response(intel_output, NULL, 0);
  452. return (status == SDVO_CMD_STATUS_SUCCESS);
  453. }
  454. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_output *intel_output,
  455. int *clock_min,
  456. int *clock_max)
  457. {
  458. struct intel_sdvo_pixel_clock_range clocks;
  459. u8 status;
  460. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  461. NULL, 0);
  462. status = intel_sdvo_read_response(intel_output, &clocks, sizeof(clocks));
  463. if (status != SDVO_CMD_STATUS_SUCCESS)
  464. return false;
  465. /* Convert the values from units of 10 kHz to kHz. */
  466. *clock_min = clocks.min * 10;
  467. *clock_max = clocks.max * 10;
  468. return true;
  469. }
  470. static bool intel_sdvo_set_target_output(struct intel_output *intel_output,
  471. u16 outputs)
  472. {
  473. u8 status;
  474. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_TARGET_OUTPUT, &outputs,
  475. sizeof(outputs));
  476. status = intel_sdvo_read_response(intel_output, NULL, 0);
  477. return (status == SDVO_CMD_STATUS_SUCCESS);
  478. }
  479. static bool intel_sdvo_get_timing(struct intel_output *intel_output, u8 cmd,
  480. struct intel_sdvo_dtd *dtd)
  481. {
  482. u8 status;
  483. intel_sdvo_write_cmd(intel_output, cmd, NULL, 0);
  484. status = intel_sdvo_read_response(intel_output, &dtd->part1,
  485. sizeof(dtd->part1));
  486. if (status != SDVO_CMD_STATUS_SUCCESS)
  487. return false;
  488. intel_sdvo_write_cmd(intel_output, cmd + 1, NULL, 0);
  489. status = intel_sdvo_read_response(intel_output, &dtd->part2,
  490. sizeof(dtd->part2));
  491. if (status != SDVO_CMD_STATUS_SUCCESS)
  492. return false;
  493. return true;
  494. }
  495. static bool intel_sdvo_get_input_timing(struct intel_output *intel_output,
  496. struct intel_sdvo_dtd *dtd)
  497. {
  498. return intel_sdvo_get_timing(intel_output,
  499. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  500. }
  501. static bool intel_sdvo_get_output_timing(struct intel_output *intel_output,
  502. struct intel_sdvo_dtd *dtd)
  503. {
  504. return intel_sdvo_get_timing(intel_output,
  505. SDVO_CMD_GET_OUTPUT_TIMINGS_PART1, dtd);
  506. }
  507. static bool intel_sdvo_set_timing(struct intel_output *intel_output, u8 cmd,
  508. struct intel_sdvo_dtd *dtd)
  509. {
  510. u8 status;
  511. intel_sdvo_write_cmd(intel_output, cmd, &dtd->part1, sizeof(dtd->part1));
  512. status = intel_sdvo_read_response(intel_output, NULL, 0);
  513. if (status != SDVO_CMD_STATUS_SUCCESS)
  514. return false;
  515. intel_sdvo_write_cmd(intel_output, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  516. status = intel_sdvo_read_response(intel_output, NULL, 0);
  517. if (status != SDVO_CMD_STATUS_SUCCESS)
  518. return false;
  519. return true;
  520. }
  521. static bool intel_sdvo_set_input_timing(struct intel_output *intel_output,
  522. struct intel_sdvo_dtd *dtd)
  523. {
  524. return intel_sdvo_set_timing(intel_output,
  525. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  526. }
  527. static bool intel_sdvo_set_output_timing(struct intel_output *intel_output,
  528. struct intel_sdvo_dtd *dtd)
  529. {
  530. return intel_sdvo_set_timing(intel_output,
  531. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  532. }
  533. static bool
  534. intel_sdvo_create_preferred_input_timing(struct intel_output *output,
  535. uint16_t clock,
  536. uint16_t width,
  537. uint16_t height)
  538. {
  539. struct intel_sdvo_preferred_input_timing_args args;
  540. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  541. uint8_t status;
  542. memset(&args, 0, sizeof(args));
  543. args.clock = clock;
  544. args.width = width;
  545. args.height = height;
  546. args.interlace = 0;
  547. if (sdvo_priv->is_lvds &&
  548. (sdvo_priv->sdvo_lvds_fixed_mode->hdisplay != width ||
  549. sdvo_priv->sdvo_lvds_fixed_mode->vdisplay != height))
  550. args.scaled = 1;
  551. intel_sdvo_write_cmd(output, SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  552. &args, sizeof(args));
  553. status = intel_sdvo_read_response(output, NULL, 0);
  554. if (status != SDVO_CMD_STATUS_SUCCESS)
  555. return false;
  556. return true;
  557. }
  558. static bool intel_sdvo_get_preferred_input_timing(struct intel_output *output,
  559. struct intel_sdvo_dtd *dtd)
  560. {
  561. bool status;
  562. intel_sdvo_write_cmd(output, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  563. NULL, 0);
  564. status = intel_sdvo_read_response(output, &dtd->part1,
  565. sizeof(dtd->part1));
  566. if (status != SDVO_CMD_STATUS_SUCCESS)
  567. return false;
  568. intel_sdvo_write_cmd(output, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  569. NULL, 0);
  570. status = intel_sdvo_read_response(output, &dtd->part2,
  571. sizeof(dtd->part2));
  572. if (status != SDVO_CMD_STATUS_SUCCESS)
  573. return false;
  574. return false;
  575. }
  576. static int intel_sdvo_get_clock_rate_mult(struct intel_output *intel_output)
  577. {
  578. u8 response, status;
  579. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_CLOCK_RATE_MULT, NULL, 0);
  580. status = intel_sdvo_read_response(intel_output, &response, 1);
  581. if (status != SDVO_CMD_STATUS_SUCCESS) {
  582. DRM_DEBUG("Couldn't get SDVO clock rate multiplier\n");
  583. return SDVO_CLOCK_RATE_MULT_1X;
  584. } else {
  585. DRM_DEBUG("Current clock rate multiplier: %d\n", response);
  586. }
  587. return response;
  588. }
  589. static bool intel_sdvo_set_clock_rate_mult(struct intel_output *intel_output, u8 val)
  590. {
  591. u8 status;
  592. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  593. status = intel_sdvo_read_response(intel_output, NULL, 0);
  594. if (status != SDVO_CMD_STATUS_SUCCESS)
  595. return false;
  596. return true;
  597. }
  598. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  599. struct drm_display_mode *mode)
  600. {
  601. uint16_t width, height;
  602. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  603. uint16_t h_sync_offset, v_sync_offset;
  604. width = mode->crtc_hdisplay;
  605. height = mode->crtc_vdisplay;
  606. /* do some mode translations */
  607. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  608. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  609. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  610. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  611. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  612. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  613. dtd->part1.clock = mode->clock / 10;
  614. dtd->part1.h_active = width & 0xff;
  615. dtd->part1.h_blank = h_blank_len & 0xff;
  616. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  617. ((h_blank_len >> 8) & 0xf);
  618. dtd->part1.v_active = height & 0xff;
  619. dtd->part1.v_blank = v_blank_len & 0xff;
  620. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  621. ((v_blank_len >> 8) & 0xf);
  622. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  623. dtd->part2.h_sync_width = h_sync_len & 0xff;
  624. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  625. (v_sync_len & 0xf);
  626. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  627. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  628. ((v_sync_len & 0x30) >> 4);
  629. dtd->part2.dtd_flags = 0x18;
  630. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  631. dtd->part2.dtd_flags |= 0x2;
  632. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  633. dtd->part2.dtd_flags |= 0x4;
  634. dtd->part2.sdvo_flags = 0;
  635. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  636. dtd->part2.reserved = 0;
  637. }
  638. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
  639. struct intel_sdvo_dtd *dtd)
  640. {
  641. mode->hdisplay = dtd->part1.h_active;
  642. mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  643. mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
  644. mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  645. mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
  646. mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  647. mode->htotal = mode->hdisplay + dtd->part1.h_blank;
  648. mode->htotal += (dtd->part1.h_high & 0xf) << 8;
  649. mode->vdisplay = dtd->part1.v_active;
  650. mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  651. mode->vsync_start = mode->vdisplay;
  652. mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  653. mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  654. mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  655. mode->vsync_end = mode->vsync_start +
  656. (dtd->part2.v_sync_off_width & 0xf);
  657. mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  658. mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
  659. mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
  660. mode->clock = dtd->part1.clock * 10;
  661. mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
  662. if (dtd->part2.dtd_flags & 0x2)
  663. mode->flags |= DRM_MODE_FLAG_PHSYNC;
  664. if (dtd->part2.dtd_flags & 0x4)
  665. mode->flags |= DRM_MODE_FLAG_PVSYNC;
  666. }
  667. static bool intel_sdvo_get_supp_encode(struct intel_output *output,
  668. struct intel_sdvo_encode *encode)
  669. {
  670. uint8_t status;
  671. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SUPP_ENCODE, NULL, 0);
  672. status = intel_sdvo_read_response(output, encode, sizeof(*encode));
  673. if (status != SDVO_CMD_STATUS_SUCCESS) { /* non-support means DVI */
  674. memset(encode, 0, sizeof(*encode));
  675. return false;
  676. }
  677. return true;
  678. }
  679. static bool intel_sdvo_set_encode(struct intel_output *output, uint8_t mode)
  680. {
  681. uint8_t status;
  682. intel_sdvo_write_cmd(output, SDVO_CMD_SET_ENCODE, &mode, 1);
  683. status = intel_sdvo_read_response(output, NULL, 0);
  684. return (status == SDVO_CMD_STATUS_SUCCESS);
  685. }
  686. static bool intel_sdvo_set_colorimetry(struct intel_output *output,
  687. uint8_t mode)
  688. {
  689. uint8_t status;
  690. intel_sdvo_write_cmd(output, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  691. status = intel_sdvo_read_response(output, NULL, 0);
  692. return (status == SDVO_CMD_STATUS_SUCCESS);
  693. }
  694. #if 0
  695. static void intel_sdvo_dump_hdmi_buf(struct intel_output *output)
  696. {
  697. int i, j;
  698. uint8_t set_buf_index[2];
  699. uint8_t av_split;
  700. uint8_t buf_size;
  701. uint8_t buf[48];
  702. uint8_t *pos;
  703. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_AV_SPLIT, NULL, 0);
  704. intel_sdvo_read_response(output, &av_split, 1);
  705. for (i = 0; i <= av_split; i++) {
  706. set_buf_index[0] = i; set_buf_index[1] = 0;
  707. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_INDEX,
  708. set_buf_index, 2);
  709. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  710. intel_sdvo_read_response(output, &buf_size, 1);
  711. pos = buf;
  712. for (j = 0; j <= buf_size; j += 8) {
  713. intel_sdvo_write_cmd(output, SDVO_CMD_GET_HBUF_DATA,
  714. NULL, 0);
  715. intel_sdvo_read_response(output, pos, 8);
  716. pos += 8;
  717. }
  718. }
  719. }
  720. #endif
  721. static void intel_sdvo_set_hdmi_buf(struct intel_output *output, int index,
  722. uint8_t *data, int8_t size, uint8_t tx_rate)
  723. {
  724. uint8_t set_buf_index[2];
  725. set_buf_index[0] = index;
  726. set_buf_index[1] = 0;
  727. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_INDEX, set_buf_index, 2);
  728. for (; size > 0; size -= 8) {
  729. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_DATA, data, 8);
  730. data += 8;
  731. }
  732. intel_sdvo_write_cmd(output, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
  733. }
  734. static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
  735. {
  736. uint8_t csum = 0;
  737. int i;
  738. for (i = 0; i < size; i++)
  739. csum += data[i];
  740. return 0x100 - csum;
  741. }
  742. #define DIP_TYPE_AVI 0x82
  743. #define DIP_VERSION_AVI 0x2
  744. #define DIP_LEN_AVI 13
  745. struct dip_infoframe {
  746. uint8_t type;
  747. uint8_t version;
  748. uint8_t len;
  749. uint8_t checksum;
  750. union {
  751. struct {
  752. /* Packet Byte #1 */
  753. uint8_t S:2;
  754. uint8_t B:2;
  755. uint8_t A:1;
  756. uint8_t Y:2;
  757. uint8_t rsvd1:1;
  758. /* Packet Byte #2 */
  759. uint8_t R:4;
  760. uint8_t M:2;
  761. uint8_t C:2;
  762. /* Packet Byte #3 */
  763. uint8_t SC:2;
  764. uint8_t Q:2;
  765. uint8_t EC:3;
  766. uint8_t ITC:1;
  767. /* Packet Byte #4 */
  768. uint8_t VIC:7;
  769. uint8_t rsvd2:1;
  770. /* Packet Byte #5 */
  771. uint8_t PR:4;
  772. uint8_t rsvd3:4;
  773. /* Packet Byte #6~13 */
  774. uint16_t top_bar_end;
  775. uint16_t bottom_bar_start;
  776. uint16_t left_bar_end;
  777. uint16_t right_bar_start;
  778. } avi;
  779. struct {
  780. /* Packet Byte #1 */
  781. uint8_t channel_count:3;
  782. uint8_t rsvd1:1;
  783. uint8_t coding_type:4;
  784. /* Packet Byte #2 */
  785. uint8_t sample_size:2; /* SS0, SS1 */
  786. uint8_t sample_frequency:3;
  787. uint8_t rsvd2:3;
  788. /* Packet Byte #3 */
  789. uint8_t coding_type_private:5;
  790. uint8_t rsvd3:3;
  791. /* Packet Byte #4 */
  792. uint8_t channel_allocation;
  793. /* Packet Byte #5 */
  794. uint8_t rsvd4:3;
  795. uint8_t level_shift:4;
  796. uint8_t downmix_inhibit:1;
  797. } audio;
  798. uint8_t payload[28];
  799. } __attribute__ ((packed)) u;
  800. } __attribute__((packed));
  801. static void intel_sdvo_set_avi_infoframe(struct intel_output *output,
  802. struct drm_display_mode * mode)
  803. {
  804. struct dip_infoframe avi_if = {
  805. .type = DIP_TYPE_AVI,
  806. .version = DIP_VERSION_AVI,
  807. .len = DIP_LEN_AVI,
  808. };
  809. avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
  810. 4 + avi_if.len);
  811. intel_sdvo_set_hdmi_buf(output, 1, (uint8_t *)&avi_if, 4 + avi_if.len,
  812. SDVO_HBUF_TX_VSYNC);
  813. }
  814. static void intel_sdvo_set_tv_format(struct intel_output *output)
  815. {
  816. struct intel_sdvo_tv_format format;
  817. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  818. uint32_t format_map, i;
  819. uint8_t status;
  820. for (i = 0; i < TV_FORMAT_NUM; i++)
  821. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  822. break;
  823. format_map = 1 << i;
  824. memset(&format, 0, sizeof(format));
  825. memcpy(&format, &format_map, sizeof(format_map) > sizeof(format) ?
  826. sizeof(format) : sizeof(format_map));
  827. intel_sdvo_write_cmd(output, SDVO_CMD_SET_TV_FORMAT, &format_map,
  828. sizeof(format));
  829. status = intel_sdvo_read_response(output, NULL, 0);
  830. if (status != SDVO_CMD_STATUS_SUCCESS)
  831. DRM_DEBUG("%s: Failed to set TV format\n",
  832. SDVO_NAME(sdvo_priv));
  833. }
  834. static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  835. struct drm_display_mode *mode,
  836. struct drm_display_mode *adjusted_mode)
  837. {
  838. struct intel_output *output = enc_to_intel_output(encoder);
  839. struct intel_sdvo_priv *dev_priv = output->dev_priv;
  840. if (dev_priv->is_tv) {
  841. struct intel_sdvo_dtd output_dtd;
  842. bool success;
  843. /* We need to construct preferred input timings based on our
  844. * output timings. To do that, we have to set the output
  845. * timings, even though this isn't really the right place in
  846. * the sequence to do it. Oh well.
  847. */
  848. /* Set output timings */
  849. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  850. intel_sdvo_set_target_output(output,
  851. dev_priv->controlled_output);
  852. intel_sdvo_set_output_timing(output, &output_dtd);
  853. /* Set the input timing to the screen. Assume always input 0. */
  854. intel_sdvo_set_target_input(output, true, false);
  855. success = intel_sdvo_create_preferred_input_timing(output,
  856. mode->clock / 10,
  857. mode->hdisplay,
  858. mode->vdisplay);
  859. if (success) {
  860. struct intel_sdvo_dtd input_dtd;
  861. intel_sdvo_get_preferred_input_timing(output,
  862. &input_dtd);
  863. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  864. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  865. drm_mode_set_crtcinfo(adjusted_mode, 0);
  866. mode->clock = adjusted_mode->clock;
  867. adjusted_mode->clock *=
  868. intel_sdvo_get_pixel_multiplier(mode);
  869. } else {
  870. return false;
  871. }
  872. } else if (dev_priv->is_lvds) {
  873. struct intel_sdvo_dtd output_dtd;
  874. bool success;
  875. drm_mode_set_crtcinfo(dev_priv->sdvo_lvds_fixed_mode, 0);
  876. /* Set output timings */
  877. intel_sdvo_get_dtd_from_mode(&output_dtd,
  878. dev_priv->sdvo_lvds_fixed_mode);
  879. intel_sdvo_set_target_output(output,
  880. dev_priv->controlled_output);
  881. intel_sdvo_set_output_timing(output, &output_dtd);
  882. /* Set the input timing to the screen. Assume always input 0. */
  883. intel_sdvo_set_target_input(output, true, false);
  884. success = intel_sdvo_create_preferred_input_timing(
  885. output,
  886. mode->clock / 10,
  887. mode->hdisplay,
  888. mode->vdisplay);
  889. if (success) {
  890. struct intel_sdvo_dtd input_dtd;
  891. intel_sdvo_get_preferred_input_timing(output,
  892. &input_dtd);
  893. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  894. dev_priv->sdvo_flags = input_dtd.part2.sdvo_flags;
  895. drm_mode_set_crtcinfo(adjusted_mode, 0);
  896. mode->clock = adjusted_mode->clock;
  897. adjusted_mode->clock *=
  898. intel_sdvo_get_pixel_multiplier(mode);
  899. } else {
  900. return false;
  901. }
  902. } else {
  903. /* Make the CRTC code factor in the SDVO pixel multiplier. The
  904. * SDVO device will be told of the multiplier during mode_set.
  905. */
  906. adjusted_mode->clock *= intel_sdvo_get_pixel_multiplier(mode);
  907. }
  908. return true;
  909. }
  910. static void intel_sdvo_mode_set(struct drm_encoder *encoder,
  911. struct drm_display_mode *mode,
  912. struct drm_display_mode *adjusted_mode)
  913. {
  914. struct drm_device *dev = encoder->dev;
  915. struct drm_i915_private *dev_priv = dev->dev_private;
  916. struct drm_crtc *crtc = encoder->crtc;
  917. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  918. struct intel_output *output = enc_to_intel_output(encoder);
  919. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  920. u32 sdvox = 0;
  921. int sdvo_pixel_multiply;
  922. struct intel_sdvo_in_out_map in_out;
  923. struct intel_sdvo_dtd input_dtd;
  924. u8 status;
  925. if (!mode)
  926. return;
  927. /* First, set the input mapping for the first input to our controlled
  928. * output. This is only correct if we're a single-input device, in
  929. * which case the first input is the output from the appropriate SDVO
  930. * channel on the motherboard. In a two-input device, the first input
  931. * will be SDVOB and the second SDVOC.
  932. */
  933. in_out.in0 = sdvo_priv->controlled_output;
  934. in_out.in1 = 0;
  935. intel_sdvo_write_cmd(output, SDVO_CMD_SET_IN_OUT_MAP,
  936. &in_out, sizeof(in_out));
  937. status = intel_sdvo_read_response(output, NULL, 0);
  938. if (sdvo_priv->is_hdmi) {
  939. intel_sdvo_set_avi_infoframe(output, mode);
  940. sdvox |= SDVO_AUDIO_ENABLE;
  941. }
  942. /* We have tried to get input timing in mode_fixup, and filled into
  943. adjusted_mode */
  944. if (sdvo_priv->is_tv || sdvo_priv->is_lvds) {
  945. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  946. input_dtd.part2.sdvo_flags = sdvo_priv->sdvo_flags;
  947. } else
  948. intel_sdvo_get_dtd_from_mode(&input_dtd, mode);
  949. /* If it's a TV, we already set the output timing in mode_fixup.
  950. * Otherwise, the output timing is equal to the input timing.
  951. */
  952. if (!sdvo_priv->is_tv && !sdvo_priv->is_lvds) {
  953. /* Set the output timing to the screen */
  954. intel_sdvo_set_target_output(output,
  955. sdvo_priv->controlled_output);
  956. intel_sdvo_set_output_timing(output, &input_dtd);
  957. }
  958. /* Set the input timing to the screen. Assume always input 0. */
  959. intel_sdvo_set_target_input(output, true, false);
  960. if (sdvo_priv->is_tv)
  961. intel_sdvo_set_tv_format(output);
  962. /* We would like to use intel_sdvo_create_preferred_input_timing() to
  963. * provide the device with a timing it can support, if it supports that
  964. * feature. However, presumably we would need to adjust the CRTC to
  965. * output the preferred timing, and we don't support that currently.
  966. */
  967. #if 0
  968. success = intel_sdvo_create_preferred_input_timing(output, clock,
  969. width, height);
  970. if (success) {
  971. struct intel_sdvo_dtd *input_dtd;
  972. intel_sdvo_get_preferred_input_timing(output, &input_dtd);
  973. intel_sdvo_set_input_timing(output, &input_dtd);
  974. }
  975. #else
  976. intel_sdvo_set_input_timing(output, &input_dtd);
  977. #endif
  978. switch (intel_sdvo_get_pixel_multiplier(mode)) {
  979. case 1:
  980. intel_sdvo_set_clock_rate_mult(output,
  981. SDVO_CLOCK_RATE_MULT_1X);
  982. break;
  983. case 2:
  984. intel_sdvo_set_clock_rate_mult(output,
  985. SDVO_CLOCK_RATE_MULT_2X);
  986. break;
  987. case 4:
  988. intel_sdvo_set_clock_rate_mult(output,
  989. SDVO_CLOCK_RATE_MULT_4X);
  990. break;
  991. }
  992. /* Set the SDVO control regs. */
  993. if (IS_I965G(dev)) {
  994. sdvox |= SDVO_BORDER_ENABLE |
  995. SDVO_VSYNC_ACTIVE_HIGH |
  996. SDVO_HSYNC_ACTIVE_HIGH;
  997. } else {
  998. sdvox |= I915_READ(sdvo_priv->output_device);
  999. switch (sdvo_priv->output_device) {
  1000. case SDVOB:
  1001. sdvox &= SDVOB_PRESERVE_MASK;
  1002. break;
  1003. case SDVOC:
  1004. sdvox &= SDVOC_PRESERVE_MASK;
  1005. break;
  1006. }
  1007. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1008. }
  1009. if (intel_crtc->pipe == 1)
  1010. sdvox |= SDVO_PIPE_B_SELECT;
  1011. sdvo_pixel_multiply = intel_sdvo_get_pixel_multiplier(mode);
  1012. if (IS_I965G(dev)) {
  1013. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1014. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  1015. /* done in crtc_mode_set as it lives inside the dpll register */
  1016. } else {
  1017. sdvox |= (sdvo_pixel_multiply - 1) << SDVO_PORT_MULTIPLY_SHIFT;
  1018. }
  1019. if (sdvo_priv->sdvo_flags & SDVO_NEED_TO_STALL)
  1020. sdvox |= SDVO_STALL_SELECT;
  1021. intel_sdvo_write_sdvox(output, sdvox);
  1022. }
  1023. static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  1024. {
  1025. struct drm_device *dev = encoder->dev;
  1026. struct drm_i915_private *dev_priv = dev->dev_private;
  1027. struct intel_output *intel_output = enc_to_intel_output(encoder);
  1028. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1029. u32 temp;
  1030. if (mode != DRM_MODE_DPMS_ON) {
  1031. intel_sdvo_set_active_outputs(intel_output, 0);
  1032. if (0)
  1033. intel_sdvo_set_encoder_power_state(intel_output, mode);
  1034. if (mode == DRM_MODE_DPMS_OFF) {
  1035. temp = I915_READ(sdvo_priv->output_device);
  1036. if ((temp & SDVO_ENABLE) != 0) {
  1037. intel_sdvo_write_sdvox(intel_output, temp & ~SDVO_ENABLE);
  1038. }
  1039. }
  1040. } else {
  1041. bool input1, input2;
  1042. int i;
  1043. u8 status;
  1044. temp = I915_READ(sdvo_priv->output_device);
  1045. if ((temp & SDVO_ENABLE) == 0)
  1046. intel_sdvo_write_sdvox(intel_output, temp | SDVO_ENABLE);
  1047. for (i = 0; i < 2; i++)
  1048. intel_wait_for_vblank(dev);
  1049. status = intel_sdvo_get_trained_inputs(intel_output, &input1,
  1050. &input2);
  1051. /* Warn if the device reported failure to sync.
  1052. * A lot of SDVO devices fail to notify of sync, but it's
  1053. * a given it the status is a success, we succeeded.
  1054. */
  1055. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  1056. DRM_DEBUG("First %s output reported failure to sync\n",
  1057. SDVO_NAME(sdvo_priv));
  1058. }
  1059. if (0)
  1060. intel_sdvo_set_encoder_power_state(intel_output, mode);
  1061. intel_sdvo_set_active_outputs(intel_output, sdvo_priv->controlled_output);
  1062. }
  1063. return;
  1064. }
  1065. static void intel_sdvo_save(struct drm_connector *connector)
  1066. {
  1067. struct drm_device *dev = connector->dev;
  1068. struct drm_i915_private *dev_priv = dev->dev_private;
  1069. struct intel_output *intel_output = to_intel_output(connector);
  1070. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1071. int o;
  1072. sdvo_priv->save_sdvo_mult = intel_sdvo_get_clock_rate_mult(intel_output);
  1073. intel_sdvo_get_active_outputs(intel_output, &sdvo_priv->save_active_outputs);
  1074. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1075. intel_sdvo_set_target_input(intel_output, true, false);
  1076. intel_sdvo_get_input_timing(intel_output,
  1077. &sdvo_priv->save_input_dtd_1);
  1078. }
  1079. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1080. intel_sdvo_set_target_input(intel_output, false, true);
  1081. intel_sdvo_get_input_timing(intel_output,
  1082. &sdvo_priv->save_input_dtd_2);
  1083. }
  1084. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1085. {
  1086. u16 this_output = (1 << o);
  1087. if (sdvo_priv->caps.output_flags & this_output)
  1088. {
  1089. intel_sdvo_set_target_output(intel_output, this_output);
  1090. intel_sdvo_get_output_timing(intel_output,
  1091. &sdvo_priv->save_output_dtd[o]);
  1092. }
  1093. }
  1094. if (sdvo_priv->is_tv) {
  1095. /* XXX: Save TV format/enhancements. */
  1096. }
  1097. sdvo_priv->save_SDVOX = I915_READ(sdvo_priv->output_device);
  1098. }
  1099. static void intel_sdvo_restore(struct drm_connector *connector)
  1100. {
  1101. struct drm_device *dev = connector->dev;
  1102. struct intel_output *intel_output = to_intel_output(connector);
  1103. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1104. int o;
  1105. int i;
  1106. bool input1, input2;
  1107. u8 status;
  1108. intel_sdvo_set_active_outputs(intel_output, 0);
  1109. for (o = SDVO_OUTPUT_FIRST; o <= SDVO_OUTPUT_LAST; o++)
  1110. {
  1111. u16 this_output = (1 << o);
  1112. if (sdvo_priv->caps.output_flags & this_output) {
  1113. intel_sdvo_set_target_output(intel_output, this_output);
  1114. intel_sdvo_set_output_timing(intel_output, &sdvo_priv->save_output_dtd[o]);
  1115. }
  1116. }
  1117. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  1118. intel_sdvo_set_target_input(intel_output, true, false);
  1119. intel_sdvo_set_input_timing(intel_output, &sdvo_priv->save_input_dtd_1);
  1120. }
  1121. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  1122. intel_sdvo_set_target_input(intel_output, false, true);
  1123. intel_sdvo_set_input_timing(intel_output, &sdvo_priv->save_input_dtd_2);
  1124. }
  1125. intel_sdvo_set_clock_rate_mult(intel_output, sdvo_priv->save_sdvo_mult);
  1126. if (sdvo_priv->is_tv) {
  1127. /* XXX: Restore TV format/enhancements. */
  1128. }
  1129. intel_sdvo_write_sdvox(intel_output, sdvo_priv->save_SDVOX);
  1130. if (sdvo_priv->save_SDVOX & SDVO_ENABLE)
  1131. {
  1132. for (i = 0; i < 2; i++)
  1133. intel_wait_for_vblank(dev);
  1134. status = intel_sdvo_get_trained_inputs(intel_output, &input1, &input2);
  1135. if (status == SDVO_CMD_STATUS_SUCCESS && !input1)
  1136. DRM_DEBUG("First %s output reported failure to sync\n",
  1137. SDVO_NAME(sdvo_priv));
  1138. }
  1139. intel_sdvo_set_active_outputs(intel_output, sdvo_priv->save_active_outputs);
  1140. }
  1141. static int intel_sdvo_mode_valid(struct drm_connector *connector,
  1142. struct drm_display_mode *mode)
  1143. {
  1144. struct intel_output *intel_output = to_intel_output(connector);
  1145. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1146. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1147. return MODE_NO_DBLESCAN;
  1148. if (sdvo_priv->pixel_clock_min > mode->clock)
  1149. return MODE_CLOCK_LOW;
  1150. if (sdvo_priv->pixel_clock_max < mode->clock)
  1151. return MODE_CLOCK_HIGH;
  1152. if (sdvo_priv->is_lvds == true) {
  1153. if (sdvo_priv->sdvo_lvds_fixed_mode == NULL)
  1154. return MODE_PANEL;
  1155. if (mode->hdisplay > sdvo_priv->sdvo_lvds_fixed_mode->hdisplay)
  1156. return MODE_PANEL;
  1157. if (mode->vdisplay > sdvo_priv->sdvo_lvds_fixed_mode->vdisplay)
  1158. return MODE_PANEL;
  1159. }
  1160. return MODE_OK;
  1161. }
  1162. static bool intel_sdvo_get_capabilities(struct intel_output *intel_output, struct intel_sdvo_caps *caps)
  1163. {
  1164. u8 status;
  1165. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_DEVICE_CAPS, NULL, 0);
  1166. status = intel_sdvo_read_response(intel_output, caps, sizeof(*caps));
  1167. if (status != SDVO_CMD_STATUS_SUCCESS)
  1168. return false;
  1169. return true;
  1170. }
  1171. struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
  1172. {
  1173. struct drm_connector *connector = NULL;
  1174. struct intel_output *iout = NULL;
  1175. struct intel_sdvo_priv *sdvo;
  1176. /* find the sdvo connector */
  1177. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1178. iout = to_intel_output(connector);
  1179. if (iout->type != INTEL_OUTPUT_SDVO)
  1180. continue;
  1181. sdvo = iout->dev_priv;
  1182. if (sdvo->output_device == SDVOB && sdvoB)
  1183. return connector;
  1184. if (sdvo->output_device == SDVOC && !sdvoB)
  1185. return connector;
  1186. }
  1187. return NULL;
  1188. }
  1189. int intel_sdvo_supports_hotplug(struct drm_connector *connector)
  1190. {
  1191. u8 response[2];
  1192. u8 status;
  1193. struct intel_output *intel_output;
  1194. DRM_DEBUG("\n");
  1195. if (!connector)
  1196. return 0;
  1197. intel_output = to_intel_output(connector);
  1198. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1199. status = intel_sdvo_read_response(intel_output, &response, 2);
  1200. if (response[0] !=0)
  1201. return 1;
  1202. return 0;
  1203. }
  1204. void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  1205. {
  1206. u8 response[2];
  1207. u8 status;
  1208. struct intel_output *intel_output = to_intel_output(connector);
  1209. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1210. intel_sdvo_read_response(intel_output, &response, 2);
  1211. if (on) {
  1212. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
  1213. status = intel_sdvo_read_response(intel_output, &response, 2);
  1214. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1215. } else {
  1216. response[0] = 0;
  1217. response[1] = 0;
  1218. intel_sdvo_write_cmd(intel_output, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
  1219. }
  1220. intel_sdvo_write_cmd(intel_output, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
  1221. intel_sdvo_read_response(intel_output, &response, 2);
  1222. }
  1223. static bool
  1224. intel_sdvo_multifunc_encoder(struct intel_output *intel_output)
  1225. {
  1226. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1227. int caps = 0;
  1228. if (sdvo_priv->caps.output_flags &
  1229. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1230. caps++;
  1231. if (sdvo_priv->caps.output_flags &
  1232. (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
  1233. caps++;
  1234. if (sdvo_priv->caps.output_flags &
  1235. (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
  1236. caps++;
  1237. if (sdvo_priv->caps.output_flags &
  1238. (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
  1239. caps++;
  1240. if (sdvo_priv->caps.output_flags &
  1241. (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
  1242. caps++;
  1243. if (sdvo_priv->caps.output_flags &
  1244. (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
  1245. caps++;
  1246. if (sdvo_priv->caps.output_flags &
  1247. (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
  1248. caps++;
  1249. return (caps > 1);
  1250. }
  1251. enum drm_connector_status
  1252. intel_sdvo_hdmi_sink_detect(struct drm_connector *connector, u16 response)
  1253. {
  1254. struct intel_output *intel_output = to_intel_output(connector);
  1255. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1256. enum drm_connector_status status = connector_status_connected;
  1257. struct edid *edid = NULL;
  1258. edid = drm_get_edid(&intel_output->base,
  1259. intel_output->ddc_bus);
  1260. if (edid != NULL) {
  1261. /* Don't report the output as connected if it's a DVI-I
  1262. * connector with a non-digital EDID coming out.
  1263. */
  1264. if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1265. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  1266. sdvo_priv->is_hdmi =
  1267. drm_detect_hdmi_monitor(edid);
  1268. else
  1269. status = connector_status_disconnected;
  1270. }
  1271. kfree(edid);
  1272. intel_output->base.display_info.raw_edid = NULL;
  1273. } else if (response & (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
  1274. status = connector_status_disconnected;
  1275. return status;
  1276. }
  1277. static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
  1278. {
  1279. uint16_t response;
  1280. u8 status;
  1281. struct intel_output *intel_output = to_intel_output(connector);
  1282. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1283. intel_sdvo_write_cmd(intel_output,
  1284. SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0);
  1285. status = intel_sdvo_read_response(intel_output, &response, 2);
  1286. DRM_DEBUG("SDVO response %d %d\n", response & 0xff, response >> 8);
  1287. if (status != SDVO_CMD_STATUS_SUCCESS)
  1288. return connector_status_unknown;
  1289. if (response == 0)
  1290. return connector_status_disconnected;
  1291. if (intel_sdvo_multifunc_encoder(intel_output) &&
  1292. sdvo_priv->attached_output != response) {
  1293. if (sdvo_priv->controlled_output != response &&
  1294. intel_sdvo_output_setup(intel_output, response) != true)
  1295. return connector_status_unknown;
  1296. sdvo_priv->attached_output = response;
  1297. }
  1298. return intel_sdvo_hdmi_sink_detect(connector, response);
  1299. }
  1300. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1301. {
  1302. struct intel_output *intel_output = to_intel_output(connector);
  1303. /* set the bus switch and get the modes */
  1304. intel_ddc_get_modes(intel_output);
  1305. #if 0
  1306. struct drm_device *dev = encoder->dev;
  1307. struct drm_i915_private *dev_priv = dev->dev_private;
  1308. /* Mac mini hack. On this device, I get DDC through the analog, which
  1309. * load-detects as disconnected. I fail to DDC through the SDVO DDC,
  1310. * but it does load-detect as connected. So, just steal the DDC bits
  1311. * from analog when we fail at finding it the right way.
  1312. */
  1313. crt = xf86_config->output[0];
  1314. intel_output = crt->driver_private;
  1315. if (intel_output->type == I830_OUTPUT_ANALOG &&
  1316. crt->funcs->detect(crt) == XF86OutputStatusDisconnected) {
  1317. I830I2CInit(pScrn, &intel_output->pDDCBus, GPIOA, "CRTDDC_A");
  1318. edid_mon = xf86OutputGetEDID(crt, intel_output->pDDCBus);
  1319. xf86DestroyI2CBusRec(intel_output->pDDCBus, true, true);
  1320. }
  1321. if (edid_mon) {
  1322. xf86OutputSetEDID(output, edid_mon);
  1323. modes = xf86OutputGetEDIDModes(output);
  1324. }
  1325. #endif
  1326. }
  1327. /*
  1328. * Set of SDVO TV modes.
  1329. * Note! This is in reply order (see loop in get_tv_modes).
  1330. * XXX: all 60Hz refresh?
  1331. */
  1332. struct drm_display_mode sdvo_tv_modes[] = {
  1333. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1334. 416, 0, 200, 201, 232, 233, 0,
  1335. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1336. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1337. 416, 0, 240, 241, 272, 273, 0,
  1338. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1339. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1340. 496, 0, 300, 301, 332, 333, 0,
  1341. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1342. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1343. 736, 0, 350, 351, 382, 383, 0,
  1344. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1345. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1346. 736, 0, 400, 401, 432, 433, 0,
  1347. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1348. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1349. 736, 0, 480, 481, 512, 513, 0,
  1350. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1351. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1352. 800, 0, 480, 481, 512, 513, 0,
  1353. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1354. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1355. 800, 0, 576, 577, 608, 609, 0,
  1356. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1357. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1358. 816, 0, 350, 351, 382, 383, 0,
  1359. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1360. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1361. 816, 0, 400, 401, 432, 433, 0,
  1362. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1363. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1364. 816, 0, 480, 481, 512, 513, 0,
  1365. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1366. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1367. 816, 0, 540, 541, 572, 573, 0,
  1368. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1369. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1370. 816, 0, 576, 577, 608, 609, 0,
  1371. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1372. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1373. 864, 0, 576, 577, 608, 609, 0,
  1374. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1375. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1376. 896, 0, 600, 601, 632, 633, 0,
  1377. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1378. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1379. 928, 0, 624, 625, 656, 657, 0,
  1380. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1381. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1382. 1016, 0, 766, 767, 798, 799, 0,
  1383. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1384. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1385. 1120, 0, 768, 769, 800, 801, 0,
  1386. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1387. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1388. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1389. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1390. };
  1391. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1392. {
  1393. struct intel_output *output = to_intel_output(connector);
  1394. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1395. struct intel_sdvo_sdtv_resolution_request tv_res;
  1396. uint32_t reply = 0, format_map = 0;
  1397. int i;
  1398. uint8_t status;
  1399. /* Read the list of supported input resolutions for the selected TV
  1400. * format.
  1401. */
  1402. for (i = 0; i < TV_FORMAT_NUM; i++)
  1403. if (tv_format_names[i] == sdvo_priv->tv_format_name)
  1404. break;
  1405. format_map = (1 << i);
  1406. memcpy(&tv_res, &format_map,
  1407. sizeof(struct intel_sdvo_sdtv_resolution_request) >
  1408. sizeof(format_map) ? sizeof(format_map) :
  1409. sizeof(struct intel_sdvo_sdtv_resolution_request));
  1410. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1411. intel_sdvo_write_cmd(output, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1412. &tv_res, sizeof(tv_res));
  1413. status = intel_sdvo_read_response(output, &reply, 3);
  1414. if (status != SDVO_CMD_STATUS_SUCCESS)
  1415. return;
  1416. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1417. if (reply & (1 << i)) {
  1418. struct drm_display_mode *nmode;
  1419. nmode = drm_mode_duplicate(connector->dev,
  1420. &sdvo_tv_modes[i]);
  1421. if (nmode)
  1422. drm_mode_probed_add(connector, nmode);
  1423. }
  1424. }
  1425. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1426. {
  1427. struct intel_output *intel_output = to_intel_output(connector);
  1428. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1429. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1430. struct drm_display_mode *newmode;
  1431. /*
  1432. * Attempt to get the mode list from DDC.
  1433. * Assume that the preferred modes are
  1434. * arranged in priority order.
  1435. */
  1436. intel_ddc_get_modes(intel_output);
  1437. if (list_empty(&connector->probed_modes) == false)
  1438. goto end;
  1439. /* Fetch modes from VBT */
  1440. if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
  1441. newmode = drm_mode_duplicate(connector->dev,
  1442. dev_priv->sdvo_lvds_vbt_mode);
  1443. if (newmode != NULL) {
  1444. /* Guarantee the mode is preferred */
  1445. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1446. DRM_MODE_TYPE_DRIVER);
  1447. drm_mode_probed_add(connector, newmode);
  1448. }
  1449. }
  1450. end:
  1451. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1452. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1453. sdvo_priv->sdvo_lvds_fixed_mode =
  1454. drm_mode_duplicate(connector->dev, newmode);
  1455. break;
  1456. }
  1457. }
  1458. }
  1459. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1460. {
  1461. struct intel_output *output = to_intel_output(connector);
  1462. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1463. if (sdvo_priv->is_tv)
  1464. intel_sdvo_get_tv_modes(connector);
  1465. else if (sdvo_priv->is_lvds == true)
  1466. intel_sdvo_get_lvds_modes(connector);
  1467. else
  1468. intel_sdvo_get_ddc_modes(connector);
  1469. if (list_empty(&connector->probed_modes))
  1470. return 0;
  1471. return 1;
  1472. }
  1473. static void intel_sdvo_destroy(struct drm_connector *connector)
  1474. {
  1475. struct intel_output *intel_output = to_intel_output(connector);
  1476. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1477. if (intel_output->i2c_bus)
  1478. intel_i2c_destroy(intel_output->i2c_bus);
  1479. if (intel_output->ddc_bus)
  1480. intel_i2c_destroy(intel_output->ddc_bus);
  1481. if (sdvo_priv->sdvo_lvds_fixed_mode != NULL)
  1482. drm_mode_destroy(connector->dev,
  1483. sdvo_priv->sdvo_lvds_fixed_mode);
  1484. if (sdvo_priv->tv_format_property)
  1485. drm_property_destroy(connector->dev,
  1486. sdvo_priv->tv_format_property);
  1487. drm_sysfs_connector_remove(connector);
  1488. drm_connector_cleanup(connector);
  1489. kfree(intel_output);
  1490. }
  1491. static int
  1492. intel_sdvo_set_property(struct drm_connector *connector,
  1493. struct drm_property *property,
  1494. uint64_t val)
  1495. {
  1496. struct intel_output *intel_output = to_intel_output(connector);
  1497. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1498. struct drm_encoder *encoder = &intel_output->enc;
  1499. struct drm_crtc *crtc = encoder->crtc;
  1500. int ret = 0;
  1501. bool changed = false;
  1502. ret = drm_connector_property_set_value(connector, property, val);
  1503. if (ret < 0)
  1504. goto out;
  1505. if (property == sdvo_priv->tv_format_property) {
  1506. if (val >= TV_FORMAT_NUM) {
  1507. ret = -EINVAL;
  1508. goto out;
  1509. }
  1510. if (sdvo_priv->tv_format_name ==
  1511. sdvo_priv->tv_format_supported[val])
  1512. goto out;
  1513. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[val];
  1514. changed = true;
  1515. } else {
  1516. ret = -EINVAL;
  1517. goto out;
  1518. }
  1519. if (changed && crtc)
  1520. drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
  1521. crtc->y, crtc->fb);
  1522. out:
  1523. return ret;
  1524. }
  1525. static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
  1526. .dpms = intel_sdvo_dpms,
  1527. .mode_fixup = intel_sdvo_mode_fixup,
  1528. .prepare = intel_encoder_prepare,
  1529. .mode_set = intel_sdvo_mode_set,
  1530. .commit = intel_encoder_commit,
  1531. };
  1532. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1533. .dpms = drm_helper_connector_dpms,
  1534. .save = intel_sdvo_save,
  1535. .restore = intel_sdvo_restore,
  1536. .detect = intel_sdvo_detect,
  1537. .fill_modes = drm_helper_probe_single_connector_modes,
  1538. .set_property = intel_sdvo_set_property,
  1539. .destroy = intel_sdvo_destroy,
  1540. };
  1541. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1542. .get_modes = intel_sdvo_get_modes,
  1543. .mode_valid = intel_sdvo_mode_valid,
  1544. .best_encoder = intel_best_encoder,
  1545. };
  1546. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1547. {
  1548. drm_encoder_cleanup(encoder);
  1549. }
  1550. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1551. .destroy = intel_sdvo_enc_destroy,
  1552. };
  1553. /**
  1554. * Choose the appropriate DDC bus for control bus switch command for this
  1555. * SDVO output based on the controlled output.
  1556. *
  1557. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1558. * outputs, then LVDS outputs.
  1559. */
  1560. static void
  1561. intel_sdvo_select_ddc_bus(struct intel_sdvo_priv *dev_priv)
  1562. {
  1563. uint16_t mask = 0;
  1564. unsigned int num_bits;
  1565. /* Make a mask of outputs less than or equal to our own priority in the
  1566. * list.
  1567. */
  1568. switch (dev_priv->controlled_output) {
  1569. case SDVO_OUTPUT_LVDS1:
  1570. mask |= SDVO_OUTPUT_LVDS1;
  1571. case SDVO_OUTPUT_LVDS0:
  1572. mask |= SDVO_OUTPUT_LVDS0;
  1573. case SDVO_OUTPUT_TMDS1:
  1574. mask |= SDVO_OUTPUT_TMDS1;
  1575. case SDVO_OUTPUT_TMDS0:
  1576. mask |= SDVO_OUTPUT_TMDS0;
  1577. case SDVO_OUTPUT_RGB1:
  1578. mask |= SDVO_OUTPUT_RGB1;
  1579. case SDVO_OUTPUT_RGB0:
  1580. mask |= SDVO_OUTPUT_RGB0;
  1581. break;
  1582. }
  1583. /* Count bits to find what number we are in the priority list. */
  1584. mask &= dev_priv->caps.output_flags;
  1585. num_bits = hweight16(mask);
  1586. if (num_bits > 3) {
  1587. /* if more than 3 outputs, default to DDC bus 3 for now */
  1588. num_bits = 3;
  1589. }
  1590. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1591. dev_priv->ddc_bus = 1 << num_bits;
  1592. }
  1593. static bool
  1594. intel_sdvo_get_digital_encoding_mode(struct intel_output *output)
  1595. {
  1596. struct intel_sdvo_priv *sdvo_priv = output->dev_priv;
  1597. uint8_t status;
  1598. intel_sdvo_set_target_output(output, sdvo_priv->controlled_output);
  1599. intel_sdvo_write_cmd(output, SDVO_CMD_GET_ENCODE, NULL, 0);
  1600. status = intel_sdvo_read_response(output, &sdvo_priv->is_hdmi, 1);
  1601. if (status != SDVO_CMD_STATUS_SUCCESS)
  1602. return false;
  1603. return true;
  1604. }
  1605. static struct intel_output *
  1606. intel_sdvo_chan_to_intel_output(struct intel_i2c_chan *chan)
  1607. {
  1608. struct drm_device *dev = chan->drm_dev;
  1609. struct drm_connector *connector;
  1610. struct intel_output *intel_output = NULL;
  1611. list_for_each_entry(connector,
  1612. &dev->mode_config.connector_list, head) {
  1613. if (to_intel_output(connector)->ddc_bus == &chan->adapter) {
  1614. intel_output = to_intel_output(connector);
  1615. break;
  1616. }
  1617. }
  1618. return intel_output;
  1619. }
  1620. static int intel_sdvo_master_xfer(struct i2c_adapter *i2c_adap,
  1621. struct i2c_msg msgs[], int num)
  1622. {
  1623. struct intel_output *intel_output;
  1624. struct intel_sdvo_priv *sdvo_priv;
  1625. struct i2c_algo_bit_data *algo_data;
  1626. const struct i2c_algorithm *algo;
  1627. algo_data = (struct i2c_algo_bit_data *)i2c_adap->algo_data;
  1628. intel_output =
  1629. intel_sdvo_chan_to_intel_output(
  1630. (struct intel_i2c_chan *)(algo_data->data));
  1631. if (intel_output == NULL)
  1632. return -EINVAL;
  1633. sdvo_priv = intel_output->dev_priv;
  1634. algo = intel_output->i2c_bus->algo;
  1635. intel_sdvo_set_control_bus_switch(intel_output, sdvo_priv->ddc_bus);
  1636. return algo->master_xfer(i2c_adap, msgs, num);
  1637. }
  1638. static struct i2c_algorithm intel_sdvo_i2c_bit_algo = {
  1639. .master_xfer = intel_sdvo_master_xfer,
  1640. };
  1641. static u8
  1642. intel_sdvo_get_slave_addr(struct drm_device *dev, int output_device)
  1643. {
  1644. struct drm_i915_private *dev_priv = dev->dev_private;
  1645. struct sdvo_device_mapping *my_mapping, *other_mapping;
  1646. if (output_device == SDVOB) {
  1647. my_mapping = &dev_priv->sdvo_mappings[0];
  1648. other_mapping = &dev_priv->sdvo_mappings[1];
  1649. } else {
  1650. my_mapping = &dev_priv->sdvo_mappings[1];
  1651. other_mapping = &dev_priv->sdvo_mappings[0];
  1652. }
  1653. /* If the BIOS described our SDVO device, take advantage of it. */
  1654. if (my_mapping->slave_addr)
  1655. return my_mapping->slave_addr;
  1656. /* If the BIOS only described a different SDVO device, use the
  1657. * address that it isn't using.
  1658. */
  1659. if (other_mapping->slave_addr) {
  1660. if (other_mapping->slave_addr == 0x70)
  1661. return 0x72;
  1662. else
  1663. return 0x70;
  1664. }
  1665. /* No SDVO device info is found for another DVO port,
  1666. * so use mapping assumption we had before BIOS parsing.
  1667. */
  1668. if (output_device == SDVOB)
  1669. return 0x70;
  1670. else
  1671. return 0x72;
  1672. }
  1673. static bool
  1674. intel_sdvo_output_setup(struct intel_output *intel_output, uint16_t flags)
  1675. {
  1676. struct drm_connector *connector = &intel_output->base;
  1677. struct drm_encoder *encoder = &intel_output->enc;
  1678. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1679. bool ret = true, registered = false;
  1680. sdvo_priv->is_tv = false;
  1681. intel_output->needs_tv_clock = false;
  1682. sdvo_priv->is_lvds = false;
  1683. if (device_is_registered(&connector->kdev)) {
  1684. drm_sysfs_connector_remove(connector);
  1685. registered = true;
  1686. }
  1687. if (flags &
  1688. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)) {
  1689. if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS0)
  1690. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS0;
  1691. else
  1692. sdvo_priv->controlled_output = SDVO_OUTPUT_TMDS1;
  1693. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  1694. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  1695. if (intel_sdvo_get_supp_encode(intel_output,
  1696. &sdvo_priv->encode) &&
  1697. intel_sdvo_get_digital_encoding_mode(intel_output) &&
  1698. sdvo_priv->is_hdmi) {
  1699. /* enable hdmi encoding mode if supported */
  1700. intel_sdvo_set_encode(intel_output, SDVO_ENCODE_HDMI);
  1701. intel_sdvo_set_colorimetry(intel_output,
  1702. SDVO_COLORIMETRY_RGB256);
  1703. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  1704. intel_output->clone_mask =
  1705. (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1706. (1 << INTEL_ANALOG_CLONE_BIT);
  1707. }
  1708. } else if (flags & SDVO_OUTPUT_SVID0) {
  1709. sdvo_priv->controlled_output = SDVO_OUTPUT_SVID0;
  1710. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  1711. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  1712. sdvo_priv->is_tv = true;
  1713. intel_output->needs_tv_clock = true;
  1714. intel_output->clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
  1715. } else if (flags & SDVO_OUTPUT_RGB0) {
  1716. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB0;
  1717. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1718. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1719. intel_output->clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
  1720. (1 << INTEL_ANALOG_CLONE_BIT);
  1721. } else if (flags & SDVO_OUTPUT_RGB1) {
  1722. sdvo_priv->controlled_output = SDVO_OUTPUT_RGB1;
  1723. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  1724. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  1725. } else if (flags & SDVO_OUTPUT_LVDS0) {
  1726. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS0;
  1727. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1728. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1729. sdvo_priv->is_lvds = true;
  1730. intel_output->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  1731. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  1732. } else if (flags & SDVO_OUTPUT_LVDS1) {
  1733. sdvo_priv->controlled_output = SDVO_OUTPUT_LVDS1;
  1734. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  1735. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  1736. sdvo_priv->is_lvds = true;
  1737. intel_output->clone_mask = (1 << INTEL_ANALOG_CLONE_BIT) |
  1738. (1 << INTEL_SDVO_LVDS_CLONE_BIT);
  1739. } else {
  1740. unsigned char bytes[2];
  1741. sdvo_priv->controlled_output = 0;
  1742. memcpy(bytes, &sdvo_priv->caps.output_flags, 2);
  1743. DRM_DEBUG_KMS(I915_SDVO,
  1744. "%s: Unknown SDVO output type (0x%02x%02x)\n",
  1745. SDVO_NAME(sdvo_priv),
  1746. bytes[0], bytes[1]);
  1747. ret = false;
  1748. }
  1749. intel_output->crtc_mask = (1 << 0) | (1 << 1);
  1750. if (ret && registered)
  1751. ret = drm_sysfs_connector_add(connector) == 0 ? true : false;
  1752. return ret;
  1753. }
  1754. static void intel_sdvo_tv_create_property(struct drm_connector *connector)
  1755. {
  1756. struct intel_output *intel_output = to_intel_output(connector);
  1757. struct intel_sdvo_priv *sdvo_priv = intel_output->dev_priv;
  1758. struct intel_sdvo_tv_format format;
  1759. uint32_t format_map, i;
  1760. uint8_t status;
  1761. intel_sdvo_set_target_output(intel_output,
  1762. sdvo_priv->controlled_output);
  1763. intel_sdvo_write_cmd(intel_output,
  1764. SDVO_CMD_GET_SUPPORTED_TV_FORMATS, NULL, 0);
  1765. status = intel_sdvo_read_response(intel_output,
  1766. &format, sizeof(format));
  1767. if (status != SDVO_CMD_STATUS_SUCCESS)
  1768. return;
  1769. memcpy(&format_map, &format, sizeof(format) > sizeof(format_map) ?
  1770. sizeof(format_map) : sizeof(format));
  1771. if (format_map == 0)
  1772. return;
  1773. sdvo_priv->format_supported_num = 0;
  1774. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  1775. if (format_map & (1 << i)) {
  1776. sdvo_priv->tv_format_supported
  1777. [sdvo_priv->format_supported_num++] =
  1778. tv_format_names[i];
  1779. }
  1780. sdvo_priv->tv_format_property =
  1781. drm_property_create(
  1782. connector->dev, DRM_MODE_PROP_ENUM,
  1783. "mode", sdvo_priv->format_supported_num);
  1784. for (i = 0; i < sdvo_priv->format_supported_num; i++)
  1785. drm_property_add_enum(
  1786. sdvo_priv->tv_format_property, i,
  1787. i, sdvo_priv->tv_format_supported[i]);
  1788. sdvo_priv->tv_format_name = sdvo_priv->tv_format_supported[0];
  1789. drm_connector_attach_property(
  1790. connector, sdvo_priv->tv_format_property, 0);
  1791. }
  1792. bool intel_sdvo_init(struct drm_device *dev, int output_device)
  1793. {
  1794. struct drm_connector *connector;
  1795. struct intel_output *intel_output;
  1796. struct intel_sdvo_priv *sdvo_priv;
  1797. u8 ch[0x40];
  1798. int i;
  1799. intel_output = kcalloc(sizeof(struct intel_output)+sizeof(struct intel_sdvo_priv), 1, GFP_KERNEL);
  1800. if (!intel_output) {
  1801. return false;
  1802. }
  1803. sdvo_priv = (struct intel_sdvo_priv *)(intel_output + 1);
  1804. sdvo_priv->output_device = output_device;
  1805. intel_output->dev_priv = sdvo_priv;
  1806. intel_output->type = INTEL_OUTPUT_SDVO;
  1807. /* setup the DDC bus. */
  1808. if (output_device == SDVOB)
  1809. intel_output->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOB");
  1810. else
  1811. intel_output->i2c_bus = intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOC");
  1812. if (!intel_output->i2c_bus)
  1813. goto err_inteloutput;
  1814. sdvo_priv->slave_addr = intel_sdvo_get_slave_addr(dev, output_device);
  1815. /* Save the bit-banging i2c functionality for use by the DDC wrapper */
  1816. intel_sdvo_i2c_bit_algo.functionality = intel_output->i2c_bus->algo->functionality;
  1817. /* Read the regs to test if we can talk to the device */
  1818. for (i = 0; i < 0x40; i++) {
  1819. if (!intel_sdvo_read_byte(intel_output, i, &ch[i])) {
  1820. DRM_DEBUG_KMS(I915_SDVO,
  1821. "No SDVO device found on SDVO%c\n",
  1822. output_device == SDVOB ? 'B' : 'C');
  1823. goto err_i2c;
  1824. }
  1825. }
  1826. /* setup the DDC bus. */
  1827. if (output_device == SDVOB)
  1828. intel_output->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOB DDC BUS");
  1829. else
  1830. intel_output->ddc_bus = intel_i2c_create(dev, GPIOE, "SDVOC DDC BUS");
  1831. if (intel_output->ddc_bus == NULL)
  1832. goto err_i2c;
  1833. /* Wrap with our custom algo which switches to DDC mode */
  1834. intel_output->ddc_bus->algo = &intel_sdvo_i2c_bit_algo;
  1835. /* In defaut case sdvo lvds is false */
  1836. intel_sdvo_get_capabilities(intel_output, &sdvo_priv->caps);
  1837. if (intel_sdvo_output_setup(intel_output,
  1838. sdvo_priv->caps.output_flags) != true) {
  1839. DRM_DEBUG("SDVO output failed to setup on SDVO%c\n",
  1840. output_device == SDVOB ? 'B' : 'C');
  1841. goto err_i2c;
  1842. }
  1843. connector = &intel_output->base;
  1844. drm_connector_init(dev, connector, &intel_sdvo_connector_funcs,
  1845. connector->connector_type);
  1846. drm_connector_helper_add(connector, &intel_sdvo_connector_helper_funcs);
  1847. connector->interlace_allowed = 0;
  1848. connector->doublescan_allowed = 0;
  1849. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  1850. drm_encoder_init(dev, &intel_output->enc,
  1851. &intel_sdvo_enc_funcs, intel_output->enc.encoder_type);
  1852. drm_encoder_helper_add(&intel_output->enc, &intel_sdvo_helper_funcs);
  1853. drm_mode_connector_attach_encoder(&intel_output->base, &intel_output->enc);
  1854. if (sdvo_priv->is_tv)
  1855. intel_sdvo_tv_create_property(connector);
  1856. drm_sysfs_connector_add(connector);
  1857. intel_sdvo_select_ddc_bus(sdvo_priv);
  1858. /* Set the input timing to the screen. Assume always input 0. */
  1859. intel_sdvo_set_target_input(intel_output, true, false);
  1860. intel_sdvo_get_input_pixel_clock_range(intel_output,
  1861. &sdvo_priv->pixel_clock_min,
  1862. &sdvo_priv->pixel_clock_max);
  1863. DRM_DEBUG_KMS(I915_SDVO, "%s device VID/DID: %02X:%02X.%02X, "
  1864. "clock range %dMHz - %dMHz, "
  1865. "input 1: %c, input 2: %c, "
  1866. "output 1: %c, output 2: %c\n",
  1867. SDVO_NAME(sdvo_priv),
  1868. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  1869. sdvo_priv->caps.device_rev_id,
  1870. sdvo_priv->pixel_clock_min / 1000,
  1871. sdvo_priv->pixel_clock_max / 1000,
  1872. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  1873. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  1874. /* check currently supported outputs */
  1875. sdvo_priv->caps.output_flags &
  1876. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  1877. sdvo_priv->caps.output_flags &
  1878. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  1879. return true;
  1880. err_i2c:
  1881. if (intel_output->ddc_bus != NULL)
  1882. intel_i2c_destroy(intel_output->ddc_bus);
  1883. if (intel_output->i2c_bus != NULL)
  1884. intel_i2c_destroy(intel_output->i2c_bus);
  1885. err_inteloutput:
  1886. kfree(intel_output);
  1887. return false;
  1888. }