wm8580.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/slab.h>
  28. #include <sound/core.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/soc-dapm.h>
  33. #include <sound/tlv.h>
  34. #include <sound/initval.h>
  35. #include <asm/div64.h>
  36. #include "wm8580.h"
  37. /* WM8580 register space */
  38. #define WM8580_PLLA1 0x00
  39. #define WM8580_PLLA2 0x01
  40. #define WM8580_PLLA3 0x02
  41. #define WM8580_PLLA4 0x03
  42. #define WM8580_PLLB1 0x04
  43. #define WM8580_PLLB2 0x05
  44. #define WM8580_PLLB3 0x06
  45. #define WM8580_PLLB4 0x07
  46. #define WM8580_CLKSEL 0x08
  47. #define WM8580_PAIF1 0x09
  48. #define WM8580_PAIF2 0x0A
  49. #define WM8580_SAIF1 0x0B
  50. #define WM8580_PAIF3 0x0C
  51. #define WM8580_PAIF4 0x0D
  52. #define WM8580_SAIF2 0x0E
  53. #define WM8580_DAC_CONTROL1 0x0F
  54. #define WM8580_DAC_CONTROL2 0x10
  55. #define WM8580_DAC_CONTROL3 0x11
  56. #define WM8580_DAC_CONTROL4 0x12
  57. #define WM8580_DAC_CONTROL5 0x13
  58. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  59. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  60. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  61. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  62. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  63. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  64. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  65. #define WM8580_ADC_CONTROL1 0x1D
  66. #define WM8580_SPDTXCHAN0 0x1E
  67. #define WM8580_SPDTXCHAN1 0x1F
  68. #define WM8580_SPDTXCHAN2 0x20
  69. #define WM8580_SPDTXCHAN3 0x21
  70. #define WM8580_SPDTXCHAN4 0x22
  71. #define WM8580_SPDTXCHAN5 0x23
  72. #define WM8580_SPDMODE 0x24
  73. #define WM8580_INTMASK 0x25
  74. #define WM8580_GPO1 0x26
  75. #define WM8580_GPO2 0x27
  76. #define WM8580_GPO3 0x28
  77. #define WM8580_GPO4 0x29
  78. #define WM8580_GPO5 0x2A
  79. #define WM8580_INTSTAT 0x2B
  80. #define WM8580_SPDRXCHAN1 0x2C
  81. #define WM8580_SPDRXCHAN2 0x2D
  82. #define WM8580_SPDRXCHAN3 0x2E
  83. #define WM8580_SPDRXCHAN4 0x2F
  84. #define WM8580_SPDRXCHAN5 0x30
  85. #define WM8580_SPDSTAT 0x31
  86. #define WM8580_PWRDN1 0x32
  87. #define WM8580_PWRDN2 0x33
  88. #define WM8580_READBACK 0x34
  89. #define WM8580_RESET 0x35
  90. #define WM8580_MAX_REGISTER 0x35
  91. #define WM8580_DACOSR 0x40
  92. /* PLLB4 (register 7h) */
  93. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  94. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  95. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  96. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  97. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  98. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  99. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  100. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  101. /* CLKSEL (register 8h) */
  102. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  103. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  104. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  105. /* AIF control 1 (registers 9h-bh) */
  106. #define WM8580_AIF_RATE_MASK 0x7
  107. #define WM8580_AIF_BCLKSEL_MASK 0x18
  108. #define WM8580_AIF_MS 0x20
  109. #define WM8580_AIF_CLKSRC_MASK 0xc0
  110. #define WM8580_AIF_CLKSRC_PLLA 0x40
  111. #define WM8580_AIF_CLKSRC_PLLB 0x40
  112. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  113. /* AIF control 2 (registers ch-eh) */
  114. #define WM8580_AIF_FMT_MASK 0x03
  115. #define WM8580_AIF_FMT_RIGHTJ 0x00
  116. #define WM8580_AIF_FMT_LEFTJ 0x01
  117. #define WM8580_AIF_FMT_I2S 0x02
  118. #define WM8580_AIF_FMT_DSP 0x03
  119. #define WM8580_AIF_LENGTH_MASK 0x0c
  120. #define WM8580_AIF_LENGTH_16 0x00
  121. #define WM8580_AIF_LENGTH_20 0x04
  122. #define WM8580_AIF_LENGTH_24 0x08
  123. #define WM8580_AIF_LENGTH_32 0x0c
  124. #define WM8580_AIF_LRP 0x10
  125. #define WM8580_AIF_BCP 0x20
  126. /* Powerdown Register 1 (register 32h) */
  127. #define WM8580_PWRDN1_PWDN 0x001
  128. #define WM8580_PWRDN1_ALLDACPD 0x040
  129. /* Powerdown Register 2 (register 33h) */
  130. #define WM8580_PWRDN2_OSSCPD 0x001
  131. #define WM8580_PWRDN2_PLLAPD 0x002
  132. #define WM8580_PWRDN2_PLLBPD 0x004
  133. #define WM8580_PWRDN2_SPDIFPD 0x008
  134. #define WM8580_PWRDN2_SPDIFTXD 0x010
  135. #define WM8580_PWRDN2_SPDIFRXD 0x020
  136. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  137. /*
  138. * wm8580 register cache
  139. * We can't read the WM8580 register space when we
  140. * are using 2 wire for device control, so we cache them instead.
  141. */
  142. static const u16 wm8580_reg[] = {
  143. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  144. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  145. 0x001c, 0x0002, 0x0002, 0x00c2, /*R11*/
  146. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  147. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  148. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  149. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  150. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  151. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  152. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  153. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  154. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  155. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  156. 0x0000, 0x0000 /*R53*/
  157. };
  158. struct pll_state {
  159. unsigned int in;
  160. unsigned int out;
  161. };
  162. #define WM8580_NUM_SUPPLIES 3
  163. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  164. "AVDD",
  165. "DVDD",
  166. "PVDD",
  167. };
  168. /* codec private data */
  169. struct wm8580_priv {
  170. enum snd_soc_control_type control_type;
  171. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  172. u16 reg_cache[WM8580_MAX_REGISTER + 1];
  173. struct pll_state a;
  174. struct pll_state b;
  175. int sysclk[2];
  176. };
  177. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  178. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  179. struct snd_ctl_elem_value *ucontrol)
  180. {
  181. struct soc_mixer_control *mc =
  182. (struct soc_mixer_control *)kcontrol->private_value;
  183. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  184. u16 *reg_cache = codec->reg_cache;
  185. unsigned int reg = mc->reg;
  186. unsigned int reg2 = mc->rreg;
  187. int ret;
  188. /* Clear the register cache so we write without VU set */
  189. reg_cache[reg] = 0;
  190. reg_cache[reg2] = 0;
  191. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  192. if (ret < 0)
  193. return ret;
  194. /* Now write again with the volume update bit set */
  195. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  196. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  197. return 0;
  198. }
  199. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  200. xinvert, tlv_array) \
  201. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  202. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  203. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  204. .tlv.p = (tlv_array), \
  205. .info = snd_soc_info_volsw_2r, \
  206. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  207. .private_value = (unsigned long)&(struct soc_mixer_control) \
  208. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  209. .max = xmax, .invert = xinvert} }
  210. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  211. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  212. WM8580_DIGITAL_ATTENUATION_DACL1,
  213. WM8580_DIGITAL_ATTENUATION_DACR1,
  214. 0, 0xff, 0, dac_tlv),
  215. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  216. WM8580_DIGITAL_ATTENUATION_DACL2,
  217. WM8580_DIGITAL_ATTENUATION_DACR2,
  218. 0, 0xff, 0, dac_tlv),
  219. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  220. WM8580_DIGITAL_ATTENUATION_DACL3,
  221. WM8580_DIGITAL_ATTENUATION_DACR3,
  222. 0, 0xff, 0, dac_tlv),
  223. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  224. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  225. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  226. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  227. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  228. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  229. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  230. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 1),
  231. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 1),
  232. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 1),
  233. SOC_DOUBLE("Capture Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 1),
  234. SOC_SINGLE("Capture High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  235. };
  236. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  237. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  238. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  239. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  240. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  241. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  242. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  243. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  244. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  245. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  246. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  247. SND_SOC_DAPM_INPUT("AINL"),
  248. SND_SOC_DAPM_INPUT("AINR"),
  249. };
  250. static const struct snd_soc_dapm_route audio_map[] = {
  251. { "VOUT1L", NULL, "DAC1" },
  252. { "VOUT1R", NULL, "DAC1" },
  253. { "VOUT2L", NULL, "DAC2" },
  254. { "VOUT2R", NULL, "DAC2" },
  255. { "VOUT3L", NULL, "DAC3" },
  256. { "VOUT3R", NULL, "DAC3" },
  257. { "ADC", NULL, "AINL" },
  258. { "ADC", NULL, "AINR" },
  259. };
  260. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  261. {
  262. struct snd_soc_dapm_context *dapm = &codec->dapm;
  263. snd_soc_dapm_new_controls(dapm, wm8580_dapm_widgets,
  264. ARRAY_SIZE(wm8580_dapm_widgets));
  265. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  266. return 0;
  267. }
  268. /* PLL divisors */
  269. struct _pll_div {
  270. u32 prescale:1;
  271. u32 postscale:1;
  272. u32 freqmode:2;
  273. u32 n:4;
  274. u32 k:24;
  275. };
  276. /* The size in bits of the pll divide */
  277. #define FIXED_PLL_SIZE (1 << 22)
  278. /* PLL rate to output rate divisions */
  279. static struct {
  280. unsigned int div;
  281. unsigned int freqmode;
  282. unsigned int postscale;
  283. } post_table[] = {
  284. { 2, 0, 0 },
  285. { 4, 0, 1 },
  286. { 4, 1, 0 },
  287. { 8, 1, 1 },
  288. { 8, 2, 0 },
  289. { 16, 2, 1 },
  290. { 12, 3, 0 },
  291. { 24, 3, 1 }
  292. };
  293. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  294. unsigned int source)
  295. {
  296. u64 Kpart;
  297. unsigned int K, Ndiv, Nmod;
  298. int i;
  299. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  300. /* Scale the output frequency up; the PLL should run in the
  301. * region of 90-100MHz.
  302. */
  303. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  304. if (target * post_table[i].div >= 90000000 &&
  305. target * post_table[i].div <= 100000000) {
  306. pll_div->freqmode = post_table[i].freqmode;
  307. pll_div->postscale = post_table[i].postscale;
  308. target *= post_table[i].div;
  309. break;
  310. }
  311. }
  312. if (i == ARRAY_SIZE(post_table)) {
  313. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  314. "%u\n", target);
  315. return -EINVAL;
  316. }
  317. Ndiv = target / source;
  318. if (Ndiv < 5) {
  319. source /= 2;
  320. pll_div->prescale = 1;
  321. Ndiv = target / source;
  322. } else
  323. pll_div->prescale = 0;
  324. if ((Ndiv < 5) || (Ndiv > 13)) {
  325. printk(KERN_ERR
  326. "WM8580 N=%u outside supported range\n", Ndiv);
  327. return -EINVAL;
  328. }
  329. pll_div->n = Ndiv;
  330. Nmod = target % source;
  331. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  332. do_div(Kpart, source);
  333. K = Kpart & 0xFFFFFFFF;
  334. pll_div->k = K;
  335. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  336. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  337. pll_div->postscale);
  338. return 0;
  339. }
  340. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  341. int source, unsigned int freq_in, unsigned int freq_out)
  342. {
  343. int offset;
  344. struct snd_soc_codec *codec = codec_dai->codec;
  345. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  346. struct pll_state *state;
  347. struct _pll_div pll_div;
  348. unsigned int reg;
  349. unsigned int pwr_mask;
  350. int ret;
  351. /* GCC isn't able to work out the ifs below for initialising/using
  352. * pll_div so suppress warnings.
  353. */
  354. memset(&pll_div, 0, sizeof(pll_div));
  355. switch (pll_id) {
  356. case WM8580_PLLA:
  357. state = &wm8580->a;
  358. offset = 0;
  359. pwr_mask = WM8580_PWRDN2_PLLAPD;
  360. break;
  361. case WM8580_PLLB:
  362. state = &wm8580->b;
  363. offset = 4;
  364. pwr_mask = WM8580_PWRDN2_PLLBPD;
  365. break;
  366. default:
  367. return -ENODEV;
  368. }
  369. if (freq_in && freq_out) {
  370. ret = pll_factors(&pll_div, freq_out, freq_in);
  371. if (ret != 0)
  372. return ret;
  373. }
  374. state->in = freq_in;
  375. state->out = freq_out;
  376. /* Always disable the PLL - it is not safe to leave it running
  377. * while reprogramming it.
  378. */
  379. reg = snd_soc_read(codec, WM8580_PWRDN2);
  380. snd_soc_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  381. if (!freq_in || !freq_out)
  382. return 0;
  383. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  384. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  385. snd_soc_write(codec, WM8580_PLLA3 + offset,
  386. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  387. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  388. reg &= ~0x1b;
  389. reg |= pll_div.prescale | pll_div.postscale << 1 |
  390. pll_div.freqmode << 3;
  391. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  392. /* All done, turn it on */
  393. reg = snd_soc_read(codec, WM8580_PWRDN2);
  394. snd_soc_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  395. return 0;
  396. }
  397. static const int wm8580_sysclk_ratios[] = {
  398. 128, 192, 256, 384, 512, 768, 1152,
  399. };
  400. /*
  401. * Set PCM DAI bit size and sample rate.
  402. */
  403. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  404. struct snd_pcm_hw_params *params,
  405. struct snd_soc_dai *dai)
  406. {
  407. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  408. struct snd_soc_codec *codec = rtd->codec;
  409. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  410. u16 paifa = 0;
  411. u16 paifb = 0;
  412. int i, ratio, osr;
  413. /* bit size */
  414. switch (params_format(params)) {
  415. case SNDRV_PCM_FORMAT_S16_LE:
  416. paifa |= 0x8;
  417. break;
  418. case SNDRV_PCM_FORMAT_S20_3LE:
  419. paifa |= 0x10;
  420. paifb |= WM8580_AIF_LENGTH_20;
  421. break;
  422. case SNDRV_PCM_FORMAT_S24_LE:
  423. paifa |= 0x10;
  424. paifb |= WM8580_AIF_LENGTH_24;
  425. break;
  426. case SNDRV_PCM_FORMAT_S32_LE:
  427. paifa |= 0x10;
  428. paifb |= WM8580_AIF_LENGTH_24;
  429. break;
  430. default:
  431. return -EINVAL;
  432. }
  433. /* Look up the SYSCLK ratio; accept only exact matches */
  434. ratio = wm8580->sysclk[dai->id] / params_rate(params);
  435. for (i = 0; i < ARRAY_SIZE(wm8580_sysclk_ratios); i++)
  436. if (ratio == wm8580_sysclk_ratios[i])
  437. break;
  438. if (i == ARRAY_SIZE(wm8580_sysclk_ratios)) {
  439. dev_err(codec->dev, "Invalid clock ratio %d/%d\n",
  440. wm8580->sysclk[dai->id], params_rate(params));
  441. return -EINVAL;
  442. }
  443. paifa |= i;
  444. dev_dbg(codec->dev, "Running at %dfs with %dHz clock\n",
  445. wm8580_sysclk_ratios[i], wm8580->sysclk[dai->driver->id]);
  446. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  447. switch (ratio) {
  448. case 128:
  449. case 192:
  450. osr = WM8580_DACOSR;
  451. dev_dbg(codec->dev, "Selecting 64x OSR\n");
  452. break;
  453. default:
  454. osr = 0;
  455. dev_dbg(codec->dev, "Selecting 128x OSR\n");
  456. break;
  457. }
  458. snd_soc_update_bits(codec, WM8580_PAIF3, WM8580_DACOSR, osr);
  459. }
  460. snd_soc_update_bits(codec, WM8580_PAIF1 + dai->driver->id,
  461. WM8580_AIF_RATE_MASK | WM8580_AIF_BCLKSEL_MASK,
  462. paifa);
  463. snd_soc_update_bits(codec, WM8580_PAIF3 + dai->driver->id,
  464. WM8580_AIF_LENGTH_MASK, paifb);
  465. return 0;
  466. }
  467. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  468. unsigned int fmt)
  469. {
  470. struct snd_soc_codec *codec = codec_dai->codec;
  471. unsigned int aifa;
  472. unsigned int aifb;
  473. int can_invert_lrclk;
  474. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->driver->id);
  475. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->driver->id);
  476. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  477. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  478. case SND_SOC_DAIFMT_CBS_CFS:
  479. aifa &= ~WM8580_AIF_MS;
  480. break;
  481. case SND_SOC_DAIFMT_CBM_CFM:
  482. aifa |= WM8580_AIF_MS;
  483. break;
  484. default:
  485. return -EINVAL;
  486. }
  487. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  488. case SND_SOC_DAIFMT_I2S:
  489. can_invert_lrclk = 1;
  490. aifb |= WM8580_AIF_FMT_I2S;
  491. break;
  492. case SND_SOC_DAIFMT_RIGHT_J:
  493. can_invert_lrclk = 1;
  494. aifb |= WM8580_AIF_FMT_RIGHTJ;
  495. break;
  496. case SND_SOC_DAIFMT_LEFT_J:
  497. can_invert_lrclk = 1;
  498. aifb |= WM8580_AIF_FMT_LEFTJ;
  499. break;
  500. case SND_SOC_DAIFMT_DSP_A:
  501. can_invert_lrclk = 0;
  502. aifb |= WM8580_AIF_FMT_DSP;
  503. break;
  504. case SND_SOC_DAIFMT_DSP_B:
  505. can_invert_lrclk = 0;
  506. aifb |= WM8580_AIF_FMT_DSP;
  507. aifb |= WM8580_AIF_LRP;
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  513. case SND_SOC_DAIFMT_NB_NF:
  514. break;
  515. case SND_SOC_DAIFMT_IB_IF:
  516. if (!can_invert_lrclk)
  517. return -EINVAL;
  518. aifb |= WM8580_AIF_BCP;
  519. aifb |= WM8580_AIF_LRP;
  520. break;
  521. case SND_SOC_DAIFMT_IB_NF:
  522. aifb |= WM8580_AIF_BCP;
  523. break;
  524. case SND_SOC_DAIFMT_NB_IF:
  525. if (!can_invert_lrclk)
  526. return -EINVAL;
  527. aifb |= WM8580_AIF_LRP;
  528. break;
  529. default:
  530. return -EINVAL;
  531. }
  532. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->driver->id, aifa);
  533. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->driver->id, aifb);
  534. return 0;
  535. }
  536. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  537. int div_id, int div)
  538. {
  539. struct snd_soc_codec *codec = codec_dai->codec;
  540. unsigned int reg;
  541. switch (div_id) {
  542. case WM8580_MCLK:
  543. reg = snd_soc_read(codec, WM8580_PLLB4);
  544. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  545. switch (div) {
  546. case WM8580_CLKSRC_MCLK:
  547. /* Input */
  548. break;
  549. case WM8580_CLKSRC_PLLA:
  550. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  551. break;
  552. case WM8580_CLKSRC_PLLB:
  553. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  554. break;
  555. case WM8580_CLKSRC_OSC:
  556. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. snd_soc_write(codec, WM8580_PLLB4, reg);
  562. break;
  563. case WM8580_CLKOUTSRC:
  564. reg = snd_soc_read(codec, WM8580_PLLB4);
  565. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  566. switch (div) {
  567. case WM8580_CLKSRC_NONE:
  568. break;
  569. case WM8580_CLKSRC_PLLA:
  570. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  571. break;
  572. case WM8580_CLKSRC_PLLB:
  573. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  574. break;
  575. case WM8580_CLKSRC_OSC:
  576. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  577. break;
  578. default:
  579. return -EINVAL;
  580. }
  581. snd_soc_write(codec, WM8580_PLLB4, reg);
  582. break;
  583. default:
  584. return -EINVAL;
  585. }
  586. return 0;
  587. }
  588. static int wm8580_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  589. unsigned int freq, int dir)
  590. {
  591. struct snd_soc_codec *codec = dai->codec;
  592. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  593. int sel, sel_mask, sel_shift;
  594. switch (dai->driver->id) {
  595. case WM8580_DAI_PAIFRX:
  596. sel_mask = 0x3;
  597. sel_shift = 0;
  598. break;
  599. case WM8580_DAI_PAIFTX:
  600. sel_mask = 0xc;
  601. sel_shift = 2;
  602. break;
  603. default:
  604. BUG_ON("Unknown DAI driver ID\n");
  605. return -EINVAL;
  606. }
  607. switch (clk_id) {
  608. case WM8580_CLKSRC_ADCMCLK:
  609. if (dai->id != WM8580_DAI_PAIFTX)
  610. return -EINVAL;
  611. sel = 0 << sel_shift;
  612. break;
  613. case WM8580_CLKSRC_PLLA:
  614. sel = 1 << sel_shift;
  615. break;
  616. case WM8580_CLKSRC_PLLB:
  617. sel = 2 << sel_shift;
  618. break;
  619. case WM8580_CLKSRC_MCLK:
  620. sel = 3 << sel_shift;
  621. break;
  622. default:
  623. dev_err(codec->dev, "Unknown clock %d\n", clk_id);
  624. return -EINVAL;
  625. }
  626. /* We really should validate PLL settings but not yet */
  627. wm8580->sysclk[dai->id] = freq;
  628. return snd_soc_update_bits(codec, WM8580_CLKSEL, sel_mask, sel);
  629. }
  630. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  631. {
  632. struct snd_soc_codec *codec = codec_dai->codec;
  633. unsigned int reg;
  634. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  635. if (mute)
  636. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  637. else
  638. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  639. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  640. return 0;
  641. }
  642. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  643. enum snd_soc_bias_level level)
  644. {
  645. u16 reg;
  646. switch (level) {
  647. case SND_SOC_BIAS_ON:
  648. case SND_SOC_BIAS_PREPARE:
  649. break;
  650. case SND_SOC_BIAS_STANDBY:
  651. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  652. /* Power up and get individual control of the DACs */
  653. reg = snd_soc_read(codec, WM8580_PWRDN1);
  654. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  655. snd_soc_write(codec, WM8580_PWRDN1, reg);
  656. /* Make VMID high impedence */
  657. reg = snd_soc_read(codec, WM8580_ADC_CONTROL1);
  658. reg &= ~0x100;
  659. snd_soc_write(codec, WM8580_ADC_CONTROL1, reg);
  660. }
  661. break;
  662. case SND_SOC_BIAS_OFF:
  663. reg = snd_soc_read(codec, WM8580_PWRDN1);
  664. snd_soc_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  665. break;
  666. }
  667. codec->dapm.bias_level = level;
  668. return 0;
  669. }
  670. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  671. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  672. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  673. .set_sysclk = wm8580_set_sysclk,
  674. .hw_params = wm8580_paif_hw_params,
  675. .set_fmt = wm8580_set_paif_dai_fmt,
  676. .set_clkdiv = wm8580_set_dai_clkdiv,
  677. .set_pll = wm8580_set_dai_pll,
  678. .digital_mute = wm8580_digital_mute,
  679. };
  680. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  681. .set_sysclk = wm8580_set_sysclk,
  682. .hw_params = wm8580_paif_hw_params,
  683. .set_fmt = wm8580_set_paif_dai_fmt,
  684. .set_clkdiv = wm8580_set_dai_clkdiv,
  685. .set_pll = wm8580_set_dai_pll,
  686. };
  687. static struct snd_soc_dai_driver wm8580_dai[] = {
  688. {
  689. .name = "wm8580-hifi-playback",
  690. .id = WM8580_DAI_PAIFRX,
  691. .playback = {
  692. .stream_name = "Playback",
  693. .channels_min = 1,
  694. .channels_max = 6,
  695. .rates = SNDRV_PCM_RATE_8000_192000,
  696. .formats = WM8580_FORMATS,
  697. },
  698. .ops = &wm8580_dai_ops_playback,
  699. },
  700. {
  701. .name = "wm8580-hifi-capture",
  702. .id = WM8580_DAI_PAIFTX,
  703. .capture = {
  704. .stream_name = "Capture",
  705. .channels_min = 2,
  706. .channels_max = 2,
  707. .rates = SNDRV_PCM_RATE_8000_192000,
  708. .formats = WM8580_FORMATS,
  709. },
  710. .ops = &wm8580_dai_ops_capture,
  711. },
  712. };
  713. static int wm8580_probe(struct snd_soc_codec *codec)
  714. {
  715. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  716. int ret = 0,i;
  717. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8580->control_type);
  718. if (ret < 0) {
  719. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  720. return ret;
  721. }
  722. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  723. wm8580->supplies[i].supply = wm8580_supply_names[i];
  724. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  725. wm8580->supplies);
  726. if (ret != 0) {
  727. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  728. return ret;
  729. }
  730. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  731. wm8580->supplies);
  732. if (ret != 0) {
  733. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  734. goto err_regulator_get;
  735. }
  736. /* Get the codec into a known state */
  737. ret = snd_soc_write(codec, WM8580_RESET, 0);
  738. if (ret != 0) {
  739. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  740. goto err_regulator_enable;
  741. }
  742. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  743. snd_soc_add_controls(codec, wm8580_snd_controls,
  744. ARRAY_SIZE(wm8580_snd_controls));
  745. wm8580_add_widgets(codec);
  746. return 0;
  747. err_regulator_enable:
  748. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  749. err_regulator_get:
  750. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  751. return ret;
  752. }
  753. /* power down chip */
  754. static int wm8580_remove(struct snd_soc_codec *codec)
  755. {
  756. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  757. wm8580_set_bias_level(codec, SND_SOC_BIAS_OFF);
  758. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  759. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  760. return 0;
  761. }
  762. static struct snd_soc_codec_driver soc_codec_dev_wm8580 = {
  763. .probe = wm8580_probe,
  764. .remove = wm8580_remove,
  765. .set_bias_level = wm8580_set_bias_level,
  766. .reg_cache_size = ARRAY_SIZE(wm8580_reg),
  767. .reg_word_size = sizeof(u16),
  768. .reg_cache_default = &wm8580_reg,
  769. };
  770. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  771. static int wm8580_i2c_probe(struct i2c_client *i2c,
  772. const struct i2c_device_id *id)
  773. {
  774. struct wm8580_priv *wm8580;
  775. int ret;
  776. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  777. if (wm8580 == NULL)
  778. return -ENOMEM;
  779. i2c_set_clientdata(i2c, wm8580);
  780. wm8580->control_type = SND_SOC_I2C;
  781. ret = snd_soc_register_codec(&i2c->dev,
  782. &soc_codec_dev_wm8580, wm8580_dai, ARRAY_SIZE(wm8580_dai));
  783. if (ret < 0)
  784. kfree(wm8580);
  785. return ret;
  786. }
  787. static int wm8580_i2c_remove(struct i2c_client *client)
  788. {
  789. snd_soc_unregister_codec(&client->dev);
  790. kfree(i2c_get_clientdata(client));
  791. return 0;
  792. }
  793. static const struct i2c_device_id wm8580_i2c_id[] = {
  794. { "wm8580", 0 },
  795. { }
  796. };
  797. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  798. static struct i2c_driver wm8580_i2c_driver = {
  799. .driver = {
  800. .name = "wm8580-codec",
  801. .owner = THIS_MODULE,
  802. },
  803. .probe = wm8580_i2c_probe,
  804. .remove = wm8580_i2c_remove,
  805. .id_table = wm8580_i2c_id,
  806. };
  807. #endif
  808. static int __init wm8580_modinit(void)
  809. {
  810. int ret = 0;
  811. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  812. ret = i2c_add_driver(&wm8580_i2c_driver);
  813. if (ret != 0) {
  814. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  815. }
  816. #endif
  817. return ret;
  818. }
  819. module_init(wm8580_modinit);
  820. static void __exit wm8580_exit(void)
  821. {
  822. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  823. i2c_del_driver(&wm8580_i2c_driver);
  824. #endif
  825. }
  826. module_exit(wm8580_exit);
  827. MODULE_DESCRIPTION("ASoC WM8580 driver");
  828. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  829. MODULE_LICENSE("GPL");