clock-exynos5.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337
  1. /*
  2. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * Clock support for EXYNOS5 SoCs
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/syscore_ops.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <plat/pm.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/sysmmu.h>
  25. #include "common.h"
  26. #ifdef CONFIG_PM_SLEEP
  27. static struct sleep_save exynos5_clock_save[] = {
  28. /* will be implemented */
  29. };
  30. #endif
  31. static struct clk exynos5_clk_sclk_dptxphy = {
  32. .name = "sclk_dptx",
  33. };
  34. static struct clk exynos5_clk_sclk_hdmi24m = {
  35. .name = "sclk_hdmi24m",
  36. .rate = 24000000,
  37. };
  38. static struct clk exynos5_clk_sclk_hdmi27m = {
  39. .name = "sclk_hdmi27m",
  40. .rate = 27000000,
  41. };
  42. static struct clk exynos5_clk_sclk_hdmiphy = {
  43. .name = "sclk_hdmiphy",
  44. };
  45. static struct clk exynos5_clk_sclk_usbphy = {
  46. .name = "sclk_usbphy",
  47. .rate = 48000000,
  48. };
  49. static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  50. {
  51. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
  52. }
  53. static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
  54. {
  55. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
  56. }
  57. static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  58. {
  59. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
  60. }
  61. static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
  62. {
  63. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
  64. }
  65. static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
  66. {
  67. return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
  68. }
  69. static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
  70. {
  71. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
  72. }
  73. static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
  74. {
  75. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
  76. }
  77. static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
  78. {
  79. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
  80. }
  81. static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  82. {
  83. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
  84. }
  85. static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
  86. {
  87. return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
  88. }
  89. static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
  90. {
  91. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
  92. }
  93. static int exynos5_clk_ip_gps_ctrl(struct clk *clk, int enable)
  94. {
  95. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GPS, clk, enable);
  96. }
  97. static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  98. {
  99. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
  100. }
  101. static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
  102. {
  103. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
  104. }
  105. static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
  106. {
  107. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
  108. }
  109. static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
  112. }
  113. static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
  116. }
  117. static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
  120. }
  121. /* Core list of CMU_CPU side */
  122. static struct clksrc_clk exynos5_clk_mout_apll = {
  123. .clk = {
  124. .name = "mout_apll",
  125. },
  126. .sources = &clk_src_apll,
  127. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
  128. };
  129. static struct clksrc_clk exynos5_clk_sclk_apll = {
  130. .clk = {
  131. .name = "sclk_apll",
  132. .parent = &exynos5_clk_mout_apll.clk,
  133. },
  134. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
  135. };
  136. static struct clksrc_clk exynos5_clk_mout_bpll = {
  137. .clk = {
  138. .name = "mout_bpll",
  139. },
  140. .sources = &clk_src_bpll,
  141. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
  142. };
  143. static struct clk *exynos5_clk_src_bpll_user_list[] = {
  144. [0] = &clk_fin_mpll,
  145. [1] = &exynos5_clk_mout_bpll.clk,
  146. };
  147. static struct clksrc_sources exynos5_clk_src_bpll_user = {
  148. .sources = exynos5_clk_src_bpll_user_list,
  149. .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
  150. };
  151. static struct clksrc_clk exynos5_clk_mout_bpll_user = {
  152. .clk = {
  153. .name = "mout_bpll_user",
  154. },
  155. .sources = &exynos5_clk_src_bpll_user,
  156. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
  157. };
  158. static struct clksrc_clk exynos5_clk_mout_cpll = {
  159. .clk = {
  160. .name = "mout_cpll",
  161. },
  162. .sources = &clk_src_cpll,
  163. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
  164. };
  165. static struct clksrc_clk exynos5_clk_mout_epll = {
  166. .clk = {
  167. .name = "mout_epll",
  168. },
  169. .sources = &clk_src_epll,
  170. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
  171. };
  172. struct clksrc_clk exynos5_clk_mout_mpll = {
  173. .clk = {
  174. .name = "mout_mpll",
  175. },
  176. .sources = &clk_src_mpll,
  177. .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
  178. };
  179. static struct clk *exynos_clkset_vpllsrc_list[] = {
  180. [0] = &clk_fin_vpll,
  181. [1] = &exynos5_clk_sclk_hdmi27m,
  182. };
  183. static struct clksrc_sources exynos5_clkset_vpllsrc = {
  184. .sources = exynos_clkset_vpllsrc_list,
  185. .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
  186. };
  187. static struct clksrc_clk exynos5_clk_vpllsrc = {
  188. .clk = {
  189. .name = "vpll_src",
  190. .enable = exynos5_clksrc_mask_top_ctrl,
  191. .ctrlbit = (1 << 0),
  192. },
  193. .sources = &exynos5_clkset_vpllsrc,
  194. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
  195. };
  196. static struct clk *exynos5_clkset_sclk_vpll_list[] = {
  197. [0] = &exynos5_clk_vpllsrc.clk,
  198. [1] = &clk_fout_vpll,
  199. };
  200. static struct clksrc_sources exynos5_clkset_sclk_vpll = {
  201. .sources = exynos5_clkset_sclk_vpll_list,
  202. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
  203. };
  204. static struct clksrc_clk exynos5_clk_sclk_vpll = {
  205. .clk = {
  206. .name = "sclk_vpll",
  207. },
  208. .sources = &exynos5_clkset_sclk_vpll,
  209. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
  210. };
  211. static struct clksrc_clk exynos5_clk_sclk_pixel = {
  212. .clk = {
  213. .name = "sclk_pixel",
  214. .parent = &exynos5_clk_sclk_vpll.clk,
  215. },
  216. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
  217. };
  218. static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
  219. [0] = &exynos5_clk_sclk_pixel.clk,
  220. [1] = &exynos5_clk_sclk_hdmiphy,
  221. };
  222. static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
  223. .sources = exynos5_clkset_sclk_hdmi_list,
  224. .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
  225. };
  226. static struct clksrc_clk exynos5_clk_sclk_hdmi = {
  227. .clk = {
  228. .name = "sclk_hdmi",
  229. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  230. .ctrlbit = (1 << 20),
  231. },
  232. .sources = &exynos5_clkset_sclk_hdmi,
  233. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
  234. };
  235. static struct clksrc_clk *exynos5_sclk_tv[] = {
  236. &exynos5_clk_sclk_pixel,
  237. &exynos5_clk_sclk_hdmi,
  238. };
  239. static struct clk *exynos5_clk_src_mpll_user_list[] = {
  240. [0] = &clk_fin_mpll,
  241. [1] = &exynos5_clk_mout_mpll.clk,
  242. };
  243. static struct clksrc_sources exynos5_clk_src_mpll_user = {
  244. .sources = exynos5_clk_src_mpll_user_list,
  245. .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
  246. };
  247. static struct clksrc_clk exynos5_clk_mout_mpll_user = {
  248. .clk = {
  249. .name = "mout_mpll_user",
  250. },
  251. .sources = &exynos5_clk_src_mpll_user,
  252. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
  253. };
  254. static struct clk *exynos5_clkset_mout_cpu_list[] = {
  255. [0] = &exynos5_clk_mout_apll.clk,
  256. [1] = &exynos5_clk_mout_mpll.clk,
  257. };
  258. static struct clksrc_sources exynos5_clkset_mout_cpu = {
  259. .sources = exynos5_clkset_mout_cpu_list,
  260. .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
  261. };
  262. static struct clksrc_clk exynos5_clk_mout_cpu = {
  263. .clk = {
  264. .name = "mout_cpu",
  265. },
  266. .sources = &exynos5_clkset_mout_cpu,
  267. .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
  268. };
  269. static struct clksrc_clk exynos5_clk_dout_armclk = {
  270. .clk = {
  271. .name = "dout_armclk",
  272. .parent = &exynos5_clk_mout_cpu.clk,
  273. },
  274. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
  275. };
  276. static struct clksrc_clk exynos5_clk_dout_arm2clk = {
  277. .clk = {
  278. .name = "dout_arm2clk",
  279. .parent = &exynos5_clk_dout_armclk.clk,
  280. },
  281. .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
  282. };
  283. static struct clk exynos5_clk_armclk = {
  284. .name = "armclk",
  285. .parent = &exynos5_clk_dout_arm2clk.clk,
  286. };
  287. /* Core list of CMU_CDREX side */
  288. static struct clk *exynos5_clkset_cdrex_list[] = {
  289. [0] = &exynos5_clk_mout_mpll.clk,
  290. [1] = &exynos5_clk_mout_bpll.clk,
  291. };
  292. static struct clksrc_sources exynos5_clkset_cdrex = {
  293. .sources = exynos5_clkset_cdrex_list,
  294. .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
  295. };
  296. static struct clksrc_clk exynos5_clk_cdrex = {
  297. .clk = {
  298. .name = "clk_cdrex",
  299. },
  300. .sources = &exynos5_clkset_cdrex,
  301. .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
  302. .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
  303. };
  304. static struct clksrc_clk exynos5_clk_aclk_acp = {
  305. .clk = {
  306. .name = "aclk_acp",
  307. .parent = &exynos5_clk_mout_mpll.clk,
  308. },
  309. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
  310. };
  311. static struct clksrc_clk exynos5_clk_pclk_acp = {
  312. .clk = {
  313. .name = "pclk_acp",
  314. .parent = &exynos5_clk_aclk_acp.clk,
  315. },
  316. .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
  317. };
  318. /* Core list of CMU_TOP side */
  319. struct clk *exynos5_clkset_aclk_top_list[] = {
  320. [0] = &exynos5_clk_mout_mpll_user.clk,
  321. [1] = &exynos5_clk_mout_bpll_user.clk,
  322. };
  323. struct clksrc_sources exynos5_clkset_aclk = {
  324. .sources = exynos5_clkset_aclk_top_list,
  325. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
  326. };
  327. static struct clksrc_clk exynos5_clk_aclk_400 = {
  328. .clk = {
  329. .name = "aclk_400",
  330. },
  331. .sources = &exynos5_clkset_aclk,
  332. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  333. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  334. };
  335. struct clk *exynos5_clkset_aclk_333_166_list[] = {
  336. [0] = &exynos5_clk_mout_cpll.clk,
  337. [1] = &exynos5_clk_mout_mpll_user.clk,
  338. };
  339. struct clksrc_sources exynos5_clkset_aclk_333_166 = {
  340. .sources = exynos5_clkset_aclk_333_166_list,
  341. .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
  342. };
  343. static struct clksrc_clk exynos5_clk_aclk_333 = {
  344. .clk = {
  345. .name = "aclk_333",
  346. },
  347. .sources = &exynos5_clkset_aclk_333_166,
  348. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
  349. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
  350. };
  351. static struct clksrc_clk exynos5_clk_aclk_166 = {
  352. .clk = {
  353. .name = "aclk_166",
  354. },
  355. .sources = &exynos5_clkset_aclk_333_166,
  356. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
  357. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
  358. };
  359. static struct clksrc_clk exynos5_clk_aclk_266 = {
  360. .clk = {
  361. .name = "aclk_266",
  362. .parent = &exynos5_clk_mout_mpll_user.clk,
  363. },
  364. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
  365. };
  366. static struct clksrc_clk exynos5_clk_aclk_200 = {
  367. .clk = {
  368. .name = "aclk_200",
  369. },
  370. .sources = &exynos5_clkset_aclk,
  371. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
  372. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
  373. };
  374. static struct clksrc_clk exynos5_clk_aclk_66_pre = {
  375. .clk = {
  376. .name = "aclk_66_pre",
  377. .parent = &exynos5_clk_mout_mpll_user.clk,
  378. },
  379. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
  380. };
  381. static struct clksrc_clk exynos5_clk_aclk_66 = {
  382. .clk = {
  383. .name = "aclk_66",
  384. .parent = &exynos5_clk_aclk_66_pre.clk,
  385. },
  386. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
  387. };
  388. static struct clk exynos5_init_clocks_off[] = {
  389. {
  390. .name = "timers",
  391. .parent = &exynos5_clk_aclk_66.clk,
  392. .enable = exynos5_clk_ip_peric_ctrl,
  393. .ctrlbit = (1 << 24),
  394. }, {
  395. .name = "rtc",
  396. .parent = &exynos5_clk_aclk_66.clk,
  397. .enable = exynos5_clk_ip_peris_ctrl,
  398. .ctrlbit = (1 << 20),
  399. }, {
  400. .name = "hsmmc",
  401. .devname = "exynos4-sdhci.0",
  402. .parent = &exynos5_clk_aclk_200.clk,
  403. .enable = exynos5_clk_ip_fsys_ctrl,
  404. .ctrlbit = (1 << 12),
  405. }, {
  406. .name = "hsmmc",
  407. .devname = "exynos4-sdhci.1",
  408. .parent = &exynos5_clk_aclk_200.clk,
  409. .enable = exynos5_clk_ip_fsys_ctrl,
  410. .ctrlbit = (1 << 13),
  411. }, {
  412. .name = "hsmmc",
  413. .devname = "exynos4-sdhci.2",
  414. .parent = &exynos5_clk_aclk_200.clk,
  415. .enable = exynos5_clk_ip_fsys_ctrl,
  416. .ctrlbit = (1 << 14),
  417. }, {
  418. .name = "hsmmc",
  419. .devname = "exynos4-sdhci.3",
  420. .parent = &exynos5_clk_aclk_200.clk,
  421. .enable = exynos5_clk_ip_fsys_ctrl,
  422. .ctrlbit = (1 << 15),
  423. }, {
  424. .name = "dwmci",
  425. .parent = &exynos5_clk_aclk_200.clk,
  426. .enable = exynos5_clk_ip_fsys_ctrl,
  427. .ctrlbit = (1 << 16),
  428. }, {
  429. .name = "sata",
  430. .devname = "ahci",
  431. .enable = exynos5_clk_ip_fsys_ctrl,
  432. .ctrlbit = (1 << 6),
  433. }, {
  434. .name = "sata_phy",
  435. .enable = exynos5_clk_ip_fsys_ctrl,
  436. .ctrlbit = (1 << 24),
  437. }, {
  438. .name = "sata_phy_i2c",
  439. .enable = exynos5_clk_ip_fsys_ctrl,
  440. .ctrlbit = (1 << 25),
  441. }, {
  442. .name = "mfc",
  443. .devname = "s5p-mfc",
  444. .enable = exynos5_clk_ip_mfc_ctrl,
  445. .ctrlbit = (1 << 0),
  446. }, {
  447. .name = "hdmi",
  448. .devname = "exynos4-hdmi",
  449. .enable = exynos5_clk_ip_disp1_ctrl,
  450. .ctrlbit = (1 << 6),
  451. }, {
  452. .name = "mixer",
  453. .devname = "s5p-mixer",
  454. .enable = exynos5_clk_ip_disp1_ctrl,
  455. .ctrlbit = (1 << 5),
  456. }, {
  457. .name = "jpeg",
  458. .enable = exynos5_clk_ip_gen_ctrl,
  459. .ctrlbit = (1 << 2),
  460. }, {
  461. .name = "dsim0",
  462. .enable = exynos5_clk_ip_disp1_ctrl,
  463. .ctrlbit = (1 << 3),
  464. }, {
  465. .name = "iis",
  466. .devname = "samsung-i2s.1",
  467. .enable = exynos5_clk_ip_peric_ctrl,
  468. .ctrlbit = (1 << 20),
  469. }, {
  470. .name = "iis",
  471. .devname = "samsung-i2s.2",
  472. .enable = exynos5_clk_ip_peric_ctrl,
  473. .ctrlbit = (1 << 21),
  474. }, {
  475. .name = "pcm",
  476. .devname = "samsung-pcm.1",
  477. .enable = exynos5_clk_ip_peric_ctrl,
  478. .ctrlbit = (1 << 22),
  479. }, {
  480. .name = "pcm",
  481. .devname = "samsung-pcm.2",
  482. .enable = exynos5_clk_ip_peric_ctrl,
  483. .ctrlbit = (1 << 23),
  484. }, {
  485. .name = "spdif",
  486. .devname = "samsung-spdif",
  487. .enable = exynos5_clk_ip_peric_ctrl,
  488. .ctrlbit = (1 << 26),
  489. }, {
  490. .name = "ac97",
  491. .devname = "samsung-ac97",
  492. .enable = exynos5_clk_ip_peric_ctrl,
  493. .ctrlbit = (1 << 27),
  494. }, {
  495. .name = "usbhost",
  496. .enable = exynos5_clk_ip_fsys_ctrl ,
  497. .ctrlbit = (1 << 18),
  498. }, {
  499. .name = "usbotg",
  500. .enable = exynos5_clk_ip_fsys_ctrl,
  501. .ctrlbit = (1 << 7),
  502. }, {
  503. .name = "gps",
  504. .enable = exynos5_clk_ip_gps_ctrl,
  505. .ctrlbit = ((1 << 3) | (1 << 2) | (1 << 0)),
  506. }, {
  507. .name = "nfcon",
  508. .enable = exynos5_clk_ip_fsys_ctrl,
  509. .ctrlbit = (1 << 22),
  510. }, {
  511. .name = "iop",
  512. .enable = exynos5_clk_ip_fsys_ctrl,
  513. .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
  514. }, {
  515. .name = "core_iop",
  516. .enable = exynos5_clk_ip_core_ctrl,
  517. .ctrlbit = ((1 << 21) | (1 << 3)),
  518. }, {
  519. .name = "mcu_iop",
  520. .enable = exynos5_clk_ip_fsys_ctrl,
  521. .ctrlbit = (1 << 0),
  522. }, {
  523. .name = "i2c",
  524. .devname = "s3c2440-i2c.0",
  525. .parent = &exynos5_clk_aclk_66.clk,
  526. .enable = exynos5_clk_ip_peric_ctrl,
  527. .ctrlbit = (1 << 6),
  528. }, {
  529. .name = "i2c",
  530. .devname = "s3c2440-i2c.1",
  531. .parent = &exynos5_clk_aclk_66.clk,
  532. .enable = exynos5_clk_ip_peric_ctrl,
  533. .ctrlbit = (1 << 7),
  534. }, {
  535. .name = "i2c",
  536. .devname = "s3c2440-i2c.2",
  537. .parent = &exynos5_clk_aclk_66.clk,
  538. .enable = exynos5_clk_ip_peric_ctrl,
  539. .ctrlbit = (1 << 8),
  540. }, {
  541. .name = "i2c",
  542. .devname = "s3c2440-i2c.3",
  543. .parent = &exynos5_clk_aclk_66.clk,
  544. .enable = exynos5_clk_ip_peric_ctrl,
  545. .ctrlbit = (1 << 9),
  546. }, {
  547. .name = "i2c",
  548. .devname = "s3c2440-i2c.4",
  549. .parent = &exynos5_clk_aclk_66.clk,
  550. .enable = exynos5_clk_ip_peric_ctrl,
  551. .ctrlbit = (1 << 10),
  552. }, {
  553. .name = "i2c",
  554. .devname = "s3c2440-i2c.5",
  555. .parent = &exynos5_clk_aclk_66.clk,
  556. .enable = exynos5_clk_ip_peric_ctrl,
  557. .ctrlbit = (1 << 11),
  558. }, {
  559. .name = "i2c",
  560. .devname = "s3c2440-i2c.6",
  561. .parent = &exynos5_clk_aclk_66.clk,
  562. .enable = exynos5_clk_ip_peric_ctrl,
  563. .ctrlbit = (1 << 12),
  564. }, {
  565. .name = "i2c",
  566. .devname = "s3c2440-i2c.7",
  567. .parent = &exynos5_clk_aclk_66.clk,
  568. .enable = exynos5_clk_ip_peric_ctrl,
  569. .ctrlbit = (1 << 13),
  570. }, {
  571. .name = "i2c",
  572. .devname = "s3c2440-hdmiphy-i2c",
  573. .parent = &exynos5_clk_aclk_66.clk,
  574. .enable = exynos5_clk_ip_peric_ctrl,
  575. .ctrlbit = (1 << 14),
  576. }, {
  577. .name = SYSMMU_CLOCK_NAME,
  578. .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
  579. .enable = &exynos5_clk_ip_mfc_ctrl,
  580. .ctrlbit = (1 << 1),
  581. }, {
  582. .name = SYSMMU_CLOCK_NAME,
  583. .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
  584. .enable = &exynos5_clk_ip_mfc_ctrl,
  585. .ctrlbit = (1 << 2),
  586. }, {
  587. .name = SYSMMU_CLOCK_NAME,
  588. .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
  589. .enable = &exynos5_clk_ip_disp1_ctrl,
  590. .ctrlbit = (1 << 9)
  591. }, {
  592. .name = SYSMMU_CLOCK_NAME,
  593. .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
  594. .enable = &exynos5_clk_ip_gen_ctrl,
  595. .ctrlbit = (1 << 7),
  596. }, {
  597. .name = SYSMMU_CLOCK_NAME,
  598. .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
  599. .enable = &exynos5_clk_ip_gen_ctrl,
  600. .ctrlbit = (1 << 6)
  601. }, {
  602. .name = SYSMMU_CLOCK_NAME,
  603. .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
  604. .enable = &exynos5_clk_ip_gscl_ctrl,
  605. .ctrlbit = (1 << 7),
  606. }, {
  607. .name = SYSMMU_CLOCK_NAME,
  608. .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
  609. .enable = &exynos5_clk_ip_gscl_ctrl,
  610. .ctrlbit = (1 << 8),
  611. }, {
  612. .name = SYSMMU_CLOCK_NAME,
  613. .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
  614. .enable = &exynos5_clk_ip_gscl_ctrl,
  615. .ctrlbit = (1 << 9),
  616. }, {
  617. .name = SYSMMU_CLOCK_NAME,
  618. .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
  619. .enable = &exynos5_clk_ip_gscl_ctrl,
  620. .ctrlbit = (1 << 10),
  621. }, {
  622. .name = SYSMMU_CLOCK_NAME,
  623. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  624. .enable = &exynos5_clk_ip_isp0_ctrl,
  625. .ctrlbit = (0x3F << 8),
  626. }, {
  627. .name = SYSMMU_CLOCK_NAME2,
  628. .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
  629. .enable = &exynos5_clk_ip_isp1_ctrl,
  630. .ctrlbit = (0xF << 4),
  631. }, {
  632. .name = SYSMMU_CLOCK_NAME,
  633. .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
  634. .enable = &exynos5_clk_ip_gscl_ctrl,
  635. .ctrlbit = (1 << 11),
  636. }, {
  637. .name = SYSMMU_CLOCK_NAME,
  638. .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
  639. .enable = &exynos5_clk_ip_gscl_ctrl,
  640. .ctrlbit = (1 << 12),
  641. }, {
  642. .name = SYSMMU_CLOCK_NAME,
  643. .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
  644. .enable = &exynos5_clk_ip_acp_ctrl,
  645. .ctrlbit = (1 << 7)
  646. }
  647. };
  648. static struct clk exynos5_init_clocks_on[] = {
  649. {
  650. .name = "uart",
  651. .devname = "s5pv210-uart.0",
  652. .enable = exynos5_clk_ip_peric_ctrl,
  653. .ctrlbit = (1 << 0),
  654. }, {
  655. .name = "uart",
  656. .devname = "s5pv210-uart.1",
  657. .enable = exynos5_clk_ip_peric_ctrl,
  658. .ctrlbit = (1 << 1),
  659. }, {
  660. .name = "uart",
  661. .devname = "s5pv210-uart.2",
  662. .enable = exynos5_clk_ip_peric_ctrl,
  663. .ctrlbit = (1 << 2),
  664. }, {
  665. .name = "uart",
  666. .devname = "s5pv210-uart.3",
  667. .enable = exynos5_clk_ip_peric_ctrl,
  668. .ctrlbit = (1 << 3),
  669. }, {
  670. .name = "uart",
  671. .devname = "s5pv210-uart.4",
  672. .enable = exynos5_clk_ip_peric_ctrl,
  673. .ctrlbit = (1 << 4),
  674. }, {
  675. .name = "uart",
  676. .devname = "s5pv210-uart.5",
  677. .enable = exynos5_clk_ip_peric_ctrl,
  678. .ctrlbit = (1 << 5),
  679. }
  680. };
  681. static struct clk exynos5_clk_pdma0 = {
  682. .name = "dma",
  683. .devname = "dma-pl330.0",
  684. .enable = exynos5_clk_ip_fsys_ctrl,
  685. .ctrlbit = (1 << 1),
  686. };
  687. static struct clk exynos5_clk_pdma1 = {
  688. .name = "dma",
  689. .devname = "dma-pl330.1",
  690. .enable = exynos5_clk_ip_fsys_ctrl,
  691. .ctrlbit = (1 << 2),
  692. };
  693. static struct clk exynos5_clk_mdma1 = {
  694. .name = "dma",
  695. .devname = "dma-pl330.2",
  696. .enable = exynos5_clk_ip_gen_ctrl,
  697. .ctrlbit = (1 << 4),
  698. };
  699. struct clk *exynos5_clkset_group_list[] = {
  700. [0] = &clk_ext_xtal_mux,
  701. [1] = NULL,
  702. [2] = &exynos5_clk_sclk_hdmi24m,
  703. [3] = &exynos5_clk_sclk_dptxphy,
  704. [4] = &exynos5_clk_sclk_usbphy,
  705. [5] = &exynos5_clk_sclk_hdmiphy,
  706. [6] = &exynos5_clk_mout_mpll_user.clk,
  707. [7] = &exynos5_clk_mout_epll.clk,
  708. [8] = &exynos5_clk_sclk_vpll.clk,
  709. [9] = &exynos5_clk_mout_cpll.clk,
  710. };
  711. struct clksrc_sources exynos5_clkset_group = {
  712. .sources = exynos5_clkset_group_list,
  713. .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
  714. };
  715. /* Possible clock sources for aclk_266_gscl_sub Mux */
  716. static struct clk *clk_src_gscl_266_list[] = {
  717. [0] = &clk_ext_xtal_mux,
  718. [1] = &exynos5_clk_aclk_266.clk,
  719. };
  720. static struct clksrc_sources clk_src_gscl_266 = {
  721. .sources = clk_src_gscl_266_list,
  722. .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
  723. };
  724. static struct clksrc_clk exynos5_clk_dout_mmc0 = {
  725. .clk = {
  726. .name = "dout_mmc0",
  727. },
  728. .sources = &exynos5_clkset_group,
  729. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
  730. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  731. };
  732. static struct clksrc_clk exynos5_clk_dout_mmc1 = {
  733. .clk = {
  734. .name = "dout_mmc1",
  735. },
  736. .sources = &exynos5_clkset_group,
  737. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
  738. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  739. };
  740. static struct clksrc_clk exynos5_clk_dout_mmc2 = {
  741. .clk = {
  742. .name = "dout_mmc2",
  743. },
  744. .sources = &exynos5_clkset_group,
  745. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
  746. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  747. };
  748. static struct clksrc_clk exynos5_clk_dout_mmc3 = {
  749. .clk = {
  750. .name = "dout_mmc3",
  751. },
  752. .sources = &exynos5_clkset_group,
  753. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
  754. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  755. };
  756. static struct clksrc_clk exynos5_clk_dout_mmc4 = {
  757. .clk = {
  758. .name = "dout_mmc4",
  759. },
  760. .sources = &exynos5_clkset_group,
  761. .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
  762. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  763. };
  764. static struct clksrc_clk exynos5_clk_sclk_uart0 = {
  765. .clk = {
  766. .name = "uclk1",
  767. .devname = "exynos4210-uart.0",
  768. .enable = exynos5_clksrc_mask_peric0_ctrl,
  769. .ctrlbit = (1 << 0),
  770. },
  771. .sources = &exynos5_clkset_group,
  772. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
  773. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
  774. };
  775. static struct clksrc_clk exynos5_clk_sclk_uart1 = {
  776. .clk = {
  777. .name = "uclk1",
  778. .devname = "exynos4210-uart.1",
  779. .enable = exynos5_clksrc_mask_peric0_ctrl,
  780. .ctrlbit = (1 << 4),
  781. },
  782. .sources = &exynos5_clkset_group,
  783. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
  784. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
  785. };
  786. static struct clksrc_clk exynos5_clk_sclk_uart2 = {
  787. .clk = {
  788. .name = "uclk1",
  789. .devname = "exynos4210-uart.2",
  790. .enable = exynos5_clksrc_mask_peric0_ctrl,
  791. .ctrlbit = (1 << 8),
  792. },
  793. .sources = &exynos5_clkset_group,
  794. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
  795. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
  796. };
  797. static struct clksrc_clk exynos5_clk_sclk_uart3 = {
  798. .clk = {
  799. .name = "uclk1",
  800. .devname = "exynos4210-uart.3",
  801. .enable = exynos5_clksrc_mask_peric0_ctrl,
  802. .ctrlbit = (1 << 12),
  803. },
  804. .sources = &exynos5_clkset_group,
  805. .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
  806. .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
  807. };
  808. static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
  809. .clk = {
  810. .name = "sclk_mmc",
  811. .devname = "exynos4-sdhci.0",
  812. .parent = &exynos5_clk_dout_mmc0.clk,
  813. .enable = exynos5_clksrc_mask_fsys_ctrl,
  814. .ctrlbit = (1 << 0),
  815. },
  816. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  817. };
  818. static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
  819. .clk = {
  820. .name = "sclk_mmc",
  821. .devname = "exynos4-sdhci.1",
  822. .parent = &exynos5_clk_dout_mmc1.clk,
  823. .enable = exynos5_clksrc_mask_fsys_ctrl,
  824. .ctrlbit = (1 << 4),
  825. },
  826. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  827. };
  828. static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
  829. .clk = {
  830. .name = "sclk_mmc",
  831. .devname = "exynos4-sdhci.2",
  832. .parent = &exynos5_clk_dout_mmc2.clk,
  833. .enable = exynos5_clksrc_mask_fsys_ctrl,
  834. .ctrlbit = (1 << 8),
  835. },
  836. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  837. };
  838. static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
  839. .clk = {
  840. .name = "sclk_mmc",
  841. .devname = "exynos4-sdhci.3",
  842. .parent = &exynos5_clk_dout_mmc3.clk,
  843. .enable = exynos5_clksrc_mask_fsys_ctrl,
  844. .ctrlbit = (1 << 12),
  845. },
  846. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  847. };
  848. static struct clksrc_clk exynos5_clksrcs[] = {
  849. {
  850. .clk = {
  851. .name = "sclk_dwmci",
  852. .parent = &exynos5_clk_dout_mmc4.clk,
  853. .enable = exynos5_clksrc_mask_fsys_ctrl,
  854. .ctrlbit = (1 << 16),
  855. },
  856. .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  857. }, {
  858. .clk = {
  859. .name = "sclk_fimd",
  860. .devname = "s3cfb.1",
  861. .enable = exynos5_clksrc_mask_disp1_0_ctrl,
  862. .ctrlbit = (1 << 0),
  863. },
  864. .sources = &exynos5_clkset_group,
  865. .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
  866. .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
  867. }, {
  868. .clk = {
  869. .name = "aclk_266_gscl",
  870. },
  871. .sources = &clk_src_gscl_266,
  872. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
  873. }, {
  874. .clk = {
  875. .name = "sclk_g3d",
  876. .devname = "mali-t604.0",
  877. .enable = exynos5_clk_block_ctrl,
  878. .ctrlbit = (1 << 1),
  879. },
  880. .sources = &exynos5_clkset_aclk,
  881. .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
  882. .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
  883. }, {
  884. .clk = {
  885. .name = "sclk_gscl_wrap",
  886. .devname = "s5p-mipi-csis.0",
  887. .enable = exynos5_clksrc_mask_gscl_ctrl,
  888. .ctrlbit = (1 << 24),
  889. },
  890. .sources = &exynos5_clkset_group,
  891. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
  892. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
  893. }, {
  894. .clk = {
  895. .name = "sclk_gscl_wrap",
  896. .devname = "s5p-mipi-csis.1",
  897. .enable = exynos5_clksrc_mask_gscl_ctrl,
  898. .ctrlbit = (1 << 28),
  899. },
  900. .sources = &exynos5_clkset_group,
  901. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
  902. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
  903. }, {
  904. .clk = {
  905. .name = "sclk_cam0",
  906. .enable = exynos5_clksrc_mask_gscl_ctrl,
  907. .ctrlbit = (1 << 16),
  908. },
  909. .sources = &exynos5_clkset_group,
  910. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
  911. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
  912. }, {
  913. .clk = {
  914. .name = "sclk_cam1",
  915. .enable = exynos5_clksrc_mask_gscl_ctrl,
  916. .ctrlbit = (1 << 20),
  917. },
  918. .sources = &exynos5_clkset_group,
  919. .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
  920. .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
  921. }, {
  922. .clk = {
  923. .name = "sclk_jpeg",
  924. .parent = &exynos5_clk_mout_cpll.clk,
  925. },
  926. .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
  927. },
  928. };
  929. /* Clock initialization code */
  930. static struct clksrc_clk *exynos5_sysclks[] = {
  931. &exynos5_clk_mout_apll,
  932. &exynos5_clk_sclk_apll,
  933. &exynos5_clk_mout_bpll,
  934. &exynos5_clk_mout_bpll_user,
  935. &exynos5_clk_mout_cpll,
  936. &exynos5_clk_mout_epll,
  937. &exynos5_clk_mout_mpll,
  938. &exynos5_clk_mout_mpll_user,
  939. &exynos5_clk_vpllsrc,
  940. &exynos5_clk_sclk_vpll,
  941. &exynos5_clk_mout_cpu,
  942. &exynos5_clk_dout_armclk,
  943. &exynos5_clk_dout_arm2clk,
  944. &exynos5_clk_cdrex,
  945. &exynos5_clk_aclk_400,
  946. &exynos5_clk_aclk_333,
  947. &exynos5_clk_aclk_266,
  948. &exynos5_clk_aclk_200,
  949. &exynos5_clk_aclk_166,
  950. &exynos5_clk_aclk_66_pre,
  951. &exynos5_clk_aclk_66,
  952. &exynos5_clk_dout_mmc0,
  953. &exynos5_clk_dout_mmc1,
  954. &exynos5_clk_dout_mmc2,
  955. &exynos5_clk_dout_mmc3,
  956. &exynos5_clk_dout_mmc4,
  957. &exynos5_clk_aclk_acp,
  958. &exynos5_clk_pclk_acp,
  959. };
  960. static struct clk *exynos5_clk_cdev[] = {
  961. &exynos5_clk_pdma0,
  962. &exynos5_clk_pdma1,
  963. &exynos5_clk_mdma1,
  964. };
  965. static struct clksrc_clk *exynos5_clksrc_cdev[] = {
  966. &exynos5_clk_sclk_uart0,
  967. &exynos5_clk_sclk_uart1,
  968. &exynos5_clk_sclk_uart2,
  969. &exynos5_clk_sclk_uart3,
  970. &exynos5_clk_sclk_mmc0,
  971. &exynos5_clk_sclk_mmc1,
  972. &exynos5_clk_sclk_mmc2,
  973. &exynos5_clk_sclk_mmc3,
  974. };
  975. static struct clk_lookup exynos5_clk_lookup[] = {
  976. CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
  977. CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
  978. CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
  979. CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
  980. CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
  981. CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
  982. CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
  983. CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
  984. CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
  985. CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
  986. CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
  987. };
  988. static unsigned long exynos5_epll_get_rate(struct clk *clk)
  989. {
  990. return clk->rate;
  991. }
  992. static struct clk *exynos5_clks[] __initdata = {
  993. &exynos5_clk_sclk_hdmi27m,
  994. &exynos5_clk_sclk_hdmiphy,
  995. &clk_fout_bpll,
  996. &clk_fout_cpll,
  997. &exynos5_clk_armclk,
  998. };
  999. static u32 epll_div[][6] = {
  1000. { 192000000, 0, 48, 3, 1, 0 },
  1001. { 180000000, 0, 45, 3, 1, 0 },
  1002. { 73728000, 1, 73, 3, 3, 47710 },
  1003. { 67737600, 1, 90, 4, 3, 20762 },
  1004. { 49152000, 0, 49, 3, 3, 9961 },
  1005. { 45158400, 0, 45, 3, 3, 10381 },
  1006. { 180633600, 0, 45, 3, 1, 10381 },
  1007. };
  1008. static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
  1009. {
  1010. unsigned int epll_con, epll_con_k;
  1011. unsigned int i;
  1012. unsigned int tmp;
  1013. unsigned int epll_rate;
  1014. unsigned int locktime;
  1015. unsigned int lockcnt;
  1016. /* Return if nothing changed */
  1017. if (clk->rate == rate)
  1018. return 0;
  1019. if (clk->parent)
  1020. epll_rate = clk_get_rate(clk->parent);
  1021. else
  1022. epll_rate = clk_ext_xtal_mux.rate;
  1023. if (epll_rate != 24000000) {
  1024. pr_err("Invalid Clock : recommended clock is 24MHz.\n");
  1025. return -EINVAL;
  1026. }
  1027. epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
  1028. epll_con &= ~(0x1 << 27 | \
  1029. PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
  1030. PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
  1031. PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  1032. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  1033. if (epll_div[i][0] == rate) {
  1034. epll_con_k = epll_div[i][5] << 0;
  1035. epll_con |= epll_div[i][1] << 27;
  1036. epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
  1037. epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
  1038. epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
  1039. break;
  1040. }
  1041. }
  1042. if (i == ARRAY_SIZE(epll_div)) {
  1043. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
  1044. __func__);
  1045. return -EINVAL;
  1046. }
  1047. epll_rate /= 1000000;
  1048. /* 3000 max_cycls : specification data */
  1049. locktime = 3000 / epll_rate * epll_div[i][3];
  1050. lockcnt = locktime * 10000 / (10000 / epll_rate);
  1051. __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
  1052. __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
  1053. __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
  1054. do {
  1055. tmp = __raw_readl(EXYNOS5_EPLL_CON0);
  1056. } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
  1057. clk->rate = rate;
  1058. return 0;
  1059. }
  1060. static struct clk_ops exynos5_epll_ops = {
  1061. .get_rate = exynos5_epll_get_rate,
  1062. .set_rate = exynos5_epll_set_rate,
  1063. };
  1064. static int xtal_rate;
  1065. static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
  1066. {
  1067. return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
  1068. }
  1069. static struct clk_ops exynos5_fout_apll_ops = {
  1070. .get_rate = exynos5_fout_apll_get_rate,
  1071. };
  1072. #ifdef CONFIG_PM
  1073. static int exynos5_clock_suspend(void)
  1074. {
  1075. s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1076. return 0;
  1077. }
  1078. static void exynos5_clock_resume(void)
  1079. {
  1080. s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
  1081. }
  1082. #else
  1083. #define exynos5_clock_suspend NULL
  1084. #define exynos5_clock_resume NULL
  1085. #endif
  1086. struct syscore_ops exynos5_clock_syscore_ops = {
  1087. .suspend = exynos5_clock_suspend,
  1088. .resume = exynos5_clock_resume,
  1089. };
  1090. void __init_or_cpufreq exynos5_setup_clocks(void)
  1091. {
  1092. struct clk *xtal_clk;
  1093. unsigned long apll;
  1094. unsigned long bpll;
  1095. unsigned long cpll;
  1096. unsigned long mpll;
  1097. unsigned long epll;
  1098. unsigned long vpll;
  1099. unsigned long vpllsrc;
  1100. unsigned long xtal;
  1101. unsigned long armclk;
  1102. unsigned long mout_cdrex;
  1103. unsigned long aclk_400;
  1104. unsigned long aclk_333;
  1105. unsigned long aclk_266;
  1106. unsigned long aclk_200;
  1107. unsigned long aclk_166;
  1108. unsigned long aclk_66;
  1109. unsigned int ptr;
  1110. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1111. xtal_clk = clk_get(NULL, "xtal");
  1112. BUG_ON(IS_ERR(xtal_clk));
  1113. xtal = clk_get_rate(xtal_clk);
  1114. xtal_rate = xtal;
  1115. clk_put(xtal_clk);
  1116. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1117. apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
  1118. bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
  1119. cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
  1120. mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
  1121. epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
  1122. __raw_readl(EXYNOS5_EPLL_CON1));
  1123. vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
  1124. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
  1125. __raw_readl(EXYNOS5_VPLL_CON1));
  1126. clk_fout_apll.ops = &exynos5_fout_apll_ops;
  1127. clk_fout_bpll.rate = bpll;
  1128. clk_fout_cpll.rate = cpll;
  1129. clk_fout_mpll.rate = mpll;
  1130. clk_fout_epll.rate = epll;
  1131. clk_fout_vpll.rate = vpll;
  1132. printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
  1133. "M=%ld, E=%ld V=%ld",
  1134. apll, bpll, cpll, mpll, epll, vpll);
  1135. armclk = clk_get_rate(&exynos5_clk_armclk);
  1136. mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
  1137. aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
  1138. aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
  1139. aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
  1140. aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
  1141. aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
  1142. aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
  1143. printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
  1144. "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
  1145. "ACLK166=%ld, ACLK66=%ld\n",
  1146. armclk, mout_cdrex, aclk_400,
  1147. aclk_333, aclk_266, aclk_200,
  1148. aclk_166, aclk_66);
  1149. clk_fout_epll.ops = &exynos5_epll_ops;
  1150. if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
  1151. printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
  1152. clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
  1153. clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
  1154. clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
  1155. clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
  1156. clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
  1157. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
  1158. s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
  1159. }
  1160. void __init exynos5_register_clocks(void)
  1161. {
  1162. int ptr;
  1163. s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
  1164. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
  1165. s3c_register_clksrc(exynos5_sysclks[ptr], 1);
  1166. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
  1167. s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
  1168. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
  1169. s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
  1170. s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
  1171. s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
  1172. s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
  1173. for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
  1174. s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
  1175. s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1176. s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
  1177. clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
  1178. register_syscore_ops(&exynos5_clock_syscore_ops);
  1179. s3c_pwmclk_init();
  1180. }