setup.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * Renesas System Solutions Asia Pte. Ltd - Migo-R
  3. *
  4. * Copyright (C) 2008 Magnus Damm
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/input.h>
  14. #include <linux/input/sh_keysc.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/sh_mobile_sdhi.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/mtd/nand.h>
  19. #include <linux/i2c.h>
  20. #include <linux/smc91x.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/gpio.h>
  24. #include <linux/videodev2.h>
  25. #include <video/sh_mobile_lcdc.h>
  26. #include <media/sh_mobile_ceu.h>
  27. #include <media/ov772x.h>
  28. #include <media/soc_camera.h>
  29. #include <media/tw9910.h>
  30. #include <asm/clock.h>
  31. #include <asm/machvec.h>
  32. #include <asm/io.h>
  33. #include <asm/suspend.h>
  34. #include <mach/migor.h>
  35. #include <cpu/sh7722.h>
  36. /* Address IRQ Size Bus Description
  37. * 0x00000000 64MB 16 NOR Flash (SP29PL256N)
  38. * 0x0c000000 64MB 64 SDRAM (2xK4M563233G)
  39. * 0x10000000 IRQ0 16 Ethernet (SMC91C111)
  40. * 0x14000000 IRQ4 16 USB 2.0 Host Controller (M66596)
  41. * 0x18000000 8GB 8 NAND Flash (K9K8G08U0A)
  42. */
  43. static struct smc91x_platdata smc91x_info = {
  44. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  45. };
  46. static struct resource smc91x_eth_resources[] = {
  47. [0] = {
  48. .name = "SMC91C111" ,
  49. .start = 0x10000300,
  50. .end = 0x1000030f,
  51. .flags = IORESOURCE_MEM,
  52. },
  53. [1] = {
  54. .start = 32, /* IRQ0 */
  55. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  56. },
  57. };
  58. static struct platform_device smc91x_eth_device = {
  59. .name = "smc91x",
  60. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  61. .resource = smc91x_eth_resources,
  62. .dev = {
  63. .platform_data = &smc91x_info,
  64. },
  65. };
  66. static struct sh_keysc_info sh_keysc_info = {
  67. .mode = SH_KEYSC_MODE_2, /* KEYOUT0->4, KEYIN1->5 */
  68. .scan_timing = 3,
  69. .delay = 5,
  70. .keycodes = {
  71. 0, KEY_UP, KEY_DOWN, KEY_LEFT, KEY_RIGHT, KEY_ENTER,
  72. 0, KEY_F, KEY_C, KEY_D, KEY_H, KEY_1,
  73. 0, KEY_2, KEY_3, KEY_4, KEY_5, KEY_6,
  74. 0, KEY_7, KEY_8, KEY_9, KEY_S, KEY_0,
  75. 0, KEY_P, KEY_STOP, KEY_REWIND, KEY_PLAY, KEY_FASTFORWARD,
  76. },
  77. };
  78. static struct resource sh_keysc_resources[] = {
  79. [0] = {
  80. .start = 0x044b0000,
  81. .end = 0x044b000f,
  82. .flags = IORESOURCE_MEM,
  83. },
  84. [1] = {
  85. .start = 79,
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. };
  89. static struct platform_device sh_keysc_device = {
  90. .name = "sh_keysc",
  91. .id = 0, /* "keysc0" clock */
  92. .num_resources = ARRAY_SIZE(sh_keysc_resources),
  93. .resource = sh_keysc_resources,
  94. .dev = {
  95. .platform_data = &sh_keysc_info,
  96. },
  97. };
  98. static struct mtd_partition migor_nor_flash_partitions[] =
  99. {
  100. {
  101. .name = "uboot",
  102. .offset = 0,
  103. .size = (1 * 1024 * 1024),
  104. .mask_flags = MTD_WRITEABLE, /* Read-only */
  105. },
  106. {
  107. .name = "rootfs",
  108. .offset = MTDPART_OFS_APPEND,
  109. .size = (15 * 1024 * 1024),
  110. },
  111. {
  112. .name = "other",
  113. .offset = MTDPART_OFS_APPEND,
  114. .size = MTDPART_SIZ_FULL,
  115. },
  116. };
  117. static struct physmap_flash_data migor_nor_flash_data = {
  118. .width = 2,
  119. .parts = migor_nor_flash_partitions,
  120. .nr_parts = ARRAY_SIZE(migor_nor_flash_partitions),
  121. };
  122. static struct resource migor_nor_flash_resources[] = {
  123. [0] = {
  124. .name = "NOR Flash",
  125. .start = 0x00000000,
  126. .end = 0x03ffffff,
  127. .flags = IORESOURCE_MEM,
  128. }
  129. };
  130. static struct platform_device migor_nor_flash_device = {
  131. .name = "physmap-flash",
  132. .resource = migor_nor_flash_resources,
  133. .num_resources = ARRAY_SIZE(migor_nor_flash_resources),
  134. .dev = {
  135. .platform_data = &migor_nor_flash_data,
  136. },
  137. };
  138. static struct mtd_partition migor_nand_flash_partitions[] = {
  139. {
  140. .name = "nanddata1",
  141. .offset = 0x0,
  142. .size = 512 * 1024 * 1024,
  143. },
  144. {
  145. .name = "nanddata2",
  146. .offset = MTDPART_OFS_APPEND,
  147. .size = 512 * 1024 * 1024,
  148. },
  149. };
  150. static void migor_nand_flash_cmd_ctl(struct mtd_info *mtd, int cmd,
  151. unsigned int ctrl)
  152. {
  153. struct nand_chip *chip = mtd->priv;
  154. if (cmd == NAND_CMD_NONE)
  155. return;
  156. if (ctrl & NAND_CLE)
  157. writeb(cmd, chip->IO_ADDR_W + 0x00400000);
  158. else if (ctrl & NAND_ALE)
  159. writeb(cmd, chip->IO_ADDR_W + 0x00800000);
  160. else
  161. writeb(cmd, chip->IO_ADDR_W);
  162. }
  163. static int migor_nand_flash_ready(struct mtd_info *mtd)
  164. {
  165. return gpio_get_value(GPIO_PTA1); /* NAND_RBn */
  166. }
  167. static struct platform_nand_data migor_nand_flash_data = {
  168. .chip = {
  169. .nr_chips = 1,
  170. .partitions = migor_nand_flash_partitions,
  171. .nr_partitions = ARRAY_SIZE(migor_nand_flash_partitions),
  172. .chip_delay = 20,
  173. },
  174. .ctrl = {
  175. .dev_ready = migor_nand_flash_ready,
  176. .cmd_ctrl = migor_nand_flash_cmd_ctl,
  177. },
  178. };
  179. static struct resource migor_nand_flash_resources[] = {
  180. [0] = {
  181. .name = "NAND Flash",
  182. .start = 0x18000000,
  183. .end = 0x18ffffff,
  184. .flags = IORESOURCE_MEM,
  185. },
  186. };
  187. static struct platform_device migor_nand_flash_device = {
  188. .name = "gen_nand",
  189. .resource = migor_nand_flash_resources,
  190. .num_resources = ARRAY_SIZE(migor_nand_flash_resources),
  191. .dev = {
  192. .platform_data = &migor_nand_flash_data,
  193. }
  194. };
  195. static const struct fb_videomode migor_lcd_modes[] = {
  196. {
  197. #if defined(CONFIG_SH_MIGOR_RTA_WVGA)
  198. .name = "LB070WV1",
  199. .xres = 800,
  200. .yres = 480,
  201. .left_margin = 64,
  202. .right_margin = 16,
  203. .hsync_len = 120,
  204. .sync = 0,
  205. #elif defined(CONFIG_SH_MIGOR_QVGA)
  206. .name = "PH240320T",
  207. .xres = 320,
  208. .yres = 240,
  209. .left_margin = 0,
  210. .right_margin = 16,
  211. .hsync_len = 8,
  212. .sync = FB_SYNC_HOR_HIGH_ACT,
  213. #endif
  214. .upper_margin = 1,
  215. .lower_margin = 17,
  216. .vsync_len = 2,
  217. },
  218. };
  219. static struct sh_mobile_lcdc_info sh_mobile_lcdc_info = {
  220. #if defined(CONFIG_SH_MIGOR_RTA_WVGA)
  221. .clock_source = LCDC_CLK_BUS,
  222. .ch[0] = {
  223. .chan = LCDC_CHAN_MAINLCD,
  224. .fourcc = V4L2_PIX_FMT_RGB565,
  225. .interface_type = RGB16,
  226. .clock_divider = 2,
  227. .lcd_modes = migor_lcd_modes,
  228. .num_modes = ARRAY_SIZE(migor_lcd_modes),
  229. .panel_cfg = { /* 7.0 inch */
  230. .width = 152,
  231. .height = 91,
  232. },
  233. }
  234. #elif defined(CONFIG_SH_MIGOR_QVGA)
  235. .clock_source = LCDC_CLK_PERIPHERAL,
  236. .ch[0] = {
  237. .chan = LCDC_CHAN_MAINLCD,
  238. .fourcc = V4L2_PIX_FMT_RGB565,
  239. .interface_type = SYS16A,
  240. .clock_divider = 10,
  241. .lcd_modes = migor_lcd_modes,
  242. .num_modes = ARRAY_SIZE(migor_lcd_modes),
  243. .panel_cfg = {
  244. .width = 49, /* 2.4 inch */
  245. .height = 37,
  246. .setup_sys = migor_lcd_qvga_setup,
  247. },
  248. .sys_bus_cfg = {
  249. .ldmt2r = 0x06000a09,
  250. .ldmt3r = 0x180e3418,
  251. /* set 1s delay to encourage fsync() */
  252. .deferred_io_msec = 1000,
  253. },
  254. }
  255. #endif
  256. };
  257. static struct resource migor_lcdc_resources[] = {
  258. [0] = {
  259. .name = "LCDC",
  260. .start = 0xfe940000, /* P4-only space */
  261. .end = 0xfe942fff,
  262. .flags = IORESOURCE_MEM,
  263. },
  264. [1] = {
  265. .start = 28,
  266. .flags = IORESOURCE_IRQ,
  267. },
  268. };
  269. static struct platform_device migor_lcdc_device = {
  270. .name = "sh_mobile_lcdc_fb",
  271. .num_resources = ARRAY_SIZE(migor_lcdc_resources),
  272. .resource = migor_lcdc_resources,
  273. .dev = {
  274. .platform_data = &sh_mobile_lcdc_info,
  275. },
  276. };
  277. static struct clk *camera_clk;
  278. static DEFINE_MUTEX(camera_lock);
  279. static void camera_power_on(int is_tw)
  280. {
  281. mutex_lock(&camera_lock);
  282. /* Use 10 MHz VIO_CKO instead of 24 MHz to work
  283. * around signal quality issues on Panel Board V2.1.
  284. */
  285. camera_clk = clk_get(NULL, "video_clk");
  286. clk_set_rate(camera_clk, 10000000);
  287. clk_enable(camera_clk); /* start VIO_CKO */
  288. /* use VIO_RST to take camera out of reset */
  289. mdelay(10);
  290. if (is_tw) {
  291. gpio_set_value(GPIO_PTT2, 0);
  292. gpio_set_value(GPIO_PTT0, 0);
  293. } else {
  294. gpio_set_value(GPIO_PTT0, 1);
  295. }
  296. gpio_set_value(GPIO_PTT3, 0);
  297. mdelay(10);
  298. gpio_set_value(GPIO_PTT3, 1);
  299. mdelay(10); /* wait to let chip come out of reset */
  300. }
  301. static void camera_power_off(void)
  302. {
  303. clk_disable(camera_clk); /* stop VIO_CKO */
  304. clk_put(camera_clk);
  305. gpio_set_value(GPIO_PTT3, 0);
  306. mutex_unlock(&camera_lock);
  307. }
  308. static int ov7725_power(struct device *dev, int mode)
  309. {
  310. if (mode)
  311. camera_power_on(0);
  312. else
  313. camera_power_off();
  314. return 0;
  315. }
  316. static int tw9910_power(struct device *dev, int mode)
  317. {
  318. if (mode)
  319. camera_power_on(1);
  320. else
  321. camera_power_off();
  322. return 0;
  323. }
  324. static struct sh_mobile_ceu_info sh_mobile_ceu_info = {
  325. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  326. };
  327. static struct resource migor_ceu_resources[] = {
  328. [0] = {
  329. .name = "CEU",
  330. .start = 0xfe910000,
  331. .end = 0xfe91009f,
  332. .flags = IORESOURCE_MEM,
  333. },
  334. [1] = {
  335. .start = 52,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. [2] = {
  339. /* place holder for contiguous memory */
  340. },
  341. };
  342. static struct platform_device migor_ceu_device = {
  343. .name = "sh_mobile_ceu",
  344. .id = 0, /* "ceu0" clock */
  345. .num_resources = ARRAY_SIZE(migor_ceu_resources),
  346. .resource = migor_ceu_resources,
  347. .dev = {
  348. .platform_data = &sh_mobile_ceu_info,
  349. },
  350. };
  351. static struct resource sdhi_cn9_resources[] = {
  352. [0] = {
  353. .name = "SDHI",
  354. .start = 0x04ce0000,
  355. .end = 0x04ce00ff,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. [1] = {
  359. .start = 100,
  360. .flags = IORESOURCE_IRQ,
  361. },
  362. };
  363. static struct sh_mobile_sdhi_info sh7724_sdhi_data = {
  364. .dma_slave_tx = SHDMA_SLAVE_SDHI0_TX,
  365. .dma_slave_rx = SHDMA_SLAVE_SDHI0_RX,
  366. .tmio_caps = MMC_CAP_SDIO_IRQ,
  367. };
  368. static struct platform_device sdhi_cn9_device = {
  369. .name = "sh_mobile_sdhi",
  370. .num_resources = ARRAY_SIZE(sdhi_cn9_resources),
  371. .resource = sdhi_cn9_resources,
  372. .dev = {
  373. .platform_data = &sh7724_sdhi_data,
  374. },
  375. };
  376. static struct i2c_board_info migor_i2c_devices[] = {
  377. {
  378. I2C_BOARD_INFO("rs5c372b", 0x32),
  379. },
  380. {
  381. I2C_BOARD_INFO("migor_ts", 0x51),
  382. .irq = 38, /* IRQ6 */
  383. },
  384. {
  385. I2C_BOARD_INFO("wm8978", 0x1a),
  386. },
  387. };
  388. static struct i2c_board_info migor_i2c_camera[] = {
  389. {
  390. I2C_BOARD_INFO("ov772x", 0x21),
  391. },
  392. {
  393. I2C_BOARD_INFO("tw9910", 0x45),
  394. },
  395. };
  396. static struct ov772x_camera_info ov7725_info;
  397. static struct soc_camera_link ov7725_link = {
  398. .power = ov7725_power,
  399. .board_info = &migor_i2c_camera[0],
  400. .i2c_adapter_id = 0,
  401. .priv = &ov7725_info,
  402. };
  403. static struct tw9910_video_info tw9910_info = {
  404. .buswidth = SOCAM_DATAWIDTH_8,
  405. .mpout = TW9910_MPO_FIELD,
  406. };
  407. static struct soc_camera_link tw9910_link = {
  408. .power = tw9910_power,
  409. .board_info = &migor_i2c_camera[1],
  410. .i2c_adapter_id = 0,
  411. .priv = &tw9910_info,
  412. };
  413. static struct platform_device migor_camera[] = {
  414. {
  415. .name = "soc-camera-pdrv",
  416. .id = 0,
  417. .dev = {
  418. .platform_data = &ov7725_link,
  419. },
  420. }, {
  421. .name = "soc-camera-pdrv",
  422. .id = 1,
  423. .dev = {
  424. .platform_data = &tw9910_link,
  425. },
  426. },
  427. };
  428. static struct platform_device *migor_devices[] __initdata = {
  429. &smc91x_eth_device,
  430. &sh_keysc_device,
  431. &migor_lcdc_device,
  432. &migor_ceu_device,
  433. &migor_nor_flash_device,
  434. &migor_nand_flash_device,
  435. &sdhi_cn9_device,
  436. &migor_camera[0],
  437. &migor_camera[1],
  438. };
  439. extern char migor_sdram_enter_start;
  440. extern char migor_sdram_enter_end;
  441. extern char migor_sdram_leave_start;
  442. extern char migor_sdram_leave_end;
  443. static int __init migor_devices_setup(void)
  444. {
  445. /* register board specific self-refresh code */
  446. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF,
  447. &migor_sdram_enter_start,
  448. &migor_sdram_enter_end,
  449. &migor_sdram_leave_start,
  450. &migor_sdram_leave_end);
  451. /* Let D11 LED show STATUS0 */
  452. gpio_request(GPIO_FN_STATUS0, NULL);
  453. /* Lit D12 LED show PDSTATUS */
  454. gpio_request(GPIO_FN_PDSTATUS, NULL);
  455. /* SMC91C111 - Enable IRQ0, Setup CS4 for 16-bit fast access */
  456. gpio_request(GPIO_FN_IRQ0, NULL);
  457. __raw_writel(0x00003400, BSC_CS4BCR);
  458. __raw_writel(0x00110080, BSC_CS4WCR);
  459. /* KEYSC */
  460. gpio_request(GPIO_FN_KEYOUT0, NULL);
  461. gpio_request(GPIO_FN_KEYOUT1, NULL);
  462. gpio_request(GPIO_FN_KEYOUT2, NULL);
  463. gpio_request(GPIO_FN_KEYOUT3, NULL);
  464. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  465. gpio_request(GPIO_FN_KEYIN1, NULL);
  466. gpio_request(GPIO_FN_KEYIN2, NULL);
  467. gpio_request(GPIO_FN_KEYIN3, NULL);
  468. gpio_request(GPIO_FN_KEYIN4, NULL);
  469. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  470. /* NAND Flash */
  471. gpio_request(GPIO_FN_CS6A_CE2B, NULL);
  472. __raw_writel((__raw_readl(BSC_CS6ABCR) & ~0x0600) | 0x0200, BSC_CS6ABCR);
  473. gpio_request(GPIO_PTA1, NULL);
  474. gpio_direction_input(GPIO_PTA1);
  475. /* SDHI */
  476. gpio_request(GPIO_FN_SDHICD, NULL);
  477. gpio_request(GPIO_FN_SDHIWP, NULL);
  478. gpio_request(GPIO_FN_SDHID3, NULL);
  479. gpio_request(GPIO_FN_SDHID2, NULL);
  480. gpio_request(GPIO_FN_SDHID1, NULL);
  481. gpio_request(GPIO_FN_SDHID0, NULL);
  482. gpio_request(GPIO_FN_SDHICMD, NULL);
  483. gpio_request(GPIO_FN_SDHICLK, NULL);
  484. /* Touch Panel */
  485. gpio_request(GPIO_FN_IRQ6, NULL);
  486. /* LCD Panel */
  487. #ifdef CONFIG_SH_MIGOR_QVGA /* LCDC - QVGA - Enable SYS Interface signals */
  488. gpio_request(GPIO_FN_LCDD17, NULL);
  489. gpio_request(GPIO_FN_LCDD16, NULL);
  490. gpio_request(GPIO_FN_LCDD15, NULL);
  491. gpio_request(GPIO_FN_LCDD14, NULL);
  492. gpio_request(GPIO_FN_LCDD13, NULL);
  493. gpio_request(GPIO_FN_LCDD12, NULL);
  494. gpio_request(GPIO_FN_LCDD11, NULL);
  495. gpio_request(GPIO_FN_LCDD10, NULL);
  496. gpio_request(GPIO_FN_LCDD8, NULL);
  497. gpio_request(GPIO_FN_LCDD7, NULL);
  498. gpio_request(GPIO_FN_LCDD6, NULL);
  499. gpio_request(GPIO_FN_LCDD5, NULL);
  500. gpio_request(GPIO_FN_LCDD4, NULL);
  501. gpio_request(GPIO_FN_LCDD3, NULL);
  502. gpio_request(GPIO_FN_LCDD2, NULL);
  503. gpio_request(GPIO_FN_LCDD1, NULL);
  504. gpio_request(GPIO_FN_LCDRS, NULL);
  505. gpio_request(GPIO_FN_LCDCS, NULL);
  506. gpio_request(GPIO_FN_LCDRD, NULL);
  507. gpio_request(GPIO_FN_LCDWR, NULL);
  508. gpio_request(GPIO_PTH2, NULL); /* LCD_DON */
  509. gpio_direction_output(GPIO_PTH2, 1);
  510. #endif
  511. #ifdef CONFIG_SH_MIGOR_RTA_WVGA /* LCDC - WVGA - Enable RGB Interface signals */
  512. gpio_request(GPIO_FN_LCDD15, NULL);
  513. gpio_request(GPIO_FN_LCDD14, NULL);
  514. gpio_request(GPIO_FN_LCDD13, NULL);
  515. gpio_request(GPIO_FN_LCDD12, NULL);
  516. gpio_request(GPIO_FN_LCDD11, NULL);
  517. gpio_request(GPIO_FN_LCDD10, NULL);
  518. gpio_request(GPIO_FN_LCDD9, NULL);
  519. gpio_request(GPIO_FN_LCDD8, NULL);
  520. gpio_request(GPIO_FN_LCDD7, NULL);
  521. gpio_request(GPIO_FN_LCDD6, NULL);
  522. gpio_request(GPIO_FN_LCDD5, NULL);
  523. gpio_request(GPIO_FN_LCDD4, NULL);
  524. gpio_request(GPIO_FN_LCDD3, NULL);
  525. gpio_request(GPIO_FN_LCDD2, NULL);
  526. gpio_request(GPIO_FN_LCDD1, NULL);
  527. gpio_request(GPIO_FN_LCDD0, NULL);
  528. gpio_request(GPIO_FN_LCDLCLK, NULL);
  529. gpio_request(GPIO_FN_LCDDCK, NULL);
  530. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  531. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  532. gpio_request(GPIO_FN_LCDVSYN, NULL);
  533. gpio_request(GPIO_FN_LCDHSYN, NULL);
  534. gpio_request(GPIO_FN_LCDDISP, NULL);
  535. gpio_request(GPIO_FN_LCDDON, NULL);
  536. #endif
  537. /* CEU */
  538. gpio_request(GPIO_FN_VIO_CLK2, NULL);
  539. gpio_request(GPIO_FN_VIO_VD2, NULL);
  540. gpio_request(GPIO_FN_VIO_HD2, NULL);
  541. gpio_request(GPIO_FN_VIO_FLD, NULL);
  542. gpio_request(GPIO_FN_VIO_CKO, NULL);
  543. gpio_request(GPIO_FN_VIO_D15, NULL);
  544. gpio_request(GPIO_FN_VIO_D14, NULL);
  545. gpio_request(GPIO_FN_VIO_D13, NULL);
  546. gpio_request(GPIO_FN_VIO_D12, NULL);
  547. gpio_request(GPIO_FN_VIO_D11, NULL);
  548. gpio_request(GPIO_FN_VIO_D10, NULL);
  549. gpio_request(GPIO_FN_VIO_D9, NULL);
  550. gpio_request(GPIO_FN_VIO_D8, NULL);
  551. gpio_request(GPIO_PTT3, NULL); /* VIO_RST */
  552. gpio_direction_output(GPIO_PTT3, 0);
  553. gpio_request(GPIO_PTT2, NULL); /* TV_IN_EN */
  554. gpio_direction_output(GPIO_PTT2, 1);
  555. gpio_request(GPIO_PTT0, NULL); /* CAM_EN */
  556. #ifdef CONFIG_SH_MIGOR_RTA_WVGA
  557. gpio_direction_output(GPIO_PTT0, 0);
  558. #else
  559. gpio_direction_output(GPIO_PTT0, 1);
  560. #endif
  561. __raw_writew(__raw_readw(PORT_MSELCRB) | 0x2000, PORT_MSELCRB); /* D15->D8 */
  562. platform_resource_setup_memory(&migor_ceu_device, "ceu", 4 << 20);
  563. /* SIU: Port B */
  564. gpio_request(GPIO_FN_SIUBOLR, NULL);
  565. gpio_request(GPIO_FN_SIUBOBT, NULL);
  566. gpio_request(GPIO_FN_SIUBISLD, NULL);
  567. gpio_request(GPIO_FN_SIUBOSLD, NULL);
  568. gpio_request(GPIO_FN_SIUMCKB, NULL);
  569. /*
  570. * The original driver sets SIUB OLR/OBT, ILR/IBT, and SIUA OLR/OBT to
  571. * output. Need only SIUB, set to output for master mode (table 34.2)
  572. */
  573. __raw_writew(__raw_readw(PORT_MSELCRA) | 1, PORT_MSELCRA);
  574. i2c_register_board_info(0, migor_i2c_devices,
  575. ARRAY_SIZE(migor_i2c_devices));
  576. return platform_add_devices(migor_devices, ARRAY_SIZE(migor_devices));
  577. }
  578. arch_initcall(migor_devices_setup);
  579. /* Return the board specific boot mode pin configuration */
  580. static int migor_mode_pins(void)
  581. {
  582. /* MD0=1, MD1=1, MD2=0: Clock Mode 3
  583. * MD3=0: 16-bit Area0 Bus Width
  584. * MD5=1: Little Endian
  585. * TSTMD=1, MD8=0: Test Mode Disabled
  586. */
  587. return MODE_PIN0 | MODE_PIN1 | MODE_PIN5;
  588. }
  589. /*
  590. * The Machine Vector
  591. */
  592. static struct sh_machine_vector mv_migor __initmv = {
  593. .mv_name = "Migo-R",
  594. .mv_mode_pins = migor_mode_pins,
  595. };