omap-serial.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <plat/omap-serial.h>
  42. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  43. #define OMAP_UART_REV_42 0x0402
  44. #define OMAP_UART_REV_46 0x0406
  45. #define OMAP_UART_REV_52 0x0502
  46. #define OMAP_UART_REV_63 0x0603
  47. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  48. /* SCR register bitmasks */
  49. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  50. /* FCR register bitmasks */
  51. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  52. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. struct uart_omap_port {
  62. struct uart_port port;
  63. struct uart_omap_dma uart_dma;
  64. struct device *dev;
  65. unsigned char ier;
  66. unsigned char lcr;
  67. unsigned char mcr;
  68. unsigned char fcr;
  69. unsigned char efr;
  70. unsigned char dll;
  71. unsigned char dlh;
  72. unsigned char mdr1;
  73. unsigned char scr;
  74. int use_dma;
  75. /*
  76. * Some bits in registers are cleared on a read, so they must
  77. * be saved whenever the register is read but the bits will not
  78. * be immediately processed.
  79. */
  80. unsigned int lsr_break_flag;
  81. unsigned char msr_saved_flags;
  82. char name[20];
  83. unsigned long port_activity;
  84. u32 context_loss_cnt;
  85. u32 errata;
  86. u8 wakeups_enabled;
  87. unsigned int irq_pending:1;
  88. int DTR_gpio;
  89. int DTR_inverted;
  90. int DTR_active;
  91. struct pm_qos_request pm_qos_request;
  92. u32 latency;
  93. u32 calc_latency;
  94. struct work_struct qos_work;
  95. };
  96. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  97. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  98. /* Forward declaration of functions */
  99. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  100. static struct workqueue_struct *serial_omap_uart_wq;
  101. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  102. {
  103. offset <<= up->port.regshift;
  104. return readw(up->port.membase + offset);
  105. }
  106. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  107. {
  108. offset <<= up->port.regshift;
  109. writew(value, up->port.membase + offset);
  110. }
  111. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  112. {
  113. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  114. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  115. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  116. serial_out(up, UART_FCR, 0);
  117. }
  118. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  119. {
  120. struct omap_uart_port_info *pdata = up->dev->platform_data;
  121. if (!pdata || !pdata->get_context_loss_count)
  122. return 0;
  123. return pdata->get_context_loss_count(up->dev);
  124. }
  125. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  126. {
  127. struct omap_uart_port_info *pdata = up->dev->platform_data;
  128. if (!pdata || !pdata->set_forceidle)
  129. return;
  130. pdata->set_forceidle(up->dev);
  131. }
  132. static void serial_omap_set_noidle(struct uart_omap_port *up)
  133. {
  134. struct omap_uart_port_info *pdata = up->dev->platform_data;
  135. if (!pdata || !pdata->set_noidle)
  136. return;
  137. pdata->set_noidle(up->dev);
  138. }
  139. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  140. {
  141. struct omap_uart_port_info *pdata = up->dev->platform_data;
  142. if (!pdata || !pdata->enable_wakeup)
  143. return;
  144. pdata->enable_wakeup(up->dev, enable);
  145. }
  146. /*
  147. * serial_omap_get_divisor - calculate divisor value
  148. * @port: uart port info
  149. * @baud: baudrate for which divisor needs to be calculated.
  150. *
  151. * We have written our own function to get the divisor so as to support
  152. * 13x mode. 3Mbps Baudrate as an different divisor.
  153. * Reference OMAP TRM Chapter 17:
  154. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  155. * referring to oversampling - divisor value
  156. * baudrate 460,800 to 3,686,400 all have divisor 13
  157. * except 3,000,000 which has divisor value 16
  158. */
  159. static unsigned int
  160. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  161. {
  162. unsigned int divisor;
  163. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  164. divisor = 13;
  165. else
  166. divisor = 16;
  167. return port->uartclk/(baud * divisor);
  168. }
  169. static void serial_omap_enable_ms(struct uart_port *port)
  170. {
  171. struct uart_omap_port *up = to_uart_omap_port(port);
  172. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  173. pm_runtime_get_sync(up->dev);
  174. up->ier |= UART_IER_MSI;
  175. serial_out(up, UART_IER, up->ier);
  176. pm_runtime_mark_last_busy(up->dev);
  177. pm_runtime_put_autosuspend(up->dev);
  178. }
  179. static void serial_omap_stop_tx(struct uart_port *port)
  180. {
  181. struct uart_omap_port *up = to_uart_omap_port(port);
  182. pm_runtime_get_sync(up->dev);
  183. if (up->ier & UART_IER_THRI) {
  184. up->ier &= ~UART_IER_THRI;
  185. serial_out(up, UART_IER, up->ier);
  186. }
  187. serial_omap_set_forceidle(up);
  188. pm_runtime_mark_last_busy(up->dev);
  189. pm_runtime_put_autosuspend(up->dev);
  190. }
  191. static void serial_omap_stop_rx(struct uart_port *port)
  192. {
  193. struct uart_omap_port *up = to_uart_omap_port(port);
  194. pm_runtime_get_sync(up->dev);
  195. up->ier &= ~UART_IER_RLSI;
  196. up->port.read_status_mask &= ~UART_LSR_DR;
  197. serial_out(up, UART_IER, up->ier);
  198. pm_runtime_mark_last_busy(up->dev);
  199. pm_runtime_put_autosuspend(up->dev);
  200. }
  201. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  202. {
  203. struct circ_buf *xmit = &up->port.state->xmit;
  204. int count;
  205. if (!(lsr & UART_LSR_THRE))
  206. return;
  207. if (up->port.x_char) {
  208. serial_out(up, UART_TX, up->port.x_char);
  209. up->port.icount.tx++;
  210. up->port.x_char = 0;
  211. return;
  212. }
  213. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  214. serial_omap_stop_tx(&up->port);
  215. return;
  216. }
  217. count = up->port.fifosize / 4;
  218. do {
  219. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  220. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  221. up->port.icount.tx++;
  222. if (uart_circ_empty(xmit))
  223. break;
  224. } while (--count > 0);
  225. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  226. spin_unlock(&up->port.lock);
  227. uart_write_wakeup(&up->port);
  228. spin_lock(&up->port.lock);
  229. }
  230. if (uart_circ_empty(xmit))
  231. serial_omap_stop_tx(&up->port);
  232. }
  233. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  234. {
  235. if (!(up->ier & UART_IER_THRI)) {
  236. up->ier |= UART_IER_THRI;
  237. serial_out(up, UART_IER, up->ier);
  238. }
  239. }
  240. static void serial_omap_start_tx(struct uart_port *port)
  241. {
  242. struct uart_omap_port *up = to_uart_omap_port(port);
  243. pm_runtime_get_sync(up->dev);
  244. serial_omap_enable_ier_thri(up);
  245. serial_omap_set_noidle(up);
  246. pm_runtime_mark_last_busy(up->dev);
  247. pm_runtime_put_autosuspend(up->dev);
  248. }
  249. static unsigned int check_modem_status(struct uart_omap_port *up)
  250. {
  251. unsigned int status;
  252. status = serial_in(up, UART_MSR);
  253. status |= up->msr_saved_flags;
  254. up->msr_saved_flags = 0;
  255. if ((status & UART_MSR_ANY_DELTA) == 0)
  256. return status;
  257. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  258. up->port.state != NULL) {
  259. if (status & UART_MSR_TERI)
  260. up->port.icount.rng++;
  261. if (status & UART_MSR_DDSR)
  262. up->port.icount.dsr++;
  263. if (status & UART_MSR_DDCD)
  264. uart_handle_dcd_change
  265. (&up->port, status & UART_MSR_DCD);
  266. if (status & UART_MSR_DCTS)
  267. uart_handle_cts_change
  268. (&up->port, status & UART_MSR_CTS);
  269. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  270. }
  271. return status;
  272. }
  273. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  274. {
  275. unsigned int flag;
  276. up->port.icount.rx++;
  277. flag = TTY_NORMAL;
  278. if (lsr & UART_LSR_BI) {
  279. flag = TTY_BREAK;
  280. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  281. up->port.icount.brk++;
  282. /*
  283. * We do the SysRQ and SAK checking
  284. * here because otherwise the break
  285. * may get masked by ignore_status_mask
  286. * or read_status_mask.
  287. */
  288. if (uart_handle_break(&up->port))
  289. return;
  290. }
  291. if (lsr & UART_LSR_PE) {
  292. flag = TTY_PARITY;
  293. up->port.icount.parity++;
  294. }
  295. if (lsr & UART_LSR_FE) {
  296. flag = TTY_FRAME;
  297. up->port.icount.frame++;
  298. }
  299. if (lsr & UART_LSR_OE)
  300. up->port.icount.overrun++;
  301. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  302. if (up->port.line == up->port.cons->index) {
  303. /* Recover the break flag from console xmit */
  304. lsr |= up->lsr_break_flag;
  305. }
  306. #endif
  307. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  308. }
  309. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  310. {
  311. unsigned char ch = 0;
  312. unsigned int flag;
  313. if (!(lsr & UART_LSR_DR))
  314. return;
  315. ch = serial_in(up, UART_RX);
  316. flag = TTY_NORMAL;
  317. up->port.icount.rx++;
  318. if (uart_handle_sysrq_char(&up->port, ch))
  319. return;
  320. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  321. }
  322. /**
  323. * serial_omap_irq() - This handles the interrupt from one port
  324. * @irq: uart port irq number
  325. * @dev_id: uart port info
  326. */
  327. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  328. {
  329. struct uart_omap_port *up = dev_id;
  330. struct tty_struct *tty = up->port.state->port.tty;
  331. unsigned int iir, lsr;
  332. unsigned int type;
  333. irqreturn_t ret = IRQ_NONE;
  334. int max_count = 256;
  335. spin_lock(&up->port.lock);
  336. pm_runtime_get_sync(up->dev);
  337. do {
  338. iir = serial_in(up, UART_IIR);
  339. if (iir & UART_IIR_NO_INT)
  340. break;
  341. ret = IRQ_HANDLED;
  342. lsr = serial_in(up, UART_LSR);
  343. /* extract IRQ type from IIR register */
  344. type = iir & 0x3e;
  345. switch (type) {
  346. case UART_IIR_MSI:
  347. check_modem_status(up);
  348. break;
  349. case UART_IIR_THRI:
  350. transmit_chars(up, lsr);
  351. break;
  352. case UART_IIR_RX_TIMEOUT:
  353. /* FALLTHROUGH */
  354. case UART_IIR_RDI:
  355. serial_omap_rdi(up, lsr);
  356. break;
  357. case UART_IIR_RLSI:
  358. serial_omap_rlsi(up, lsr);
  359. break;
  360. case UART_IIR_CTS_RTS_DSR:
  361. /* simply try again */
  362. break;
  363. case UART_IIR_XOFF:
  364. /* FALLTHROUGH */
  365. default:
  366. break;
  367. }
  368. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  369. spin_unlock(&up->port.lock);
  370. tty_flip_buffer_push(tty);
  371. pm_runtime_mark_last_busy(up->dev);
  372. pm_runtime_put_autosuspend(up->dev);
  373. up->port_activity = jiffies;
  374. return ret;
  375. }
  376. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  377. {
  378. struct uart_omap_port *up = to_uart_omap_port(port);
  379. unsigned long flags = 0;
  380. unsigned int ret = 0;
  381. pm_runtime_get_sync(up->dev);
  382. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  383. spin_lock_irqsave(&up->port.lock, flags);
  384. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  385. spin_unlock_irqrestore(&up->port.lock, flags);
  386. pm_runtime_mark_last_busy(up->dev);
  387. pm_runtime_put_autosuspend(up->dev);
  388. return ret;
  389. }
  390. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  391. {
  392. struct uart_omap_port *up = to_uart_omap_port(port);
  393. unsigned int status;
  394. unsigned int ret = 0;
  395. pm_runtime_get_sync(up->dev);
  396. status = check_modem_status(up);
  397. pm_runtime_mark_last_busy(up->dev);
  398. pm_runtime_put_autosuspend(up->dev);
  399. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  400. if (status & UART_MSR_DCD)
  401. ret |= TIOCM_CAR;
  402. if (status & UART_MSR_RI)
  403. ret |= TIOCM_RNG;
  404. if (status & UART_MSR_DSR)
  405. ret |= TIOCM_DSR;
  406. if (status & UART_MSR_CTS)
  407. ret |= TIOCM_CTS;
  408. return ret;
  409. }
  410. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  411. {
  412. struct uart_omap_port *up = to_uart_omap_port(port);
  413. unsigned char mcr = 0;
  414. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  415. if (mctrl & TIOCM_RTS)
  416. mcr |= UART_MCR_RTS;
  417. if (mctrl & TIOCM_DTR)
  418. mcr |= UART_MCR_DTR;
  419. if (mctrl & TIOCM_OUT1)
  420. mcr |= UART_MCR_OUT1;
  421. if (mctrl & TIOCM_OUT2)
  422. mcr |= UART_MCR_OUT2;
  423. if (mctrl & TIOCM_LOOP)
  424. mcr |= UART_MCR_LOOP;
  425. pm_runtime_get_sync(up->dev);
  426. up->mcr = serial_in(up, UART_MCR);
  427. up->mcr |= mcr;
  428. serial_out(up, UART_MCR, up->mcr);
  429. pm_runtime_mark_last_busy(up->dev);
  430. pm_runtime_put_autosuspend(up->dev);
  431. if (gpio_is_valid(up->DTR_gpio) &&
  432. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  433. up->DTR_active = !up->DTR_active;
  434. if (gpio_cansleep(up->DTR_gpio))
  435. schedule_work(&up->qos_work);
  436. else
  437. gpio_set_value(up->DTR_gpio,
  438. up->DTR_active != up->DTR_inverted);
  439. }
  440. }
  441. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  442. {
  443. struct uart_omap_port *up = to_uart_omap_port(port);
  444. unsigned long flags = 0;
  445. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  446. pm_runtime_get_sync(up->dev);
  447. spin_lock_irqsave(&up->port.lock, flags);
  448. if (break_state == -1)
  449. up->lcr |= UART_LCR_SBC;
  450. else
  451. up->lcr &= ~UART_LCR_SBC;
  452. serial_out(up, UART_LCR, up->lcr);
  453. spin_unlock_irqrestore(&up->port.lock, flags);
  454. pm_runtime_mark_last_busy(up->dev);
  455. pm_runtime_put_autosuspend(up->dev);
  456. }
  457. static int serial_omap_startup(struct uart_port *port)
  458. {
  459. struct uart_omap_port *up = to_uart_omap_port(port);
  460. unsigned long flags = 0;
  461. int retval;
  462. /*
  463. * Allocate the IRQ
  464. */
  465. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  466. up->name, up);
  467. if (retval)
  468. return retval;
  469. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  470. pm_runtime_get_sync(up->dev);
  471. /*
  472. * Clear the FIFO buffers and disable them.
  473. * (they will be reenabled in set_termios())
  474. */
  475. serial_omap_clear_fifos(up);
  476. /* For Hardware flow control */
  477. serial_out(up, UART_MCR, UART_MCR_RTS);
  478. /*
  479. * Clear the interrupt registers.
  480. */
  481. (void) serial_in(up, UART_LSR);
  482. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  483. (void) serial_in(up, UART_RX);
  484. (void) serial_in(up, UART_IIR);
  485. (void) serial_in(up, UART_MSR);
  486. /*
  487. * Now, initialize the UART
  488. */
  489. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  490. spin_lock_irqsave(&up->port.lock, flags);
  491. /*
  492. * Most PC uarts need OUT2 raised to enable interrupts.
  493. */
  494. up->port.mctrl |= TIOCM_OUT2;
  495. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  496. spin_unlock_irqrestore(&up->port.lock, flags);
  497. up->msr_saved_flags = 0;
  498. /*
  499. * Finally, enable interrupts. Note: Modem status interrupts
  500. * are set via set_termios(), which will be occurring imminently
  501. * anyway, so we don't enable them here.
  502. */
  503. up->ier = UART_IER_RLSI | UART_IER_RDI;
  504. serial_out(up, UART_IER, up->ier);
  505. /* Enable module level wake up */
  506. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  507. pm_runtime_mark_last_busy(up->dev);
  508. pm_runtime_put_autosuspend(up->dev);
  509. up->port_activity = jiffies;
  510. return 0;
  511. }
  512. static void serial_omap_shutdown(struct uart_port *port)
  513. {
  514. struct uart_omap_port *up = to_uart_omap_port(port);
  515. unsigned long flags = 0;
  516. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  517. pm_runtime_get_sync(up->dev);
  518. /*
  519. * Disable interrupts from this port
  520. */
  521. up->ier = 0;
  522. serial_out(up, UART_IER, 0);
  523. spin_lock_irqsave(&up->port.lock, flags);
  524. up->port.mctrl &= ~TIOCM_OUT2;
  525. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  526. spin_unlock_irqrestore(&up->port.lock, flags);
  527. /*
  528. * Disable break condition and FIFOs
  529. */
  530. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  531. serial_omap_clear_fifos(up);
  532. /*
  533. * Read data port to reset things, and then free the irq
  534. */
  535. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  536. (void) serial_in(up, UART_RX);
  537. pm_runtime_mark_last_busy(up->dev);
  538. pm_runtime_put_autosuspend(up->dev);
  539. free_irq(up->port.irq, up);
  540. }
  541. static inline void
  542. serial_omap_configure_xonxoff
  543. (struct uart_omap_port *up, struct ktermios *termios)
  544. {
  545. up->lcr = serial_in(up, UART_LCR);
  546. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  547. up->efr = serial_in(up, UART_EFR);
  548. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  549. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  550. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  551. /* clear SW control mode bits */
  552. up->efr &= OMAP_UART_SW_CLR;
  553. /*
  554. * IXON Flag:
  555. * Flow control for OMAP.TX
  556. * OMAP.RX should listen for XON/XOFF
  557. */
  558. if (termios->c_iflag & IXON)
  559. up->efr |= OMAP_UART_SW_RX;
  560. /*
  561. * IXOFF Flag:
  562. * Flow control for OMAP.RX
  563. * OMAP.TX should send XON/XOFF
  564. */
  565. if (termios->c_iflag & IXOFF)
  566. up->efr |= OMAP_UART_SW_TX;
  567. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  568. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  569. up->mcr = serial_in(up, UART_MCR);
  570. /*
  571. * IXANY Flag:
  572. * Enable any character to restart output.
  573. * Operation resumes after receiving any
  574. * character after recognition of the XOFF character
  575. */
  576. if (termios->c_iflag & IXANY)
  577. up->mcr |= UART_MCR_XONANY;
  578. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  579. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  580. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  581. /* Enable special char function UARTi.EFR_REG[5] and
  582. * load the new software flow control mode IXON or IXOFF
  583. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  584. */
  585. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  586. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  587. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  588. serial_out(up, UART_LCR, up->lcr);
  589. }
  590. static void serial_omap_uart_qos_work(struct work_struct *work)
  591. {
  592. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  593. qos_work);
  594. pm_qos_update_request(&up->pm_qos_request, up->latency);
  595. if (gpio_is_valid(up->DTR_gpio))
  596. gpio_set_value_cansleep(up->DTR_gpio,
  597. up->DTR_active != up->DTR_inverted);
  598. }
  599. static void
  600. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  601. struct ktermios *old)
  602. {
  603. struct uart_omap_port *up = to_uart_omap_port(port);
  604. unsigned char cval = 0;
  605. unsigned char efr = 0;
  606. unsigned long flags = 0;
  607. unsigned int baud, quot;
  608. switch (termios->c_cflag & CSIZE) {
  609. case CS5:
  610. cval = UART_LCR_WLEN5;
  611. break;
  612. case CS6:
  613. cval = UART_LCR_WLEN6;
  614. break;
  615. case CS7:
  616. cval = UART_LCR_WLEN7;
  617. break;
  618. default:
  619. case CS8:
  620. cval = UART_LCR_WLEN8;
  621. break;
  622. }
  623. if (termios->c_cflag & CSTOPB)
  624. cval |= UART_LCR_STOP;
  625. if (termios->c_cflag & PARENB)
  626. cval |= UART_LCR_PARITY;
  627. if (!(termios->c_cflag & PARODD))
  628. cval |= UART_LCR_EPAR;
  629. /*
  630. * Ask the core to calculate the divisor for us.
  631. */
  632. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  633. quot = serial_omap_get_divisor(port, baud);
  634. /* calculate wakeup latency constraint */
  635. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  636. up->latency = up->calc_latency;
  637. schedule_work(&up->qos_work);
  638. up->dll = quot & 0xff;
  639. up->dlh = quot >> 8;
  640. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  641. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  642. UART_FCR_ENABLE_FIFO;
  643. /*
  644. * Ok, we're now changing the port state. Do it with
  645. * interrupts disabled.
  646. */
  647. pm_runtime_get_sync(up->dev);
  648. spin_lock_irqsave(&up->port.lock, flags);
  649. /*
  650. * Update the per-port timeout.
  651. */
  652. uart_update_timeout(port, termios->c_cflag, baud);
  653. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  654. if (termios->c_iflag & INPCK)
  655. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  656. if (termios->c_iflag & (BRKINT | PARMRK))
  657. up->port.read_status_mask |= UART_LSR_BI;
  658. /*
  659. * Characters to ignore
  660. */
  661. up->port.ignore_status_mask = 0;
  662. if (termios->c_iflag & IGNPAR)
  663. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  664. if (termios->c_iflag & IGNBRK) {
  665. up->port.ignore_status_mask |= UART_LSR_BI;
  666. /*
  667. * If we're ignoring parity and break indicators,
  668. * ignore overruns too (for real raw support).
  669. */
  670. if (termios->c_iflag & IGNPAR)
  671. up->port.ignore_status_mask |= UART_LSR_OE;
  672. }
  673. /*
  674. * ignore all characters if CREAD is not set
  675. */
  676. if ((termios->c_cflag & CREAD) == 0)
  677. up->port.ignore_status_mask |= UART_LSR_DR;
  678. /*
  679. * Modem status interrupts
  680. */
  681. up->ier &= ~UART_IER_MSI;
  682. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  683. up->ier |= UART_IER_MSI;
  684. serial_out(up, UART_IER, up->ier);
  685. serial_out(up, UART_LCR, cval); /* reset DLAB */
  686. up->lcr = cval;
  687. up->scr = OMAP_UART_SCR_TX_EMPTY;
  688. /* FIFOs and DMA Settings */
  689. /* FCR can be changed only when the
  690. * baud clock is not running
  691. * DLL_REG and DLH_REG set to 0.
  692. */
  693. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  694. serial_out(up, UART_DLL, 0);
  695. serial_out(up, UART_DLM, 0);
  696. serial_out(up, UART_LCR, 0);
  697. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  698. up->efr = serial_in(up, UART_EFR);
  699. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  700. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  701. up->mcr = serial_in(up, UART_MCR);
  702. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  703. /* FIFO ENABLE, DMA MODE */
  704. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  705. /* Set receive FIFO threshold to 16 characters and
  706. * transmit FIFO threshold to 16 spaces
  707. */
  708. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  709. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  710. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  711. UART_FCR_ENABLE_FIFO;
  712. serial_out(up, UART_FCR, up->fcr);
  713. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  714. serial_out(up, UART_OMAP_SCR, up->scr);
  715. serial_out(up, UART_EFR, up->efr);
  716. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  717. serial_out(up, UART_MCR, up->mcr);
  718. /* Protocol, Baud Rate, and Interrupt Settings */
  719. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  720. serial_omap_mdr1_errataset(up, up->mdr1);
  721. else
  722. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  723. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  724. up->efr = serial_in(up, UART_EFR);
  725. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  726. serial_out(up, UART_LCR, 0);
  727. serial_out(up, UART_IER, 0);
  728. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  729. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  730. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  731. serial_out(up, UART_LCR, 0);
  732. serial_out(up, UART_IER, up->ier);
  733. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  734. serial_out(up, UART_EFR, up->efr);
  735. serial_out(up, UART_LCR, cval);
  736. if (baud > 230400 && baud != 3000000)
  737. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  738. else
  739. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  740. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  741. serial_omap_mdr1_errataset(up, up->mdr1);
  742. else
  743. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  744. /* Hardware Flow Control Configuration */
  745. if (termios->c_cflag & CRTSCTS) {
  746. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  747. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  748. up->mcr = serial_in(up, UART_MCR);
  749. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  750. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  751. up->efr = serial_in(up, UART_EFR);
  752. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  753. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  754. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  755. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  756. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  757. serial_out(up, UART_LCR, cval);
  758. }
  759. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  760. /* Software Flow Control Configuration */
  761. serial_omap_configure_xonxoff(up, termios);
  762. spin_unlock_irqrestore(&up->port.lock, flags);
  763. pm_runtime_mark_last_busy(up->dev);
  764. pm_runtime_put_autosuspend(up->dev);
  765. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  766. }
  767. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  768. {
  769. struct uart_omap_port *up = to_uart_omap_port(port);
  770. serial_omap_enable_wakeup(up, state);
  771. return 0;
  772. }
  773. static void
  774. serial_omap_pm(struct uart_port *port, unsigned int state,
  775. unsigned int oldstate)
  776. {
  777. struct uart_omap_port *up = to_uart_omap_port(port);
  778. unsigned char efr;
  779. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  780. pm_runtime_get_sync(up->dev);
  781. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  782. efr = serial_in(up, UART_EFR);
  783. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  784. serial_out(up, UART_LCR, 0);
  785. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  786. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  787. serial_out(up, UART_EFR, efr);
  788. serial_out(up, UART_LCR, 0);
  789. if (!device_may_wakeup(up->dev)) {
  790. if (!state)
  791. pm_runtime_forbid(up->dev);
  792. else
  793. pm_runtime_allow(up->dev);
  794. }
  795. pm_runtime_mark_last_busy(up->dev);
  796. pm_runtime_put_autosuspend(up->dev);
  797. }
  798. static void serial_omap_release_port(struct uart_port *port)
  799. {
  800. dev_dbg(port->dev, "serial_omap_release_port+\n");
  801. }
  802. static int serial_omap_request_port(struct uart_port *port)
  803. {
  804. dev_dbg(port->dev, "serial_omap_request_port+\n");
  805. return 0;
  806. }
  807. static void serial_omap_config_port(struct uart_port *port, int flags)
  808. {
  809. struct uart_omap_port *up = to_uart_omap_port(port);
  810. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  811. up->port.line);
  812. up->port.type = PORT_OMAP;
  813. }
  814. static int
  815. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  816. {
  817. /* we don't want the core code to modify any port params */
  818. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  819. return -EINVAL;
  820. }
  821. static const char *
  822. serial_omap_type(struct uart_port *port)
  823. {
  824. struct uart_omap_port *up = to_uart_omap_port(port);
  825. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  826. return up->name;
  827. }
  828. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  829. static inline void wait_for_xmitr(struct uart_omap_port *up)
  830. {
  831. unsigned int status, tmout = 10000;
  832. /* Wait up to 10ms for the character(s) to be sent. */
  833. do {
  834. status = serial_in(up, UART_LSR);
  835. if (status & UART_LSR_BI)
  836. up->lsr_break_flag = UART_LSR_BI;
  837. if (--tmout == 0)
  838. break;
  839. udelay(1);
  840. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  841. /* Wait up to 1s for flow control if necessary */
  842. if (up->port.flags & UPF_CONS_FLOW) {
  843. tmout = 1000000;
  844. for (tmout = 1000000; tmout; tmout--) {
  845. unsigned int msr = serial_in(up, UART_MSR);
  846. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  847. if (msr & UART_MSR_CTS)
  848. break;
  849. udelay(1);
  850. }
  851. }
  852. }
  853. #ifdef CONFIG_CONSOLE_POLL
  854. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  855. {
  856. struct uart_omap_port *up = to_uart_omap_port(port);
  857. pm_runtime_get_sync(up->dev);
  858. wait_for_xmitr(up);
  859. serial_out(up, UART_TX, ch);
  860. pm_runtime_mark_last_busy(up->dev);
  861. pm_runtime_put_autosuspend(up->dev);
  862. }
  863. static int serial_omap_poll_get_char(struct uart_port *port)
  864. {
  865. struct uart_omap_port *up = to_uart_omap_port(port);
  866. unsigned int status;
  867. pm_runtime_get_sync(up->dev);
  868. status = serial_in(up, UART_LSR);
  869. if (!(status & UART_LSR_DR)) {
  870. status = NO_POLL_CHAR;
  871. goto out;
  872. }
  873. status = serial_in(up, UART_RX);
  874. out:
  875. pm_runtime_mark_last_busy(up->dev);
  876. pm_runtime_put_autosuspend(up->dev);
  877. return status;
  878. }
  879. #endif /* CONFIG_CONSOLE_POLL */
  880. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  881. static struct uart_omap_port *serial_omap_console_ports[4];
  882. static struct uart_driver serial_omap_reg;
  883. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  884. {
  885. struct uart_omap_port *up = to_uart_omap_port(port);
  886. wait_for_xmitr(up);
  887. serial_out(up, UART_TX, ch);
  888. }
  889. static void
  890. serial_omap_console_write(struct console *co, const char *s,
  891. unsigned int count)
  892. {
  893. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  894. unsigned long flags;
  895. unsigned int ier;
  896. int locked = 1;
  897. pm_runtime_get_sync(up->dev);
  898. local_irq_save(flags);
  899. if (up->port.sysrq)
  900. locked = 0;
  901. else if (oops_in_progress)
  902. locked = spin_trylock(&up->port.lock);
  903. else
  904. spin_lock(&up->port.lock);
  905. /*
  906. * First save the IER then disable the interrupts
  907. */
  908. ier = serial_in(up, UART_IER);
  909. serial_out(up, UART_IER, 0);
  910. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  911. /*
  912. * Finally, wait for transmitter to become empty
  913. * and restore the IER
  914. */
  915. wait_for_xmitr(up);
  916. serial_out(up, UART_IER, ier);
  917. /*
  918. * The receive handling will happen properly because the
  919. * receive ready bit will still be set; it is not cleared
  920. * on read. However, modem control will not, we must
  921. * call it if we have saved something in the saved flags
  922. * while processing with interrupts off.
  923. */
  924. if (up->msr_saved_flags)
  925. check_modem_status(up);
  926. pm_runtime_mark_last_busy(up->dev);
  927. pm_runtime_put_autosuspend(up->dev);
  928. if (locked)
  929. spin_unlock(&up->port.lock);
  930. local_irq_restore(flags);
  931. }
  932. static int __init
  933. serial_omap_console_setup(struct console *co, char *options)
  934. {
  935. struct uart_omap_port *up;
  936. int baud = 115200;
  937. int bits = 8;
  938. int parity = 'n';
  939. int flow = 'n';
  940. if (serial_omap_console_ports[co->index] == NULL)
  941. return -ENODEV;
  942. up = serial_omap_console_ports[co->index];
  943. if (options)
  944. uart_parse_options(options, &baud, &parity, &bits, &flow);
  945. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  946. }
  947. static struct console serial_omap_console = {
  948. .name = OMAP_SERIAL_NAME,
  949. .write = serial_omap_console_write,
  950. .device = uart_console_device,
  951. .setup = serial_omap_console_setup,
  952. .flags = CON_PRINTBUFFER,
  953. .index = -1,
  954. .data = &serial_omap_reg,
  955. };
  956. static void serial_omap_add_console_port(struct uart_omap_port *up)
  957. {
  958. serial_omap_console_ports[up->port.line] = up;
  959. }
  960. #define OMAP_CONSOLE (&serial_omap_console)
  961. #else
  962. #define OMAP_CONSOLE NULL
  963. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  964. {}
  965. #endif
  966. static struct uart_ops serial_omap_pops = {
  967. .tx_empty = serial_omap_tx_empty,
  968. .set_mctrl = serial_omap_set_mctrl,
  969. .get_mctrl = serial_omap_get_mctrl,
  970. .stop_tx = serial_omap_stop_tx,
  971. .start_tx = serial_omap_start_tx,
  972. .stop_rx = serial_omap_stop_rx,
  973. .enable_ms = serial_omap_enable_ms,
  974. .break_ctl = serial_omap_break_ctl,
  975. .startup = serial_omap_startup,
  976. .shutdown = serial_omap_shutdown,
  977. .set_termios = serial_omap_set_termios,
  978. .pm = serial_omap_pm,
  979. .set_wake = serial_omap_set_wake,
  980. .type = serial_omap_type,
  981. .release_port = serial_omap_release_port,
  982. .request_port = serial_omap_request_port,
  983. .config_port = serial_omap_config_port,
  984. .verify_port = serial_omap_verify_port,
  985. #ifdef CONFIG_CONSOLE_POLL
  986. .poll_put_char = serial_omap_poll_put_char,
  987. .poll_get_char = serial_omap_poll_get_char,
  988. #endif
  989. };
  990. static struct uart_driver serial_omap_reg = {
  991. .owner = THIS_MODULE,
  992. .driver_name = "OMAP-SERIAL",
  993. .dev_name = OMAP_SERIAL_NAME,
  994. .nr = OMAP_MAX_HSUART_PORTS,
  995. .cons = OMAP_CONSOLE,
  996. };
  997. #ifdef CONFIG_PM_SLEEP
  998. static int serial_omap_suspend(struct device *dev)
  999. {
  1000. struct uart_omap_port *up = dev_get_drvdata(dev);
  1001. if (up) {
  1002. uart_suspend_port(&serial_omap_reg, &up->port);
  1003. flush_work_sync(&up->qos_work);
  1004. }
  1005. return 0;
  1006. }
  1007. static int serial_omap_resume(struct device *dev)
  1008. {
  1009. struct uart_omap_port *up = dev_get_drvdata(dev);
  1010. if (up)
  1011. uart_resume_port(&serial_omap_reg, &up->port);
  1012. return 0;
  1013. }
  1014. #endif
  1015. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1016. {
  1017. u32 mvr, scheme;
  1018. u16 revision, major, minor;
  1019. mvr = serial_in(up, UART_OMAP_MVER);
  1020. /* Check revision register scheme */
  1021. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1022. switch (scheme) {
  1023. case 0: /* Legacy Scheme: OMAP2/3 */
  1024. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1025. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1026. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1027. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1028. break;
  1029. case 1:
  1030. /* New Scheme: OMAP4+ */
  1031. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1032. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1033. OMAP_UART_MVR_MAJ_SHIFT;
  1034. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1035. break;
  1036. default:
  1037. dev_warn(up->dev,
  1038. "Unknown %s revision, defaulting to highest\n",
  1039. up->name);
  1040. /* highest possible revision */
  1041. major = 0xff;
  1042. minor = 0xff;
  1043. }
  1044. /* normalize revision for the driver */
  1045. revision = UART_BUILD_REVISION(major, minor);
  1046. switch (revision) {
  1047. case OMAP_UART_REV_46:
  1048. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1049. UART_ERRATA_i291_DMA_FORCEIDLE);
  1050. break;
  1051. case OMAP_UART_REV_52:
  1052. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1053. UART_ERRATA_i291_DMA_FORCEIDLE);
  1054. break;
  1055. case OMAP_UART_REV_63:
  1056. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1057. break;
  1058. default:
  1059. break;
  1060. }
  1061. }
  1062. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1063. {
  1064. struct omap_uart_port_info *omap_up_info;
  1065. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1066. if (!omap_up_info)
  1067. return NULL; /* out of memory */
  1068. of_property_read_u32(dev->of_node, "clock-frequency",
  1069. &omap_up_info->uartclk);
  1070. return omap_up_info;
  1071. }
  1072. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1073. {
  1074. struct uart_omap_port *up;
  1075. struct resource *mem, *irq;
  1076. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1077. int ret;
  1078. if (pdev->dev.of_node)
  1079. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1080. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1081. if (!mem) {
  1082. dev_err(&pdev->dev, "no mem resource?\n");
  1083. return -ENODEV;
  1084. }
  1085. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1086. if (!irq) {
  1087. dev_err(&pdev->dev, "no irq resource?\n");
  1088. return -ENODEV;
  1089. }
  1090. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1091. pdev->dev.driver->name)) {
  1092. dev_err(&pdev->dev, "memory region already claimed\n");
  1093. return -EBUSY;
  1094. }
  1095. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1096. omap_up_info->DTR_present) {
  1097. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1098. if (ret < 0)
  1099. return ret;
  1100. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1101. omap_up_info->DTR_inverted);
  1102. if (ret < 0)
  1103. return ret;
  1104. }
  1105. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1106. if (!up)
  1107. return -ENOMEM;
  1108. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1109. omap_up_info->DTR_present) {
  1110. up->DTR_gpio = omap_up_info->DTR_gpio;
  1111. up->DTR_inverted = omap_up_info->DTR_inverted;
  1112. } else
  1113. up->DTR_gpio = -EINVAL;
  1114. up->DTR_active = 0;
  1115. up->dev = &pdev->dev;
  1116. up->port.dev = &pdev->dev;
  1117. up->port.type = PORT_OMAP;
  1118. up->port.iotype = UPIO_MEM;
  1119. up->port.irq = irq->start;
  1120. up->port.regshift = 2;
  1121. up->port.fifosize = 64;
  1122. up->port.ops = &serial_omap_pops;
  1123. if (pdev->dev.of_node)
  1124. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1125. else
  1126. up->port.line = pdev->id;
  1127. if (up->port.line < 0) {
  1128. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1129. up->port.line);
  1130. ret = -ENODEV;
  1131. goto err_port_line;
  1132. }
  1133. sprintf(up->name, "OMAP UART%d", up->port.line);
  1134. up->port.mapbase = mem->start;
  1135. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1136. resource_size(mem));
  1137. if (!up->port.membase) {
  1138. dev_err(&pdev->dev, "can't ioremap UART\n");
  1139. ret = -ENOMEM;
  1140. goto err_ioremap;
  1141. }
  1142. up->port.flags = omap_up_info->flags;
  1143. up->port.uartclk = omap_up_info->uartclk;
  1144. if (!up->port.uartclk) {
  1145. up->port.uartclk = DEFAULT_CLK_SPEED;
  1146. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1147. "%d\n", DEFAULT_CLK_SPEED);
  1148. }
  1149. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1150. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1151. pm_qos_add_request(&up->pm_qos_request,
  1152. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1153. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1154. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1155. platform_set_drvdata(pdev, up);
  1156. pm_runtime_enable(&pdev->dev);
  1157. pm_runtime_use_autosuspend(&pdev->dev);
  1158. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1159. omap_up_info->autosuspend_timeout);
  1160. pm_runtime_irq_safe(&pdev->dev);
  1161. pm_runtime_get_sync(&pdev->dev);
  1162. omap_serial_fill_features_erratas(up);
  1163. ui[up->port.line] = up;
  1164. serial_omap_add_console_port(up);
  1165. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1166. if (ret != 0)
  1167. goto err_add_port;
  1168. pm_runtime_mark_last_busy(up->dev);
  1169. pm_runtime_put_autosuspend(up->dev);
  1170. return 0;
  1171. err_add_port:
  1172. pm_runtime_put(&pdev->dev);
  1173. pm_runtime_disable(&pdev->dev);
  1174. err_ioremap:
  1175. err_port_line:
  1176. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1177. pdev->id, __func__, ret);
  1178. return ret;
  1179. }
  1180. static int __devexit serial_omap_remove(struct platform_device *dev)
  1181. {
  1182. struct uart_omap_port *up = platform_get_drvdata(dev);
  1183. pm_runtime_put_sync(up->dev);
  1184. pm_runtime_disable(up->dev);
  1185. uart_remove_one_port(&serial_omap_reg, &up->port);
  1186. pm_qos_remove_request(&up->pm_qos_request);
  1187. return 0;
  1188. }
  1189. /*
  1190. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1191. * The access to uart register after MDR1 Access
  1192. * causes UART to corrupt data.
  1193. *
  1194. * Need a delay =
  1195. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1196. * give 10 times as much
  1197. */
  1198. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1199. {
  1200. u8 timeout = 255;
  1201. serial_out(up, UART_OMAP_MDR1, mdr1);
  1202. udelay(2);
  1203. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1204. UART_FCR_CLEAR_RCVR);
  1205. /*
  1206. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1207. * TX_FIFO_E bit is 1.
  1208. */
  1209. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1210. (UART_LSR_THRE | UART_LSR_DR))) {
  1211. timeout--;
  1212. if (!timeout) {
  1213. /* Should *never* happen. we warn and carry on */
  1214. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1215. serial_in(up, UART_LSR));
  1216. break;
  1217. }
  1218. udelay(1);
  1219. }
  1220. }
  1221. #ifdef CONFIG_PM_RUNTIME
  1222. static void serial_omap_restore_context(struct uart_omap_port *up)
  1223. {
  1224. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1225. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1226. else
  1227. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1228. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1229. serial_out(up, UART_EFR, UART_EFR_ECB);
  1230. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1231. serial_out(up, UART_IER, 0x0);
  1232. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1233. serial_out(up, UART_DLL, up->dll);
  1234. serial_out(up, UART_DLM, up->dlh);
  1235. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1236. serial_out(up, UART_IER, up->ier);
  1237. serial_out(up, UART_FCR, up->fcr);
  1238. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1239. serial_out(up, UART_MCR, up->mcr);
  1240. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1241. serial_out(up, UART_OMAP_SCR, up->scr);
  1242. serial_out(up, UART_EFR, up->efr);
  1243. serial_out(up, UART_LCR, up->lcr);
  1244. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1245. serial_omap_mdr1_errataset(up, up->mdr1);
  1246. else
  1247. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1248. }
  1249. static int serial_omap_runtime_suspend(struct device *dev)
  1250. {
  1251. struct uart_omap_port *up = dev_get_drvdata(dev);
  1252. struct omap_uart_port_info *pdata = dev->platform_data;
  1253. if (!up)
  1254. return -EINVAL;
  1255. if (!pdata)
  1256. return 0;
  1257. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1258. if (device_may_wakeup(dev)) {
  1259. if (!up->wakeups_enabled) {
  1260. serial_omap_enable_wakeup(up, true);
  1261. up->wakeups_enabled = true;
  1262. }
  1263. } else {
  1264. if (up->wakeups_enabled) {
  1265. serial_omap_enable_wakeup(up, false);
  1266. up->wakeups_enabled = false;
  1267. }
  1268. }
  1269. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1270. schedule_work(&up->qos_work);
  1271. return 0;
  1272. }
  1273. static int serial_omap_runtime_resume(struct device *dev)
  1274. {
  1275. struct uart_omap_port *up = dev_get_drvdata(dev);
  1276. struct omap_uart_port_info *pdata = dev->platform_data;
  1277. if (up && pdata) {
  1278. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1279. if (up->context_loss_cnt != loss_cnt)
  1280. serial_omap_restore_context(up);
  1281. up->latency = up->calc_latency;
  1282. schedule_work(&up->qos_work);
  1283. }
  1284. return 0;
  1285. }
  1286. #endif
  1287. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1288. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1289. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1290. serial_omap_runtime_resume, NULL)
  1291. };
  1292. #if defined(CONFIG_OF)
  1293. static const struct of_device_id omap_serial_of_match[] = {
  1294. { .compatible = "ti,omap2-uart" },
  1295. { .compatible = "ti,omap3-uart" },
  1296. { .compatible = "ti,omap4-uart" },
  1297. {},
  1298. };
  1299. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1300. #endif
  1301. static struct platform_driver serial_omap_driver = {
  1302. .probe = serial_omap_probe,
  1303. .remove = __devexit_p(serial_omap_remove),
  1304. .driver = {
  1305. .name = DRIVER_NAME,
  1306. .pm = &serial_omap_dev_pm_ops,
  1307. .of_match_table = of_match_ptr(omap_serial_of_match),
  1308. },
  1309. };
  1310. static int __init serial_omap_init(void)
  1311. {
  1312. int ret;
  1313. ret = uart_register_driver(&serial_omap_reg);
  1314. if (ret != 0)
  1315. return ret;
  1316. ret = platform_driver_register(&serial_omap_driver);
  1317. if (ret != 0)
  1318. uart_unregister_driver(&serial_omap_reg);
  1319. return ret;
  1320. }
  1321. static void __exit serial_omap_exit(void)
  1322. {
  1323. platform_driver_unregister(&serial_omap_driver);
  1324. uart_unregister_driver(&serial_omap_reg);
  1325. }
  1326. module_init(serial_omap_init);
  1327. module_exit(serial_omap_exit);
  1328. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1329. MODULE_LICENSE("GPL");
  1330. MODULE_AUTHOR("Texas Instruments Inc");