wm8996.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120
  1. /*
  2. * wm8996.c - WM8996 audio codec interface
  3. *
  4. * Copyright 2011-2 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <linux/workqueue.h>
  25. #include <sound/core.h>
  26. #include <sound/jack.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include <trace/events/asoc.h>
  33. #include <sound/wm8996.h>
  34. #include "wm8996.h"
  35. #define WM8996_AIFS 2
  36. #define HPOUT1L 1
  37. #define HPOUT1R 2
  38. #define HPOUT2L 4
  39. #define HPOUT2R 8
  40. #define WM8996_NUM_SUPPLIES 3
  41. static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
  42. "DBVDD",
  43. "AVDD1",
  44. "AVDD2",
  45. };
  46. struct wm8996_priv {
  47. struct device *dev;
  48. struct regmap *regmap;
  49. struct snd_soc_codec *codec;
  50. int ldo1ena;
  51. int sysclk;
  52. int sysclk_src;
  53. int fll_src;
  54. int fll_fref;
  55. int fll_fout;
  56. struct completion fll_lock;
  57. u16 dcs_pending;
  58. struct completion dcs_done;
  59. u16 hpout_ena;
  60. u16 hpout_pending;
  61. struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
  62. struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
  63. int bg_ena;
  64. struct wm8996_pdata pdata;
  65. int rx_rate[WM8996_AIFS];
  66. int bclk_rate[WM8996_AIFS];
  67. /* Platform dependant ReTune mobile configuration */
  68. int num_retune_mobile_texts;
  69. const char **retune_mobile_texts;
  70. int retune_mobile_cfg[2];
  71. struct soc_enum retune_mobile_enum;
  72. struct snd_soc_jack *jack;
  73. bool detecting;
  74. bool jack_mic;
  75. int jack_flips;
  76. wm8996_polarity_fn polarity_cb;
  77. #ifdef CONFIG_GPIOLIB
  78. struct gpio_chip gpio_chip;
  79. #endif
  80. };
  81. /* We can't use the same notifier block for more than one supply and
  82. * there's no way I can see to get from a callback to the caller
  83. * except container_of().
  84. */
  85. #define WM8996_REGULATOR_EVENT(n) \
  86. static int wm8996_regulator_event_##n(struct notifier_block *nb, \
  87. unsigned long event, void *data) \
  88. { \
  89. struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
  90. disable_nb[n]); \
  91. if (event & REGULATOR_EVENT_DISABLE) { \
  92. regcache_mark_dirty(wm8996->regmap); \
  93. } \
  94. return 0; \
  95. }
  96. WM8996_REGULATOR_EVENT(0)
  97. WM8996_REGULATOR_EVENT(1)
  98. WM8996_REGULATOR_EVENT(2)
  99. static struct reg_default wm8996_reg[] = {
  100. { WM8996_POWER_MANAGEMENT_1, 0x0 },
  101. { WM8996_POWER_MANAGEMENT_2, 0x0 },
  102. { WM8996_POWER_MANAGEMENT_3, 0x0 },
  103. { WM8996_POWER_MANAGEMENT_4, 0x0 },
  104. { WM8996_POWER_MANAGEMENT_5, 0x0 },
  105. { WM8996_POWER_MANAGEMENT_6, 0x0 },
  106. { WM8996_POWER_MANAGEMENT_7, 0x10 },
  107. { WM8996_POWER_MANAGEMENT_8, 0x0 },
  108. { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
  109. { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
  110. { WM8996_LINE_INPUT_CONTROL, 0x0 },
  111. { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
  112. { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
  113. { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
  114. { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
  115. { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
  116. { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
  117. { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
  118. { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
  119. { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
  120. { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
  121. { WM8996_MICBIAS_1, 0x39 },
  122. { WM8996_MICBIAS_2, 0x39 },
  123. { WM8996_LDO_1, 0x3 },
  124. { WM8996_LDO_2, 0x13 },
  125. { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
  126. { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
  127. { WM8996_HEADPHONE_DETECT_1, 0x20 },
  128. { WM8996_HEADPHONE_DETECT_2, 0x0 },
  129. { WM8996_MIC_DETECT_1, 0x7600 },
  130. { WM8996_MIC_DETECT_2, 0xbf },
  131. { WM8996_CHARGE_PUMP_1, 0x1f25 },
  132. { WM8996_CHARGE_PUMP_2, 0xab19 },
  133. { WM8996_DC_SERVO_1, 0x0 },
  134. { WM8996_DC_SERVO_3, 0x0 },
  135. { WM8996_DC_SERVO_5, 0x2a2a },
  136. { WM8996_DC_SERVO_6, 0x0 },
  137. { WM8996_DC_SERVO_7, 0x0 },
  138. { WM8996_ANALOGUE_HP_1, 0x0 },
  139. { WM8996_ANALOGUE_HP_2, 0x0 },
  140. { WM8996_CONTROL_INTERFACE_1, 0x8004 },
  141. { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
  142. { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
  143. { WM8996_AIF_CLOCKING_1, 0x0 },
  144. { WM8996_AIF_CLOCKING_2, 0x0 },
  145. { WM8996_CLOCKING_1, 0x10 },
  146. { WM8996_CLOCKING_2, 0x0 },
  147. { WM8996_AIF_RATE, 0x83 },
  148. { WM8996_FLL_CONTROL_1, 0x0 },
  149. { WM8996_FLL_CONTROL_2, 0x0 },
  150. { WM8996_FLL_CONTROL_3, 0x0 },
  151. { WM8996_FLL_CONTROL_4, 0x5dc0 },
  152. { WM8996_FLL_CONTROL_5, 0xc84 },
  153. { WM8996_FLL_EFS_1, 0x0 },
  154. { WM8996_FLL_EFS_2, 0x2 },
  155. { WM8996_AIF1_CONTROL, 0x0 },
  156. { WM8996_AIF1_BCLK, 0x0 },
  157. { WM8996_AIF1_TX_LRCLK_1, 0x80 },
  158. { WM8996_AIF1_TX_LRCLK_2, 0x8 },
  159. { WM8996_AIF1_RX_LRCLK_1, 0x80 },
  160. { WM8996_AIF1_RX_LRCLK_2, 0x0 },
  161. { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
  162. { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
  163. { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
  164. { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
  165. { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
  166. { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
  167. { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
  168. { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
  169. { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
  170. { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
  171. { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
  172. { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
  173. { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
  174. { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
  175. { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
  176. { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
  177. { WM8996_AIF1TX_TEST, 0x7 },
  178. { WM8996_AIF2_CONTROL, 0x0 },
  179. { WM8996_AIF2_BCLK, 0x0 },
  180. { WM8996_AIF2_TX_LRCLK_1, 0x80 },
  181. { WM8996_AIF2_TX_LRCLK_2, 0x8 },
  182. { WM8996_AIF2_RX_LRCLK_1, 0x80 },
  183. { WM8996_AIF2_RX_LRCLK_2, 0x0 },
  184. { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
  185. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
  186. { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
  187. { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
  188. { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
  189. { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
  190. { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
  191. { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
  192. { WM8996_AIF2TX_TEST, 0x1 },
  193. { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
  194. { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
  195. { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
  196. { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
  197. { WM8996_DSP1_TX_FILTERS, 0x2000 },
  198. { WM8996_DSP1_RX_FILTERS_1, 0x200 },
  199. { WM8996_DSP1_RX_FILTERS_2, 0x10 },
  200. { WM8996_DSP1_DRC_1, 0x98 },
  201. { WM8996_DSP1_DRC_2, 0x845 },
  202. { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
  203. { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
  204. { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
  205. { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
  206. { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
  207. { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
  208. { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
  209. { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
  210. { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
  211. { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
  212. { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
  213. { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
  214. { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
  215. { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
  216. { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
  217. { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
  218. { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
  219. { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
  220. { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
  221. { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
  222. { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
  223. { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
  224. { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
  225. { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
  226. { WM8996_DSP2_TX_FILTERS, 0x2000 },
  227. { WM8996_DSP2_RX_FILTERS_1, 0x200 },
  228. { WM8996_DSP2_RX_FILTERS_2, 0x10 },
  229. { WM8996_DSP2_DRC_1, 0x98 },
  230. { WM8996_DSP2_DRC_2, 0x845 },
  231. { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
  232. { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
  233. { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
  234. { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
  235. { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
  236. { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
  237. { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
  238. { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
  239. { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
  240. { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
  241. { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
  242. { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
  243. { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
  244. { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
  245. { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
  246. { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
  247. { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
  248. { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
  249. { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
  250. { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
  251. { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
  252. { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
  253. { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
  254. { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
  255. { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
  256. { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
  257. { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
  258. { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
  259. { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
  260. { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
  261. { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
  262. { WM8996_DAC_SOFTMUTE, 0x0 },
  263. { WM8996_OVERSAMPLING, 0xd },
  264. { WM8996_SIDETONE, 0x1040 },
  265. { WM8996_GPIO_1, 0xa101 },
  266. { WM8996_GPIO_2, 0xa101 },
  267. { WM8996_GPIO_3, 0xa101 },
  268. { WM8996_GPIO_4, 0xa101 },
  269. { WM8996_GPIO_5, 0xa101 },
  270. { WM8996_PULL_CONTROL_1, 0x0 },
  271. { WM8996_PULL_CONTROL_2, 0x140 },
  272. { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
  273. { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
  274. { WM8996_LEFT_PDM_SPEAKER, 0x0 },
  275. { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
  276. { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
  277. { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
  278. };
  279. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  280. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  281. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  282. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  283. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  284. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  285. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  286. static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
  287. static const char *sidetone_hpf_text[] = {
  288. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  289. };
  290. static const struct soc_enum sidetone_hpf =
  291. SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
  292. static const char *hpf_mode_text[] = {
  293. "HiFi", "Custom", "Voice"
  294. };
  295. static const struct soc_enum dsp1tx_hpf_mode =
  296. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  297. static const struct soc_enum dsp2tx_hpf_mode =
  298. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  299. static const char *hpf_cutoff_text[] = {
  300. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  301. };
  302. static const struct soc_enum dsp1tx_hpf_cutoff =
  303. SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  304. static const struct soc_enum dsp2tx_hpf_cutoff =
  305. SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  306. static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
  307. {
  308. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  309. struct wm8996_pdata *pdata = &wm8996->pdata;
  310. int base, best, best_val, save, i, cfg, iface;
  311. if (!wm8996->num_retune_mobile_texts)
  312. return;
  313. switch (block) {
  314. case 0:
  315. base = WM8996_DSP1_RX_EQ_GAINS_1;
  316. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  317. WM8996_DSP1RX_SRC)
  318. iface = 1;
  319. else
  320. iface = 0;
  321. break;
  322. case 1:
  323. base = WM8996_DSP1_RX_EQ_GAINS_2;
  324. if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
  325. WM8996_DSP2RX_SRC)
  326. iface = 1;
  327. else
  328. iface = 0;
  329. break;
  330. default:
  331. return;
  332. }
  333. /* Find the version of the currently selected configuration
  334. * with the nearest sample rate. */
  335. cfg = wm8996->retune_mobile_cfg[block];
  336. best = 0;
  337. best_val = INT_MAX;
  338. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  339. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  340. wm8996->retune_mobile_texts[cfg]) == 0 &&
  341. abs(pdata->retune_mobile_cfgs[i].rate
  342. - wm8996->rx_rate[iface]) < best_val) {
  343. best = i;
  344. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  345. - wm8996->rx_rate[iface]);
  346. }
  347. }
  348. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  349. block,
  350. pdata->retune_mobile_cfgs[best].name,
  351. pdata->retune_mobile_cfgs[best].rate,
  352. wm8996->rx_rate[iface]);
  353. /* The EQ will be disabled while reconfiguring it, remember the
  354. * current configuration.
  355. */
  356. save = snd_soc_read(codec, base);
  357. save &= WM8996_DSP1RX_EQ_ENA;
  358. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  359. snd_soc_update_bits(codec, base + i, 0xffff,
  360. pdata->retune_mobile_cfgs[best].regs[i]);
  361. snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
  362. }
  363. /* Icky as hell but saves code duplication */
  364. static int wm8996_get_retune_mobile_block(const char *name)
  365. {
  366. if (strcmp(name, "DSP1 EQ Mode") == 0)
  367. return 0;
  368. if (strcmp(name, "DSP2 EQ Mode") == 0)
  369. return 1;
  370. return -EINVAL;
  371. }
  372. static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  373. struct snd_ctl_elem_value *ucontrol)
  374. {
  375. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  376. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  377. struct wm8996_pdata *pdata = &wm8996->pdata;
  378. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  379. int value = ucontrol->value.integer.value[0];
  380. if (block < 0)
  381. return block;
  382. if (value >= pdata->num_retune_mobile_cfgs)
  383. return -EINVAL;
  384. wm8996->retune_mobile_cfg[block] = value;
  385. wm8996_set_retune_mobile(codec, block);
  386. return 0;
  387. }
  388. static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  389. struct snd_ctl_elem_value *ucontrol)
  390. {
  391. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  392. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  393. int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
  394. if (block < 0)
  395. return block;
  396. ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
  397. return 0;
  398. }
  399. static const struct snd_kcontrol_new wm8996_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
  401. WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  402. SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
  403. WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  404. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
  405. 0, 5, 24, 0, sidetone_tlv),
  406. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
  407. 0, 5, 24, 0, sidetone_tlv),
  408. SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
  409. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  410. SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
  411. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
  412. WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  413. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
  414. WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  415. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
  416. 13, 1, 0),
  417. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
  418. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  419. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  420. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
  421. 13, 1, 0),
  422. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
  423. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  424. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  425. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
  426. WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  427. SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
  428. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
  429. WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  430. SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
  431. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
  432. WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  433. SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
  434. WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
  435. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
  436. WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  437. SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
  438. WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
  439. SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
  440. SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
  441. SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
  442. SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
  443. SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
  444. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
  445. SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
  446. SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
  447. SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
  448. 0, threedstereo_tlv),
  449. SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
  450. 0, threedstereo_tlv),
  451. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
  452. 8, 0, out_digital_tlv),
  453. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
  454. 8, 0, out_digital_tlv),
  455. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
  456. WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  457. SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
  458. WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  459. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
  460. WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  461. SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
  462. WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  463. SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  464. spk_tlv),
  465. SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
  466. WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
  467. SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
  468. WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
  469. SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  470. SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  471. SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
  472. SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
  473. SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
  474. SND_SOC_BYTES_MASK("DSP1 DRC", WM8996_DSP1_DRC_1, 5,
  475. WM8996_DSP1RX_DRC_ENA | WM8996_DSP1TXL_DRC_ENA |
  476. WM8996_DSP1TXR_DRC_ENA),
  477. SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
  478. SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
  479. SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
  480. SND_SOC_BYTES_MASK("DSP2 DRC", WM8996_DSP2_DRC_1, 5,
  481. WM8996_DSP2RX_DRC_ENA | WM8996_DSP2TXL_DRC_ENA |
  482. WM8996_DSP2TXR_DRC_ENA),
  483. };
  484. static const struct snd_kcontrol_new wm8996_eq_controls[] = {
  485. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. };
  506. static void wm8996_bg_enable(struct snd_soc_codec *codec)
  507. {
  508. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  509. wm8996->bg_ena++;
  510. if (wm8996->bg_ena == 1) {
  511. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  512. WM8996_BG_ENA, WM8996_BG_ENA);
  513. msleep(2);
  514. }
  515. }
  516. static void wm8996_bg_disable(struct snd_soc_codec *codec)
  517. {
  518. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  519. wm8996->bg_ena--;
  520. if (!wm8996->bg_ena)
  521. snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
  522. WM8996_BG_ENA, 0);
  523. }
  524. static int bg_event(struct snd_soc_dapm_widget *w,
  525. struct snd_kcontrol *kcontrol, int event)
  526. {
  527. struct snd_soc_codec *codec = w->codec;
  528. int ret = 0;
  529. switch (event) {
  530. case SND_SOC_DAPM_PRE_PMU:
  531. wm8996_bg_enable(codec);
  532. break;
  533. case SND_SOC_DAPM_POST_PMD:
  534. wm8996_bg_disable(codec);
  535. break;
  536. default:
  537. BUG();
  538. ret = -EINVAL;
  539. }
  540. return ret;
  541. }
  542. static int cp_event(struct snd_soc_dapm_widget *w,
  543. struct snd_kcontrol *kcontrol, int event)
  544. {
  545. int ret = 0;
  546. switch (event) {
  547. case SND_SOC_DAPM_POST_PMU:
  548. msleep(5);
  549. break;
  550. default:
  551. BUG();
  552. ret = -EINVAL;
  553. }
  554. return 0;
  555. }
  556. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  557. struct snd_kcontrol *kcontrol, int event)
  558. {
  559. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  560. /* Record which outputs we enabled */
  561. switch (event) {
  562. case SND_SOC_DAPM_PRE_PMD:
  563. wm8996->hpout_pending &= ~w->shift;
  564. break;
  565. case SND_SOC_DAPM_PRE_PMU:
  566. wm8996->hpout_pending |= w->shift;
  567. break;
  568. default:
  569. BUG();
  570. return -EINVAL;
  571. }
  572. return 0;
  573. }
  574. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  575. {
  576. struct i2c_client *i2c = to_i2c_client(codec->dev);
  577. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  578. int ret;
  579. unsigned long timeout = 200;
  580. snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
  581. /* Use the interrupt if possible */
  582. do {
  583. if (i2c->irq) {
  584. timeout = wait_for_completion_timeout(&wm8996->dcs_done,
  585. msecs_to_jiffies(200));
  586. if (timeout == 0)
  587. dev_err(codec->dev, "DC servo timed out\n");
  588. } else {
  589. msleep(1);
  590. timeout--;
  591. }
  592. ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
  593. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  594. } while (timeout && ret & mask);
  595. if (timeout == 0)
  596. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  597. else
  598. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  599. }
  600. static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
  601. enum snd_soc_dapm_type event, int subseq)
  602. {
  603. struct snd_soc_codec *codec = container_of(dapm,
  604. struct snd_soc_codec, dapm);
  605. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  606. u16 val, mask;
  607. /* Complete any pending DC servo starts */
  608. if (wm8996->dcs_pending) {
  609. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  610. wm8996->dcs_pending);
  611. /* Trigger a startup sequence */
  612. wait_for_dc_servo(codec, wm8996->dcs_pending
  613. << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
  614. wm8996->dcs_pending = 0;
  615. }
  616. if (wm8996->hpout_pending != wm8996->hpout_ena) {
  617. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  618. wm8996->hpout_ena, wm8996->hpout_pending);
  619. val = 0;
  620. mask = 0;
  621. if (wm8996->hpout_pending & HPOUT1L) {
  622. val |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
  623. mask |= WM8996_HPOUT1L_RMV_SHORT | WM8996_HPOUT1L_OUTP;
  624. } else {
  625. mask |= WM8996_HPOUT1L_RMV_SHORT |
  626. WM8996_HPOUT1L_OUTP |
  627. WM8996_HPOUT1L_DLY;
  628. }
  629. if (wm8996->hpout_pending & HPOUT1R) {
  630. val |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
  631. mask |= WM8996_HPOUT1R_RMV_SHORT | WM8996_HPOUT1R_OUTP;
  632. } else {
  633. mask |= WM8996_HPOUT1R_RMV_SHORT |
  634. WM8996_HPOUT1R_OUTP |
  635. WM8996_HPOUT1R_DLY;
  636. }
  637. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
  638. val = 0;
  639. mask = 0;
  640. if (wm8996->hpout_pending & HPOUT2L) {
  641. val |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
  642. mask |= WM8996_HPOUT2L_RMV_SHORT | WM8996_HPOUT2L_OUTP;
  643. } else {
  644. mask |= WM8996_HPOUT2L_RMV_SHORT |
  645. WM8996_HPOUT2L_OUTP |
  646. WM8996_HPOUT2L_DLY;
  647. }
  648. if (wm8996->hpout_pending & HPOUT2R) {
  649. val |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
  650. mask |= WM8996_HPOUT2R_RMV_SHORT | WM8996_HPOUT2R_OUTP;
  651. } else {
  652. mask |= WM8996_HPOUT2R_RMV_SHORT |
  653. WM8996_HPOUT2R_OUTP |
  654. WM8996_HPOUT2R_DLY;
  655. }
  656. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
  657. wm8996->hpout_ena = wm8996->hpout_pending;
  658. }
  659. }
  660. static int dcs_start(struct snd_soc_dapm_widget *w,
  661. struct snd_kcontrol *kcontrol, int event)
  662. {
  663. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
  664. switch (event) {
  665. case SND_SOC_DAPM_POST_PMU:
  666. wm8996->dcs_pending |= 1 << w->shift;
  667. break;
  668. default:
  669. BUG();
  670. return -EINVAL;
  671. }
  672. return 0;
  673. }
  674. static const char *sidetone_text[] = {
  675. "IN1", "IN2",
  676. };
  677. static const struct soc_enum left_sidetone_enum =
  678. SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
  679. static const struct snd_kcontrol_new left_sidetone =
  680. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  681. static const struct soc_enum right_sidetone_enum =
  682. SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
  683. static const struct snd_kcontrol_new right_sidetone =
  684. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  685. static const char *spk_text[] = {
  686. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  687. };
  688. static const struct soc_enum spkl_enum =
  689. SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  690. static const struct snd_kcontrol_new spkl_mux =
  691. SOC_DAPM_ENUM("SPKL", spkl_enum);
  692. static const struct soc_enum spkr_enum =
  693. SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  694. static const struct snd_kcontrol_new spkr_mux =
  695. SOC_DAPM_ENUM("SPKR", spkr_enum);
  696. static const char *dsp1rx_text[] = {
  697. "AIF1", "AIF2"
  698. };
  699. static const struct soc_enum dsp1rx_enum =
  700. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  701. static const struct snd_kcontrol_new dsp1rx =
  702. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  703. static const char *dsp2rx_text[] = {
  704. "AIF2", "AIF1"
  705. };
  706. static const struct soc_enum dsp2rx_enum =
  707. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  708. static const struct snd_kcontrol_new dsp2rx =
  709. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  710. static const char *aif2tx_text[] = {
  711. "DSP2", "DSP1", "AIF1"
  712. };
  713. static const struct soc_enum aif2tx_enum =
  714. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  715. static const struct snd_kcontrol_new aif2tx =
  716. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  717. static const char *inmux_text[] = {
  718. "ADC", "DMIC1", "DMIC2"
  719. };
  720. static const struct soc_enum in1_enum =
  721. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  722. static const struct snd_kcontrol_new in1_mux =
  723. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  724. static const struct soc_enum in2_enum =
  725. SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  726. static const struct snd_kcontrol_new in2_mux =
  727. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  728. static const struct snd_kcontrol_new dac2r_mix[] = {
  729. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  730. 5, 1, 0),
  731. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
  732. 4, 1, 0),
  733. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  734. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  735. };
  736. static const struct snd_kcontrol_new dac2l_mix[] = {
  737. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  738. 5, 1, 0),
  739. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
  740. 4, 1, 0),
  741. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  742. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  743. };
  744. static const struct snd_kcontrol_new dac1r_mix[] = {
  745. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  746. 5, 1, 0),
  747. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
  748. 4, 1, 0),
  749. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  750. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  751. };
  752. static const struct snd_kcontrol_new dac1l_mix[] = {
  753. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  754. 5, 1, 0),
  755. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
  756. 4, 1, 0),
  757. SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  758. SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  759. };
  760. static const struct snd_kcontrol_new dsp1txl[] = {
  761. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  762. 1, 1, 0),
  763. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
  764. 0, 1, 0),
  765. };
  766. static const struct snd_kcontrol_new dsp1txr[] = {
  767. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  768. 1, 1, 0),
  769. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
  770. 0, 1, 0),
  771. };
  772. static const struct snd_kcontrol_new dsp2txl[] = {
  773. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  774. 1, 1, 0),
  775. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
  776. 0, 1, 0),
  777. };
  778. static const struct snd_kcontrol_new dsp2txr[] = {
  779. SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  780. 1, 1, 0),
  781. SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
  782. 0, 1, 0),
  783. };
  784. static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
  785. SND_SOC_DAPM_INPUT("IN1LN"),
  786. SND_SOC_DAPM_INPUT("IN1LP"),
  787. SND_SOC_DAPM_INPUT("IN1RN"),
  788. SND_SOC_DAPM_INPUT("IN1RP"),
  789. SND_SOC_DAPM_INPUT("IN2LN"),
  790. SND_SOC_DAPM_INPUT("IN2LP"),
  791. SND_SOC_DAPM_INPUT("IN2RN"),
  792. SND_SOC_DAPM_INPUT("IN2RP"),
  793. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  794. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  795. SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
  796. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
  797. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
  798. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
  799. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
  800. SND_SOC_DAPM_POST_PMU),
  801. SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
  802. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  803. SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  804. SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
  805. SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
  806. SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
  807. SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
  808. SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  809. SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  810. SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
  811. SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
  812. SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
  813. SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
  814. SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  815. SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  816. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
  817. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
  818. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
  819. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
  820. SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
  821. SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
  822. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  823. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  824. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
  825. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
  826. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
  827. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
  828. SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
  829. dsp2txl, ARRAY_SIZE(dsp2txl)),
  830. SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
  831. dsp2txr, ARRAY_SIZE(dsp2txr)),
  832. SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
  833. dsp1txl, ARRAY_SIZE(dsp1txl)),
  834. SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
  835. dsp1txr, ARRAY_SIZE(dsp1txr)),
  836. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  837. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  838. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  839. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  840. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  841. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  842. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  843. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  844. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
  845. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
  846. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
  847. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
  848. SND_SOC_DAPM_AIF_IN("AIF2RX1", NULL, 0, WM8996_POWER_MANAGEMENT_4, 9, 0),
  849. SND_SOC_DAPM_AIF_IN("AIF2RX0", NULL, 1, WM8996_POWER_MANAGEMENT_4, 8, 0),
  850. SND_SOC_DAPM_AIF_OUT("AIF2TX1", NULL, 0, WM8996_POWER_MANAGEMENT_6, 9, 0),
  851. SND_SOC_DAPM_AIF_OUT("AIF2TX0", NULL, 1, WM8996_POWER_MANAGEMENT_6, 8, 0),
  852. SND_SOC_DAPM_AIF_IN("AIF1RX5", NULL, 5, WM8996_POWER_MANAGEMENT_4, 5, 0),
  853. SND_SOC_DAPM_AIF_IN("AIF1RX4", NULL, 4, WM8996_POWER_MANAGEMENT_4, 4, 0),
  854. SND_SOC_DAPM_AIF_IN("AIF1RX3", NULL, 3, WM8996_POWER_MANAGEMENT_4, 3, 0),
  855. SND_SOC_DAPM_AIF_IN("AIF1RX2", NULL, 2, WM8996_POWER_MANAGEMENT_4, 2, 0),
  856. SND_SOC_DAPM_AIF_IN("AIF1RX1", NULL, 1, WM8996_POWER_MANAGEMENT_4, 1, 0),
  857. SND_SOC_DAPM_AIF_IN("AIF1RX0", NULL, 0, WM8996_POWER_MANAGEMENT_4, 0, 0),
  858. SND_SOC_DAPM_AIF_OUT("AIF1TX5", NULL, 5, WM8996_POWER_MANAGEMENT_6, 5, 0),
  859. SND_SOC_DAPM_AIF_OUT("AIF1TX4", NULL, 4, WM8996_POWER_MANAGEMENT_6, 4, 0),
  860. SND_SOC_DAPM_AIF_OUT("AIF1TX3", NULL, 3, WM8996_POWER_MANAGEMENT_6, 3, 0),
  861. SND_SOC_DAPM_AIF_OUT("AIF1TX2", NULL, 2, WM8996_POWER_MANAGEMENT_6, 2, 0),
  862. SND_SOC_DAPM_AIF_OUT("AIF1TX1", NULL, 1, WM8996_POWER_MANAGEMENT_6, 1, 0),
  863. SND_SOC_DAPM_AIF_OUT("AIF1TX0", NULL, 0, WM8996_POWER_MANAGEMENT_6, 0, 0),
  864. /* We route as stereo pairs so define some dummy widgets to squash
  865. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  866. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  867. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  868. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  869. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  870. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  871. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  872. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  873. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  874. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  875. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  876. SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  877. SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  878. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  879. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
  880. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
  881. SND_SOC_DAPM_POST_PMU),
  882. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  883. rmv_short_event,
  884. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  885. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  886. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
  887. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
  888. SND_SOC_DAPM_POST_PMU),
  889. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  890. rmv_short_event,
  891. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  892. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  893. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
  894. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
  895. SND_SOC_DAPM_POST_PMU),
  896. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  897. rmv_short_event,
  898. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  899. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  900. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
  901. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
  902. SND_SOC_DAPM_POST_PMU),
  903. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  904. rmv_short_event,
  905. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  906. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  907. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  908. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  909. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  910. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  911. };
  912. static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
  913. { "AIFCLK", NULL, "SYSCLK" },
  914. { "SYSDSPCLK", NULL, "SYSCLK" },
  915. { "Charge Pump", NULL, "SYSCLK" },
  916. { "Charge Pump", NULL, "CPVDD" },
  917. { "MICB1", NULL, "LDO2" },
  918. { "MICB1", NULL, "MICB1 Audio" },
  919. { "MICB1", NULL, "Bandgap" },
  920. { "MICB2", NULL, "LDO2" },
  921. { "MICB2", NULL, "MICB2 Audio" },
  922. { "MICB2", NULL, "Bandgap" },
  923. { "AIF1RX0", NULL, "AIF1 Playback" },
  924. { "AIF1RX1", NULL, "AIF1 Playback" },
  925. { "AIF1RX2", NULL, "AIF1 Playback" },
  926. { "AIF1RX3", NULL, "AIF1 Playback" },
  927. { "AIF1RX4", NULL, "AIF1 Playback" },
  928. { "AIF1RX5", NULL, "AIF1 Playback" },
  929. { "AIF2RX0", NULL, "AIF2 Playback" },
  930. { "AIF2RX1", NULL, "AIF2 Playback" },
  931. { "AIF1 Capture", NULL, "AIF1TX0" },
  932. { "AIF1 Capture", NULL, "AIF1TX1" },
  933. { "AIF1 Capture", NULL, "AIF1TX2" },
  934. { "AIF1 Capture", NULL, "AIF1TX3" },
  935. { "AIF1 Capture", NULL, "AIF1TX4" },
  936. { "AIF1 Capture", NULL, "AIF1TX5" },
  937. { "AIF2 Capture", NULL, "AIF2TX0" },
  938. { "AIF2 Capture", NULL, "AIF2TX1" },
  939. { "IN1L PGA", NULL, "IN2LN" },
  940. { "IN1L PGA", NULL, "IN2LP" },
  941. { "IN1L PGA", NULL, "IN1LN" },
  942. { "IN1L PGA", NULL, "IN1LP" },
  943. { "IN1L PGA", NULL, "Bandgap" },
  944. { "IN1R PGA", NULL, "IN2RN" },
  945. { "IN1R PGA", NULL, "IN2RP" },
  946. { "IN1R PGA", NULL, "IN1RN" },
  947. { "IN1R PGA", NULL, "IN1RP" },
  948. { "IN1R PGA", NULL, "Bandgap" },
  949. { "ADCL", NULL, "IN1L PGA" },
  950. { "ADCR", NULL, "IN1R PGA" },
  951. { "DMIC1L", NULL, "DMIC1DAT" },
  952. { "DMIC1R", NULL, "DMIC1DAT" },
  953. { "DMIC2L", NULL, "DMIC2DAT" },
  954. { "DMIC2R", NULL, "DMIC2DAT" },
  955. { "DMIC2L", NULL, "DMIC2" },
  956. { "DMIC2R", NULL, "DMIC2" },
  957. { "DMIC1L", NULL, "DMIC1" },
  958. { "DMIC1R", NULL, "DMIC1" },
  959. { "IN1L Mux", "ADC", "ADCL" },
  960. { "IN1L Mux", "DMIC1", "DMIC1L" },
  961. { "IN1L Mux", "DMIC2", "DMIC2L" },
  962. { "IN1R Mux", "ADC", "ADCR" },
  963. { "IN1R Mux", "DMIC1", "DMIC1R" },
  964. { "IN1R Mux", "DMIC2", "DMIC2R" },
  965. { "IN2L Mux", "ADC", "ADCL" },
  966. { "IN2L Mux", "DMIC1", "DMIC1L" },
  967. { "IN2L Mux", "DMIC2", "DMIC2L" },
  968. { "IN2R Mux", "ADC", "ADCR" },
  969. { "IN2R Mux", "DMIC1", "DMIC1R" },
  970. { "IN2R Mux", "DMIC2", "DMIC2R" },
  971. { "Left Sidetone", "IN1", "IN1L Mux" },
  972. { "Left Sidetone", "IN2", "IN2L Mux" },
  973. { "Right Sidetone", "IN1", "IN1R Mux" },
  974. { "Right Sidetone", "IN2", "IN2R Mux" },
  975. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  976. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  977. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  978. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  979. { "AIF1TX0", NULL, "DSP1TXL" },
  980. { "AIF1TX1", NULL, "DSP1TXR" },
  981. { "AIF1TX2", NULL, "DSP2TXL" },
  982. { "AIF1TX3", NULL, "DSP2TXR" },
  983. { "AIF1TX4", NULL, "AIF2RX0" },
  984. { "AIF1TX5", NULL, "AIF2RX1" },
  985. { "AIF1RX0", NULL, "AIFCLK" },
  986. { "AIF1RX1", NULL, "AIFCLK" },
  987. { "AIF1RX2", NULL, "AIFCLK" },
  988. { "AIF1RX3", NULL, "AIFCLK" },
  989. { "AIF1RX4", NULL, "AIFCLK" },
  990. { "AIF1RX5", NULL, "AIFCLK" },
  991. { "AIF2RX0", NULL, "AIFCLK" },
  992. { "AIF2RX1", NULL, "AIFCLK" },
  993. { "AIF1TX0", NULL, "AIFCLK" },
  994. { "AIF1TX1", NULL, "AIFCLK" },
  995. { "AIF1TX2", NULL, "AIFCLK" },
  996. { "AIF1TX3", NULL, "AIFCLK" },
  997. { "AIF1TX4", NULL, "AIFCLK" },
  998. { "AIF1TX5", NULL, "AIFCLK" },
  999. { "AIF2TX0", NULL, "AIFCLK" },
  1000. { "AIF2TX1", NULL, "AIFCLK" },
  1001. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1002. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1003. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1004. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1005. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1006. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1007. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1008. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1009. { "AIF1RXA", NULL, "AIF1RX0" },
  1010. { "AIF1RXA", NULL, "AIF1RX1" },
  1011. { "AIF1RXB", NULL, "AIF1RX2" },
  1012. { "AIF1RXB", NULL, "AIF1RX3" },
  1013. { "AIF1RXC", NULL, "AIF1RX4" },
  1014. { "AIF1RXC", NULL, "AIF1RX5" },
  1015. { "AIF2RX", NULL, "AIF2RX0" },
  1016. { "AIF2RX", NULL, "AIF2RX1" },
  1017. { "AIF2TX", "DSP2", "DSP2TX" },
  1018. { "AIF2TX", "DSP1", "DSP1RX" },
  1019. { "AIF2TX", "AIF1", "AIF1RXC" },
  1020. { "DSP1RXL", NULL, "DSP1RX" },
  1021. { "DSP1RXR", NULL, "DSP1RX" },
  1022. { "DSP2RXL", NULL, "DSP2RX" },
  1023. { "DSP2RXR", NULL, "DSP2RX" },
  1024. { "DSP2TX", NULL, "DSP2TXL" },
  1025. { "DSP2TX", NULL, "DSP2TXR" },
  1026. { "DSP1RX", "AIF1", "AIF1RXA" },
  1027. { "DSP1RX", "AIF2", "AIF2RX" },
  1028. { "DSP2RX", "AIF1", "AIF1RXB" },
  1029. { "DSP2RX", "AIF2", "AIF2RX" },
  1030. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1031. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1032. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1033. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1034. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1035. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1036. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1037. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1038. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1039. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1040. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1041. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1042. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1043. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1044. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1045. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1046. { "DAC1L", NULL, "DAC1L Mixer" },
  1047. { "DAC1R", NULL, "DAC1R Mixer" },
  1048. { "DAC2L", NULL, "DAC2L Mixer" },
  1049. { "DAC2R", NULL, "DAC2R Mixer" },
  1050. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1051. { "HPOUT2L PGA", NULL, "Bandgap" },
  1052. { "HPOUT2L PGA", NULL, "DAC2L" },
  1053. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1054. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1055. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_DCS" },
  1056. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1057. { "HPOUT2R PGA", NULL, "Bandgap" },
  1058. { "HPOUT2R PGA", NULL, "DAC2R" },
  1059. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1060. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1061. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_DCS" },
  1062. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1063. { "HPOUT1L PGA", NULL, "Bandgap" },
  1064. { "HPOUT1L PGA", NULL, "DAC1L" },
  1065. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1066. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1067. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_DCS" },
  1068. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1069. { "HPOUT1R PGA", NULL, "Bandgap" },
  1070. { "HPOUT1R PGA", NULL, "DAC1R" },
  1071. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1072. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1073. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_DCS" },
  1074. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1075. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1076. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1077. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1078. { "SPKL", "DAC1L", "DAC1L" },
  1079. { "SPKL", "DAC1R", "DAC1R" },
  1080. { "SPKL", "DAC2L", "DAC2L" },
  1081. { "SPKL", "DAC2R", "DAC2R" },
  1082. { "SPKR", "DAC1L", "DAC1L" },
  1083. { "SPKR", "DAC1R", "DAC1R" },
  1084. { "SPKR", "DAC2L", "DAC2L" },
  1085. { "SPKR", "DAC2R", "DAC2R" },
  1086. { "SPKL PGA", NULL, "SPKL" },
  1087. { "SPKR PGA", NULL, "SPKR" },
  1088. { "SPKDAT", NULL, "SPKL PGA" },
  1089. { "SPKDAT", NULL, "SPKR PGA" },
  1090. };
  1091. static bool wm8996_readable_register(struct device *dev, unsigned int reg)
  1092. {
  1093. /* Due to the sparseness of the register map the compiler
  1094. * output from an explicit switch statement ends up being much
  1095. * more efficient than a table.
  1096. */
  1097. switch (reg) {
  1098. case WM8996_SOFTWARE_RESET:
  1099. case WM8996_POWER_MANAGEMENT_1:
  1100. case WM8996_POWER_MANAGEMENT_2:
  1101. case WM8996_POWER_MANAGEMENT_3:
  1102. case WM8996_POWER_MANAGEMENT_4:
  1103. case WM8996_POWER_MANAGEMENT_5:
  1104. case WM8996_POWER_MANAGEMENT_6:
  1105. case WM8996_POWER_MANAGEMENT_7:
  1106. case WM8996_POWER_MANAGEMENT_8:
  1107. case WM8996_LEFT_LINE_INPUT_VOLUME:
  1108. case WM8996_RIGHT_LINE_INPUT_VOLUME:
  1109. case WM8996_LINE_INPUT_CONTROL:
  1110. case WM8996_DAC1_HPOUT1_VOLUME:
  1111. case WM8996_DAC2_HPOUT2_VOLUME:
  1112. case WM8996_DAC1_LEFT_VOLUME:
  1113. case WM8996_DAC1_RIGHT_VOLUME:
  1114. case WM8996_DAC2_LEFT_VOLUME:
  1115. case WM8996_DAC2_RIGHT_VOLUME:
  1116. case WM8996_OUTPUT1_LEFT_VOLUME:
  1117. case WM8996_OUTPUT1_RIGHT_VOLUME:
  1118. case WM8996_OUTPUT2_LEFT_VOLUME:
  1119. case WM8996_OUTPUT2_RIGHT_VOLUME:
  1120. case WM8996_MICBIAS_1:
  1121. case WM8996_MICBIAS_2:
  1122. case WM8996_LDO_1:
  1123. case WM8996_LDO_2:
  1124. case WM8996_ACCESSORY_DETECT_MODE_1:
  1125. case WM8996_ACCESSORY_DETECT_MODE_2:
  1126. case WM8996_HEADPHONE_DETECT_1:
  1127. case WM8996_HEADPHONE_DETECT_2:
  1128. case WM8996_MIC_DETECT_1:
  1129. case WM8996_MIC_DETECT_2:
  1130. case WM8996_MIC_DETECT_3:
  1131. case WM8996_CHARGE_PUMP_1:
  1132. case WM8996_CHARGE_PUMP_2:
  1133. case WM8996_DC_SERVO_1:
  1134. case WM8996_DC_SERVO_2:
  1135. case WM8996_DC_SERVO_3:
  1136. case WM8996_DC_SERVO_5:
  1137. case WM8996_DC_SERVO_6:
  1138. case WM8996_DC_SERVO_7:
  1139. case WM8996_DC_SERVO_READBACK_0:
  1140. case WM8996_ANALOGUE_HP_1:
  1141. case WM8996_ANALOGUE_HP_2:
  1142. case WM8996_CHIP_REVISION:
  1143. case WM8996_CONTROL_INTERFACE_1:
  1144. case WM8996_WRITE_SEQUENCER_CTRL_1:
  1145. case WM8996_WRITE_SEQUENCER_CTRL_2:
  1146. case WM8996_AIF_CLOCKING_1:
  1147. case WM8996_AIF_CLOCKING_2:
  1148. case WM8996_CLOCKING_1:
  1149. case WM8996_CLOCKING_2:
  1150. case WM8996_AIF_RATE:
  1151. case WM8996_FLL_CONTROL_1:
  1152. case WM8996_FLL_CONTROL_2:
  1153. case WM8996_FLL_CONTROL_3:
  1154. case WM8996_FLL_CONTROL_4:
  1155. case WM8996_FLL_CONTROL_5:
  1156. case WM8996_FLL_CONTROL_6:
  1157. case WM8996_FLL_EFS_1:
  1158. case WM8996_FLL_EFS_2:
  1159. case WM8996_AIF1_CONTROL:
  1160. case WM8996_AIF1_BCLK:
  1161. case WM8996_AIF1_TX_LRCLK_1:
  1162. case WM8996_AIF1_TX_LRCLK_2:
  1163. case WM8996_AIF1_RX_LRCLK_1:
  1164. case WM8996_AIF1_RX_LRCLK_2:
  1165. case WM8996_AIF1TX_DATA_CONFIGURATION_1:
  1166. case WM8996_AIF1TX_DATA_CONFIGURATION_2:
  1167. case WM8996_AIF1RX_DATA_CONFIGURATION:
  1168. case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
  1169. case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
  1170. case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
  1171. case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
  1172. case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
  1173. case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
  1174. case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
  1175. case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
  1176. case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
  1177. case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
  1178. case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
  1179. case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
  1180. case WM8996_AIF1RX_MONO_CONFIGURATION:
  1181. case WM8996_AIF1TX_TEST:
  1182. case WM8996_AIF2_CONTROL:
  1183. case WM8996_AIF2_BCLK:
  1184. case WM8996_AIF2_TX_LRCLK_1:
  1185. case WM8996_AIF2_TX_LRCLK_2:
  1186. case WM8996_AIF2_RX_LRCLK_1:
  1187. case WM8996_AIF2_RX_LRCLK_2:
  1188. case WM8996_AIF2TX_DATA_CONFIGURATION_1:
  1189. case WM8996_AIF2TX_DATA_CONFIGURATION_2:
  1190. case WM8996_AIF2RX_DATA_CONFIGURATION:
  1191. case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
  1192. case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
  1193. case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
  1194. case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
  1195. case WM8996_AIF2RX_MONO_CONFIGURATION:
  1196. case WM8996_AIF2TX_TEST:
  1197. case WM8996_DSP1_TX_LEFT_VOLUME:
  1198. case WM8996_DSP1_TX_RIGHT_VOLUME:
  1199. case WM8996_DSP1_RX_LEFT_VOLUME:
  1200. case WM8996_DSP1_RX_RIGHT_VOLUME:
  1201. case WM8996_DSP1_TX_FILTERS:
  1202. case WM8996_DSP1_RX_FILTERS_1:
  1203. case WM8996_DSP1_RX_FILTERS_2:
  1204. case WM8996_DSP1_DRC_1:
  1205. case WM8996_DSP1_DRC_2:
  1206. case WM8996_DSP1_DRC_3:
  1207. case WM8996_DSP1_DRC_4:
  1208. case WM8996_DSP1_DRC_5:
  1209. case WM8996_DSP1_RX_EQ_GAINS_1:
  1210. case WM8996_DSP1_RX_EQ_GAINS_2:
  1211. case WM8996_DSP1_RX_EQ_BAND_1_A:
  1212. case WM8996_DSP1_RX_EQ_BAND_1_B:
  1213. case WM8996_DSP1_RX_EQ_BAND_1_PG:
  1214. case WM8996_DSP1_RX_EQ_BAND_2_A:
  1215. case WM8996_DSP1_RX_EQ_BAND_2_B:
  1216. case WM8996_DSP1_RX_EQ_BAND_2_C:
  1217. case WM8996_DSP1_RX_EQ_BAND_2_PG:
  1218. case WM8996_DSP1_RX_EQ_BAND_3_A:
  1219. case WM8996_DSP1_RX_EQ_BAND_3_B:
  1220. case WM8996_DSP1_RX_EQ_BAND_3_C:
  1221. case WM8996_DSP1_RX_EQ_BAND_3_PG:
  1222. case WM8996_DSP1_RX_EQ_BAND_4_A:
  1223. case WM8996_DSP1_RX_EQ_BAND_4_B:
  1224. case WM8996_DSP1_RX_EQ_BAND_4_C:
  1225. case WM8996_DSP1_RX_EQ_BAND_4_PG:
  1226. case WM8996_DSP1_RX_EQ_BAND_5_A:
  1227. case WM8996_DSP1_RX_EQ_BAND_5_B:
  1228. case WM8996_DSP1_RX_EQ_BAND_5_PG:
  1229. case WM8996_DSP2_TX_LEFT_VOLUME:
  1230. case WM8996_DSP2_TX_RIGHT_VOLUME:
  1231. case WM8996_DSP2_RX_LEFT_VOLUME:
  1232. case WM8996_DSP2_RX_RIGHT_VOLUME:
  1233. case WM8996_DSP2_TX_FILTERS:
  1234. case WM8996_DSP2_RX_FILTERS_1:
  1235. case WM8996_DSP2_RX_FILTERS_2:
  1236. case WM8996_DSP2_DRC_1:
  1237. case WM8996_DSP2_DRC_2:
  1238. case WM8996_DSP2_DRC_3:
  1239. case WM8996_DSP2_DRC_4:
  1240. case WM8996_DSP2_DRC_5:
  1241. case WM8996_DSP2_RX_EQ_GAINS_1:
  1242. case WM8996_DSP2_RX_EQ_GAINS_2:
  1243. case WM8996_DSP2_RX_EQ_BAND_1_A:
  1244. case WM8996_DSP2_RX_EQ_BAND_1_B:
  1245. case WM8996_DSP2_RX_EQ_BAND_1_PG:
  1246. case WM8996_DSP2_RX_EQ_BAND_2_A:
  1247. case WM8996_DSP2_RX_EQ_BAND_2_B:
  1248. case WM8996_DSP2_RX_EQ_BAND_2_C:
  1249. case WM8996_DSP2_RX_EQ_BAND_2_PG:
  1250. case WM8996_DSP2_RX_EQ_BAND_3_A:
  1251. case WM8996_DSP2_RX_EQ_BAND_3_B:
  1252. case WM8996_DSP2_RX_EQ_BAND_3_C:
  1253. case WM8996_DSP2_RX_EQ_BAND_3_PG:
  1254. case WM8996_DSP2_RX_EQ_BAND_4_A:
  1255. case WM8996_DSP2_RX_EQ_BAND_4_B:
  1256. case WM8996_DSP2_RX_EQ_BAND_4_C:
  1257. case WM8996_DSP2_RX_EQ_BAND_4_PG:
  1258. case WM8996_DSP2_RX_EQ_BAND_5_A:
  1259. case WM8996_DSP2_RX_EQ_BAND_5_B:
  1260. case WM8996_DSP2_RX_EQ_BAND_5_PG:
  1261. case WM8996_DAC1_MIXER_VOLUMES:
  1262. case WM8996_DAC1_LEFT_MIXER_ROUTING:
  1263. case WM8996_DAC1_RIGHT_MIXER_ROUTING:
  1264. case WM8996_DAC2_MIXER_VOLUMES:
  1265. case WM8996_DAC2_LEFT_MIXER_ROUTING:
  1266. case WM8996_DAC2_RIGHT_MIXER_ROUTING:
  1267. case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
  1268. case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
  1269. case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
  1270. case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
  1271. case WM8996_DSP_TX_MIXER_SELECT:
  1272. case WM8996_DAC_SOFTMUTE:
  1273. case WM8996_OVERSAMPLING:
  1274. case WM8996_SIDETONE:
  1275. case WM8996_GPIO_1:
  1276. case WM8996_GPIO_2:
  1277. case WM8996_GPIO_3:
  1278. case WM8996_GPIO_4:
  1279. case WM8996_GPIO_5:
  1280. case WM8996_PULL_CONTROL_1:
  1281. case WM8996_PULL_CONTROL_2:
  1282. case WM8996_INTERRUPT_STATUS_1:
  1283. case WM8996_INTERRUPT_STATUS_2:
  1284. case WM8996_INTERRUPT_RAW_STATUS_2:
  1285. case WM8996_INTERRUPT_STATUS_1_MASK:
  1286. case WM8996_INTERRUPT_STATUS_2_MASK:
  1287. case WM8996_INTERRUPT_CONTROL:
  1288. case WM8996_LEFT_PDM_SPEAKER:
  1289. case WM8996_RIGHT_PDM_SPEAKER:
  1290. case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
  1291. case WM8996_PDM_SPEAKER_VOLUME:
  1292. return 1;
  1293. default:
  1294. return 0;
  1295. }
  1296. }
  1297. static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
  1298. {
  1299. switch (reg) {
  1300. case WM8996_SOFTWARE_RESET:
  1301. case WM8996_CHIP_REVISION:
  1302. case WM8996_LDO_1:
  1303. case WM8996_LDO_2:
  1304. case WM8996_INTERRUPT_STATUS_1:
  1305. case WM8996_INTERRUPT_STATUS_2:
  1306. case WM8996_INTERRUPT_RAW_STATUS_2:
  1307. case WM8996_DC_SERVO_READBACK_0:
  1308. case WM8996_DC_SERVO_2:
  1309. case WM8996_DC_SERVO_6:
  1310. case WM8996_DC_SERVO_7:
  1311. case WM8996_FLL_CONTROL_6:
  1312. case WM8996_MIC_DETECT_3:
  1313. case WM8996_HEADPHONE_DETECT_1:
  1314. case WM8996_HEADPHONE_DETECT_2:
  1315. return 1;
  1316. default:
  1317. return 0;
  1318. }
  1319. }
  1320. static const int bclk_divs[] = {
  1321. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1322. };
  1323. static void wm8996_update_bclk(struct snd_soc_codec *codec)
  1324. {
  1325. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1326. int aif, best, cur_val, bclk_rate, bclk_reg, i;
  1327. /* Don't bother if we're in a low frequency idle mode that
  1328. * can't support audio.
  1329. */
  1330. if (wm8996->sysclk < 64000)
  1331. return;
  1332. for (aif = 0; aif < WM8996_AIFS; aif++) {
  1333. switch (aif) {
  1334. case 0:
  1335. bclk_reg = WM8996_AIF1_BCLK;
  1336. break;
  1337. case 1:
  1338. bclk_reg = WM8996_AIF2_BCLK;
  1339. break;
  1340. }
  1341. bclk_rate = wm8996->bclk_rate[aif];
  1342. /* Pick a divisor for BCLK as close as we can get to ideal */
  1343. best = 0;
  1344. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1345. cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
  1346. if (cur_val < 0) /* BCLK table is sorted */
  1347. break;
  1348. best = i;
  1349. }
  1350. bclk_rate = wm8996->sysclk / bclk_divs[best];
  1351. dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1352. bclk_divs[best], bclk_rate);
  1353. snd_soc_update_bits(codec, bclk_reg,
  1354. WM8996_AIF1_BCLK_DIV_MASK, best);
  1355. }
  1356. }
  1357. static int wm8996_set_bias_level(struct snd_soc_codec *codec,
  1358. enum snd_soc_bias_level level)
  1359. {
  1360. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1361. int ret;
  1362. switch (level) {
  1363. case SND_SOC_BIAS_ON:
  1364. break;
  1365. case SND_SOC_BIAS_PREPARE:
  1366. /* Put the MICBIASes into regulating mode */
  1367. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1368. WM8996_MICB1_MODE, 0);
  1369. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1370. WM8996_MICB2_MODE, 0);
  1371. break;
  1372. case SND_SOC_BIAS_STANDBY:
  1373. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1374. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  1375. wm8996->supplies);
  1376. if (ret != 0) {
  1377. dev_err(codec->dev,
  1378. "Failed to enable supplies: %d\n",
  1379. ret);
  1380. return ret;
  1381. }
  1382. if (wm8996->pdata.ldo_ena >= 0) {
  1383. gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
  1384. 1);
  1385. msleep(5);
  1386. }
  1387. regcache_cache_only(codec->control_data, false);
  1388. regcache_sync(codec->control_data);
  1389. }
  1390. /* Bypass the MICBIASes for lowest power */
  1391. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1392. WM8996_MICB1_MODE, WM8996_MICB1_MODE);
  1393. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1394. WM8996_MICB2_MODE, WM8996_MICB2_MODE);
  1395. break;
  1396. case SND_SOC_BIAS_OFF:
  1397. regcache_cache_only(codec->control_data, true);
  1398. if (wm8996->pdata.ldo_ena >= 0) {
  1399. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  1400. regcache_cache_only(codec->control_data, true);
  1401. }
  1402. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
  1403. wm8996->supplies);
  1404. break;
  1405. }
  1406. codec->dapm.bias_level = level;
  1407. return 0;
  1408. }
  1409. static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1410. {
  1411. struct snd_soc_codec *codec = dai->codec;
  1412. int aifctrl = 0;
  1413. int bclk = 0;
  1414. int lrclk_tx = 0;
  1415. int lrclk_rx = 0;
  1416. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1417. switch (dai->id) {
  1418. case 0:
  1419. aifctrl_reg = WM8996_AIF1_CONTROL;
  1420. bclk_reg = WM8996_AIF1_BCLK;
  1421. lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
  1422. lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
  1423. break;
  1424. case 1:
  1425. aifctrl_reg = WM8996_AIF2_CONTROL;
  1426. bclk_reg = WM8996_AIF2_BCLK;
  1427. lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
  1428. lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
  1429. break;
  1430. default:
  1431. BUG();
  1432. return -EINVAL;
  1433. }
  1434. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1435. case SND_SOC_DAIFMT_NB_NF:
  1436. break;
  1437. case SND_SOC_DAIFMT_IB_NF:
  1438. bclk |= WM8996_AIF1_BCLK_INV;
  1439. break;
  1440. case SND_SOC_DAIFMT_NB_IF:
  1441. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1442. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1443. break;
  1444. case SND_SOC_DAIFMT_IB_IF:
  1445. bclk |= WM8996_AIF1_BCLK_INV;
  1446. lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
  1447. lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
  1448. break;
  1449. }
  1450. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1451. case SND_SOC_DAIFMT_CBS_CFS:
  1452. break;
  1453. case SND_SOC_DAIFMT_CBS_CFM:
  1454. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1455. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1456. break;
  1457. case SND_SOC_DAIFMT_CBM_CFS:
  1458. bclk |= WM8996_AIF1_BCLK_MSTR;
  1459. break;
  1460. case SND_SOC_DAIFMT_CBM_CFM:
  1461. bclk |= WM8996_AIF1_BCLK_MSTR;
  1462. lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
  1463. lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
  1464. break;
  1465. default:
  1466. return -EINVAL;
  1467. }
  1468. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1469. case SND_SOC_DAIFMT_DSP_A:
  1470. break;
  1471. case SND_SOC_DAIFMT_DSP_B:
  1472. aifctrl |= 1;
  1473. break;
  1474. case SND_SOC_DAIFMT_I2S:
  1475. aifctrl |= 2;
  1476. break;
  1477. case SND_SOC_DAIFMT_LEFT_J:
  1478. aifctrl |= 3;
  1479. break;
  1480. default:
  1481. return -EINVAL;
  1482. }
  1483. snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
  1484. snd_soc_update_bits(codec, bclk_reg,
  1485. WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
  1486. bclk);
  1487. snd_soc_update_bits(codec, lrclk_tx_reg,
  1488. WM8996_AIF1TX_LRCLK_INV |
  1489. WM8996_AIF1TX_LRCLK_MSTR,
  1490. lrclk_tx);
  1491. snd_soc_update_bits(codec, lrclk_rx_reg,
  1492. WM8996_AIF1RX_LRCLK_INV |
  1493. WM8996_AIF1RX_LRCLK_MSTR,
  1494. lrclk_rx);
  1495. return 0;
  1496. }
  1497. static const int dsp_divs[] = {
  1498. 48000, 32000, 16000, 8000
  1499. };
  1500. static int wm8996_hw_params(struct snd_pcm_substream *substream,
  1501. struct snd_pcm_hw_params *params,
  1502. struct snd_soc_dai *dai)
  1503. {
  1504. struct snd_soc_codec *codec = dai->codec;
  1505. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1506. int bits, i, bclk_rate, best;
  1507. int aifdata = 0;
  1508. int lrclk = 0;
  1509. int dsp = 0;
  1510. int aifdata_reg, lrclk_reg, dsp_shift;
  1511. switch (dai->id) {
  1512. case 0:
  1513. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1514. (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
  1515. aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
  1516. lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
  1517. } else {
  1518. aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
  1519. lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
  1520. }
  1521. dsp_shift = 0;
  1522. break;
  1523. case 1:
  1524. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1525. (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
  1526. aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
  1527. lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
  1528. } else {
  1529. aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
  1530. lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
  1531. }
  1532. dsp_shift = WM8996_DSP2_DIV_SHIFT;
  1533. break;
  1534. default:
  1535. BUG();
  1536. return -EINVAL;
  1537. }
  1538. bclk_rate = snd_soc_params_to_bclk(params);
  1539. if (bclk_rate < 0) {
  1540. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1541. return bclk_rate;
  1542. }
  1543. wm8996->bclk_rate[dai->id] = bclk_rate;
  1544. wm8996->rx_rate[dai->id] = params_rate(params);
  1545. /* Needs looking at for TDM */
  1546. bits = snd_pcm_format_width(params_format(params));
  1547. if (bits < 0)
  1548. return bits;
  1549. aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
  1550. best = 0;
  1551. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1552. if (abs(dsp_divs[i] - params_rate(params)) <
  1553. abs(dsp_divs[best] - params_rate(params)))
  1554. best = i;
  1555. }
  1556. dsp |= i << dsp_shift;
  1557. wm8996_update_bclk(codec);
  1558. lrclk = bclk_rate / params_rate(params);
  1559. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1560. lrclk, bclk_rate / lrclk);
  1561. snd_soc_update_bits(codec, aifdata_reg,
  1562. WM8996_AIF1TX_WL_MASK |
  1563. WM8996_AIF1TX_SLOT_LEN_MASK,
  1564. aifdata);
  1565. snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
  1566. lrclk);
  1567. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
  1568. WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
  1569. return 0;
  1570. }
  1571. static int wm8996_set_sysclk(struct snd_soc_dai *dai,
  1572. int clk_id, unsigned int freq, int dir)
  1573. {
  1574. struct snd_soc_codec *codec = dai->codec;
  1575. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1576. int lfclk = 0;
  1577. int ratediv = 0;
  1578. int sync = WM8996_REG_SYNC;
  1579. int src;
  1580. int old;
  1581. if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
  1582. return 0;
  1583. /* Disable SYSCLK while we reconfigure */
  1584. old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
  1585. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1586. WM8996_SYSCLK_ENA, 0);
  1587. switch (clk_id) {
  1588. case WM8996_SYSCLK_MCLK1:
  1589. wm8996->sysclk = freq;
  1590. src = 0;
  1591. break;
  1592. case WM8996_SYSCLK_MCLK2:
  1593. wm8996->sysclk = freq;
  1594. src = 1;
  1595. break;
  1596. case WM8996_SYSCLK_FLL:
  1597. wm8996->sysclk = freq;
  1598. src = 2;
  1599. break;
  1600. default:
  1601. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1602. return -EINVAL;
  1603. }
  1604. switch (wm8996->sysclk) {
  1605. case 5644800:
  1606. case 6144000:
  1607. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1608. WM8996_SYSCLK_RATE, 0);
  1609. break;
  1610. case 22579200:
  1611. case 24576000:
  1612. ratediv = WM8996_SYSCLK_DIV;
  1613. wm8996->sysclk /= 2;
  1614. case 11289600:
  1615. case 12288000:
  1616. snd_soc_update_bits(codec, WM8996_AIF_RATE,
  1617. WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
  1618. break;
  1619. case 32000:
  1620. case 32768:
  1621. lfclk = WM8996_LFCLK_ENA;
  1622. sync = 0;
  1623. break;
  1624. default:
  1625. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1626. wm8996->sysclk);
  1627. return -EINVAL;
  1628. }
  1629. wm8996_update_bclk(codec);
  1630. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1631. WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
  1632. src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
  1633. snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
  1634. snd_soc_update_bits(codec, WM8996_CONTROL_INTERFACE_1,
  1635. WM8996_REG_SYNC, sync);
  1636. snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
  1637. WM8996_SYSCLK_ENA, old);
  1638. wm8996->sysclk_src = clk_id;
  1639. return 0;
  1640. }
  1641. struct _fll_div {
  1642. u16 fll_fratio;
  1643. u16 fll_outdiv;
  1644. u16 fll_refclk_div;
  1645. u16 fll_loop_gain;
  1646. u16 fll_ref_freq;
  1647. u16 n;
  1648. u16 theta;
  1649. u16 lambda;
  1650. };
  1651. static struct {
  1652. unsigned int min;
  1653. unsigned int max;
  1654. u16 fll_fratio;
  1655. int ratio;
  1656. } fll_fratios[] = {
  1657. { 0, 64000, 4, 16 },
  1658. { 64000, 128000, 3, 8 },
  1659. { 128000, 256000, 2, 4 },
  1660. { 256000, 1000000, 1, 2 },
  1661. { 1000000, 13500000, 0, 1 },
  1662. };
  1663. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1664. unsigned int Fout)
  1665. {
  1666. unsigned int target;
  1667. unsigned int div;
  1668. unsigned int fratio, gcd_fll;
  1669. int i;
  1670. /* Fref must be <=13.5MHz */
  1671. div = 1;
  1672. fll_div->fll_refclk_div = 0;
  1673. while ((Fref / div) > 13500000) {
  1674. div *= 2;
  1675. fll_div->fll_refclk_div++;
  1676. if (div > 8) {
  1677. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1678. Fref);
  1679. return -EINVAL;
  1680. }
  1681. }
  1682. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1683. /* Apply the division for our remaining calculations */
  1684. Fref /= div;
  1685. if (Fref >= 3000000)
  1686. fll_div->fll_loop_gain = 5;
  1687. else
  1688. fll_div->fll_loop_gain = 0;
  1689. if (Fref >= 48000)
  1690. fll_div->fll_ref_freq = 0;
  1691. else
  1692. fll_div->fll_ref_freq = 1;
  1693. /* Fvco should be 90-100MHz; don't check the upper bound */
  1694. div = 2;
  1695. while (Fout * div < 90000000) {
  1696. div++;
  1697. if (div > 64) {
  1698. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1699. Fout);
  1700. return -EINVAL;
  1701. }
  1702. }
  1703. target = Fout * div;
  1704. fll_div->fll_outdiv = div - 1;
  1705. pr_debug("FLL Fvco=%dHz\n", target);
  1706. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1707. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1708. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1709. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1710. fratio = fll_fratios[i].ratio;
  1711. break;
  1712. }
  1713. }
  1714. if (i == ARRAY_SIZE(fll_fratios)) {
  1715. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1716. return -EINVAL;
  1717. }
  1718. fll_div->n = target / (fratio * Fref);
  1719. if (target % Fref == 0) {
  1720. fll_div->theta = 0;
  1721. fll_div->lambda = 0;
  1722. } else {
  1723. gcd_fll = gcd(target, fratio * Fref);
  1724. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1725. / gcd_fll;
  1726. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1727. }
  1728. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1729. fll_div->n, fll_div->theta, fll_div->lambda);
  1730. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1731. fll_div->fll_fratio, fll_div->fll_outdiv,
  1732. fll_div->fll_refclk_div);
  1733. return 0;
  1734. }
  1735. static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1736. unsigned int Fref, unsigned int Fout)
  1737. {
  1738. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1739. struct i2c_client *i2c = to_i2c_client(codec->dev);
  1740. struct _fll_div fll_div;
  1741. unsigned long timeout;
  1742. int ret, reg, retry;
  1743. /* Any change? */
  1744. if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
  1745. Fout == wm8996->fll_fout)
  1746. return 0;
  1747. if (Fout == 0) {
  1748. dev_dbg(codec->dev, "FLL disabled\n");
  1749. wm8996->fll_fref = 0;
  1750. wm8996->fll_fout = 0;
  1751. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1752. WM8996_FLL_ENA, 0);
  1753. wm8996_bg_disable(codec);
  1754. return 0;
  1755. }
  1756. ret = fll_factors(&fll_div, Fref, Fout);
  1757. if (ret != 0)
  1758. return ret;
  1759. switch (source) {
  1760. case WM8996_FLL_MCLK1:
  1761. reg = 0;
  1762. break;
  1763. case WM8996_FLL_MCLK2:
  1764. reg = 1;
  1765. break;
  1766. case WM8996_FLL_DACLRCLK1:
  1767. reg = 2;
  1768. break;
  1769. case WM8996_FLL_BCLK1:
  1770. reg = 3;
  1771. break;
  1772. default:
  1773. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1774. return -EINVAL;
  1775. }
  1776. reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
  1777. reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
  1778. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
  1779. WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
  1780. WM8996_FLL_REFCLK_SRC_MASK, reg);
  1781. reg = 0;
  1782. if (fll_div.theta || fll_div.lambda)
  1783. reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
  1784. else
  1785. reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
  1786. snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
  1787. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
  1788. WM8996_FLL_OUTDIV_MASK |
  1789. WM8996_FLL_FRATIO_MASK,
  1790. (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
  1791. (fll_div.fll_fratio));
  1792. snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
  1793. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
  1794. WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
  1795. (fll_div.n << WM8996_FLL_N_SHIFT) |
  1796. fll_div.fll_loop_gain);
  1797. snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
  1798. /* Enable the bandgap if it's not already enabled */
  1799. ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
  1800. if (!(ret & WM8996_FLL_ENA))
  1801. wm8996_bg_enable(codec);
  1802. /* Clear any pending completions (eg, from failed startups) */
  1803. try_wait_for_completion(&wm8996->fll_lock);
  1804. snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
  1805. WM8996_FLL_ENA, WM8996_FLL_ENA);
  1806. /* The FLL supports live reconfiguration - kick that in case we were
  1807. * already enabled.
  1808. */
  1809. snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
  1810. /* Wait for the FLL to lock, using the interrupt if possible */
  1811. if (Fref > 1000000)
  1812. timeout = usecs_to_jiffies(300);
  1813. else
  1814. timeout = msecs_to_jiffies(2);
  1815. /* Allow substantially longer if we've actually got the IRQ, poll
  1816. * at a slightly higher rate if we don't.
  1817. */
  1818. if (i2c->irq)
  1819. timeout *= 10;
  1820. else
  1821. timeout /= 2;
  1822. for (retry = 0; retry < 10; retry++) {
  1823. ret = wait_for_completion_timeout(&wm8996->fll_lock,
  1824. timeout);
  1825. if (ret != 0) {
  1826. WARN_ON(!i2c->irq);
  1827. break;
  1828. }
  1829. ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
  1830. if (ret & WM8996_FLL_LOCK_STS)
  1831. break;
  1832. }
  1833. if (retry == 10) {
  1834. dev_err(codec->dev, "Timed out waiting for FLL\n");
  1835. ret = -ETIMEDOUT;
  1836. }
  1837. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1838. wm8996->fll_fref = Fref;
  1839. wm8996->fll_fout = Fout;
  1840. wm8996->fll_src = source;
  1841. return ret;
  1842. }
  1843. #ifdef CONFIG_GPIOLIB
  1844. static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
  1845. {
  1846. return container_of(chip, struct wm8996_priv, gpio_chip);
  1847. }
  1848. static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1849. {
  1850. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1851. regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1852. WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
  1853. }
  1854. static int wm8996_gpio_direction_out(struct gpio_chip *chip,
  1855. unsigned offset, int value)
  1856. {
  1857. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1858. int val;
  1859. val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
  1860. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1861. WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
  1862. WM8996_GP1_LVL, val);
  1863. }
  1864. static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
  1865. {
  1866. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1867. unsigned int reg;
  1868. int ret;
  1869. ret = regmap_read(wm8996->regmap, WM8996_GPIO_1 + offset, &reg);
  1870. if (ret < 0)
  1871. return ret;
  1872. return (reg & WM8996_GP1_LVL) != 0;
  1873. }
  1874. static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1875. {
  1876. struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
  1877. return regmap_update_bits(wm8996->regmap, WM8996_GPIO_1 + offset,
  1878. WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
  1879. (1 << WM8996_GP1_FN_SHIFT) |
  1880. (1 << WM8996_GP1_DIR_SHIFT));
  1881. }
  1882. static struct gpio_chip wm8996_template_chip = {
  1883. .label = "wm8996",
  1884. .owner = THIS_MODULE,
  1885. .direction_output = wm8996_gpio_direction_out,
  1886. .set = wm8996_gpio_set,
  1887. .direction_input = wm8996_gpio_direction_in,
  1888. .get = wm8996_gpio_get,
  1889. .can_sleep = 1,
  1890. };
  1891. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  1892. {
  1893. int ret;
  1894. wm8996->gpio_chip = wm8996_template_chip;
  1895. wm8996->gpio_chip.ngpio = 5;
  1896. wm8996->gpio_chip.dev = wm8996->dev;
  1897. if (wm8996->pdata.gpio_base)
  1898. wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
  1899. else
  1900. wm8996->gpio_chip.base = -1;
  1901. ret = gpiochip_add(&wm8996->gpio_chip);
  1902. if (ret != 0)
  1903. dev_err(wm8996->dev, "Failed to add GPIOs: %d\n", ret);
  1904. }
  1905. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  1906. {
  1907. int ret;
  1908. ret = gpiochip_remove(&wm8996->gpio_chip);
  1909. if (ret != 0)
  1910. dev_err(wm8996->dev, "Failed to remove GPIOs: %d\n", ret);
  1911. }
  1912. #else
  1913. static void wm8996_init_gpio(struct wm8996_priv *wm8996)
  1914. {
  1915. }
  1916. static void wm8996_free_gpio(struct wm8996_priv *wm8996)
  1917. {
  1918. }
  1919. #endif
  1920. /**
  1921. * wm8996_detect - Enable default WM8996 jack detection
  1922. *
  1923. * The WM8996 has advanced accessory detection support for headsets.
  1924. * This function provides a default implementation which integrates
  1925. * the majority of this functionality with minimal user configuration.
  1926. *
  1927. * This will detect headset, headphone and short circuit button and
  1928. * will also detect inverted microphone ground connections and update
  1929. * the polarity of the connections.
  1930. */
  1931. int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1932. wm8996_polarity_fn polarity_cb)
  1933. {
  1934. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1935. wm8996->jack = jack;
  1936. wm8996->detecting = true;
  1937. wm8996->polarity_cb = polarity_cb;
  1938. wm8996->jack_flips = 0;
  1939. if (wm8996->polarity_cb)
  1940. wm8996->polarity_cb(codec, 0);
  1941. /* Clear discarge to avoid noise during detection */
  1942. snd_soc_update_bits(codec, WM8996_MICBIAS_1,
  1943. WM8996_MICB1_DISCH, 0);
  1944. snd_soc_update_bits(codec, WM8996_MICBIAS_2,
  1945. WM8996_MICB2_DISCH, 0);
  1946. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1947. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1948. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1949. /* We start off just enabling microphone detection - even a
  1950. * plain headphone will trigger detection.
  1951. */
  1952. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1953. WM8996_MICD_ENA, WM8996_MICD_ENA);
  1954. /* Slowest detection rate, gives debounce for initial detection */
  1955. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  1956. WM8996_MICD_RATE_MASK,
  1957. WM8996_MICD_RATE_MASK);
  1958. /* Enable interrupts and we're off */
  1959. snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
  1960. WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
  1961. return 0;
  1962. }
  1963. EXPORT_SYMBOL_GPL(wm8996_detect);
  1964. static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
  1965. {
  1966. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  1967. int val, reg, report;
  1968. /* Assume headphone in error conditions; we need to report
  1969. * something or we stall our state machine.
  1970. */
  1971. report = SND_JACK_HEADPHONE;
  1972. reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
  1973. if (reg < 0) {
  1974. dev_err(codec->dev, "Failed to read HPDET status\n");
  1975. goto out;
  1976. }
  1977. if (!(reg & WM8996_HP_DONE)) {
  1978. dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
  1979. goto out;
  1980. }
  1981. val = reg & WM8996_HP_LVL_MASK;
  1982. dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
  1983. /* If we've got high enough impedence then report as line,
  1984. * otherwise assume headphone.
  1985. */
  1986. if (val >= 126)
  1987. report = SND_JACK_LINEOUT;
  1988. else
  1989. report = SND_JACK_HEADPHONE;
  1990. out:
  1991. if (wm8996->jack_mic)
  1992. report |= SND_JACK_MICROPHONE;
  1993. snd_soc_jack_report(wm8996->jack, report,
  1994. SND_JACK_LINEOUT | SND_JACK_HEADSET);
  1995. wm8996->detecting = false;
  1996. /* If the output isn't running re-clamp it */
  1997. if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
  1998. (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
  1999. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2000. WM8996_HPOUT1L_RMV_SHORT |
  2001. WM8996_HPOUT1R_RMV_SHORT, 0);
  2002. /* Go back to looking at the microphone */
  2003. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2004. WM8996_JD_MODE_MASK, 0);
  2005. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
  2006. WM8996_MICD_ENA);
  2007. snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
  2008. snd_soc_dapm_sync(&codec->dapm);
  2009. }
  2010. static void wm8996_hpdet_start(struct snd_soc_codec *codec)
  2011. {
  2012. /* Unclamp the output, we can't measure while we're shorting it */
  2013. snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
  2014. WM8996_HPOUT1L_RMV_SHORT |
  2015. WM8996_HPOUT1R_RMV_SHORT,
  2016. WM8996_HPOUT1L_RMV_SHORT |
  2017. WM8996_HPOUT1R_RMV_SHORT);
  2018. /* We need bandgap for HPDET */
  2019. snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
  2020. snd_soc_dapm_sync(&codec->dapm);
  2021. /* Go into headphone detect left mode */
  2022. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
  2023. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
  2024. WM8996_JD_MODE_MASK, 1);
  2025. /* Trigger a measurement */
  2026. snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
  2027. WM8996_HP_POLL, WM8996_HP_POLL);
  2028. }
  2029. static void wm8996_report_headphone(struct snd_soc_codec *codec)
  2030. {
  2031. dev_dbg(codec->dev, "Headphone detected\n");
  2032. wm8996_hpdet_start(codec);
  2033. /* Increase the detection rate a bit for responsiveness. */
  2034. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2035. WM8996_MICD_RATE_MASK |
  2036. WM8996_MICD_BIAS_STARTTIME_MASK,
  2037. 7 << WM8996_MICD_RATE_SHIFT |
  2038. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2039. }
  2040. static void wm8996_micd(struct snd_soc_codec *codec)
  2041. {
  2042. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2043. int val, reg;
  2044. val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
  2045. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  2046. if (!(val & WM8996_MICD_VALID)) {
  2047. dev_warn(codec->dev, "Microphone detection state invalid\n");
  2048. return;
  2049. }
  2050. /* No accessory, reset everything and report removal */
  2051. if (!(val & WM8996_MICD_STS)) {
  2052. dev_dbg(codec->dev, "Jack removal detected\n");
  2053. wm8996->jack_mic = false;
  2054. wm8996->detecting = true;
  2055. wm8996->jack_flips = 0;
  2056. snd_soc_jack_report(wm8996->jack, 0,
  2057. SND_JACK_LINEOUT | SND_JACK_HEADSET |
  2058. SND_JACK_BTN_0);
  2059. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2060. WM8996_MICD_RATE_MASK |
  2061. WM8996_MICD_BIAS_STARTTIME_MASK,
  2062. WM8996_MICD_RATE_MASK |
  2063. 9 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2064. return;
  2065. }
  2066. /* If the measurement is very high we've got a microphone,
  2067. * either we just detected one or if we already reported then
  2068. * we've got a button release event.
  2069. */
  2070. if (val & 0x400) {
  2071. if (wm8996->detecting) {
  2072. dev_dbg(codec->dev, "Microphone detected\n");
  2073. wm8996->jack_mic = true;
  2074. wm8996_hpdet_start(codec);
  2075. /* Increase poll rate to give better responsiveness
  2076. * for buttons */
  2077. snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
  2078. WM8996_MICD_RATE_MASK |
  2079. WM8996_MICD_BIAS_STARTTIME_MASK,
  2080. 5 << WM8996_MICD_RATE_SHIFT |
  2081. 7 << WM8996_MICD_BIAS_STARTTIME_SHIFT);
  2082. } else {
  2083. dev_dbg(codec->dev, "Mic button up\n");
  2084. snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
  2085. }
  2086. return;
  2087. }
  2088. /* If we detected a lower impedence during initial startup
  2089. * then we probably have the wrong polarity, flip it. Don't
  2090. * do this for the lowest impedences to speed up detection of
  2091. * plain headphones. If both polarities report a low
  2092. * impedence then give up and report headphones.
  2093. */
  2094. if (wm8996->detecting && (val & 0x3f0)) {
  2095. wm8996->jack_flips++;
  2096. if (wm8996->jack_flips > 1) {
  2097. wm8996_report_headphone(codec);
  2098. return;
  2099. }
  2100. reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
  2101. reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2102. WM8996_MICD_BIAS_SRC;
  2103. snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
  2104. WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
  2105. WM8996_MICD_BIAS_SRC, reg);
  2106. if (wm8996->polarity_cb)
  2107. wm8996->polarity_cb(codec,
  2108. (reg & WM8996_MICD_SRC) != 0);
  2109. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2110. (reg & WM8996_MICD_SRC) != 0);
  2111. return;
  2112. }
  2113. /* Don't distinguish between buttons, just report any low
  2114. * impedence as BTN_0.
  2115. */
  2116. if (val & 0x3fc) {
  2117. if (wm8996->jack_mic) {
  2118. dev_dbg(codec->dev, "Mic button detected\n");
  2119. snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
  2120. SND_JACK_BTN_0);
  2121. } else if (wm8996->detecting) {
  2122. wm8996_report_headphone(codec);
  2123. }
  2124. }
  2125. }
  2126. static irqreturn_t wm8996_irq(int irq, void *data)
  2127. {
  2128. struct snd_soc_codec *codec = data;
  2129. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2130. int irq_val;
  2131. irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
  2132. if (irq_val < 0) {
  2133. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2134. irq_val);
  2135. return IRQ_NONE;
  2136. }
  2137. irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
  2138. if (!irq_val)
  2139. return IRQ_NONE;
  2140. snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
  2141. if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
  2142. dev_dbg(codec->dev, "DC servo IRQ\n");
  2143. complete(&wm8996->dcs_done);
  2144. }
  2145. if (irq_val & WM8996_FIFOS_ERR_EINT)
  2146. dev_err(codec->dev, "Digital core FIFO error\n");
  2147. if (irq_val & WM8996_FLL_LOCK_EINT) {
  2148. dev_dbg(codec->dev, "FLL locked\n");
  2149. complete(&wm8996->fll_lock);
  2150. }
  2151. if (irq_val & WM8996_MICD_EINT)
  2152. wm8996_micd(codec);
  2153. if (irq_val & WM8996_HP_DONE_EINT)
  2154. wm8996_hpdet_irq(codec);
  2155. return IRQ_HANDLED;
  2156. }
  2157. static irqreturn_t wm8996_edge_irq(int irq, void *data)
  2158. {
  2159. irqreturn_t ret = IRQ_NONE;
  2160. irqreturn_t val;
  2161. do {
  2162. val = wm8996_irq(irq, data);
  2163. if (val != IRQ_NONE)
  2164. ret = val;
  2165. } while (val != IRQ_NONE);
  2166. return ret;
  2167. }
  2168. static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
  2169. {
  2170. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2171. struct wm8996_pdata *pdata = &wm8996->pdata;
  2172. struct snd_kcontrol_new controls[] = {
  2173. SOC_ENUM_EXT("DSP1 EQ Mode",
  2174. wm8996->retune_mobile_enum,
  2175. wm8996_get_retune_mobile_enum,
  2176. wm8996_put_retune_mobile_enum),
  2177. SOC_ENUM_EXT("DSP2 EQ Mode",
  2178. wm8996->retune_mobile_enum,
  2179. wm8996_get_retune_mobile_enum,
  2180. wm8996_put_retune_mobile_enum),
  2181. };
  2182. int ret, i, j;
  2183. const char **t;
  2184. /* We need an array of texts for the enum API but the number
  2185. * of texts is likely to be less than the number of
  2186. * configurations due to the sample rate dependency of the
  2187. * configurations. */
  2188. wm8996->num_retune_mobile_texts = 0;
  2189. wm8996->retune_mobile_texts = NULL;
  2190. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2191. for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
  2192. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2193. wm8996->retune_mobile_texts[j]) == 0)
  2194. break;
  2195. }
  2196. if (j != wm8996->num_retune_mobile_texts)
  2197. continue;
  2198. /* Expand the array... */
  2199. t = krealloc(wm8996->retune_mobile_texts,
  2200. sizeof(char *) *
  2201. (wm8996->num_retune_mobile_texts + 1),
  2202. GFP_KERNEL);
  2203. if (t == NULL)
  2204. continue;
  2205. /* ...store the new entry... */
  2206. t[wm8996->num_retune_mobile_texts] =
  2207. pdata->retune_mobile_cfgs[i].name;
  2208. /* ...and remember the new version. */
  2209. wm8996->num_retune_mobile_texts++;
  2210. wm8996->retune_mobile_texts = t;
  2211. }
  2212. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2213. wm8996->num_retune_mobile_texts);
  2214. wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
  2215. wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
  2216. ret = snd_soc_add_codec_controls(codec, controls, ARRAY_SIZE(controls));
  2217. if (ret != 0)
  2218. dev_err(codec->dev,
  2219. "Failed to add ReTune Mobile controls: %d\n", ret);
  2220. }
  2221. static const struct regmap_config wm8996_regmap = {
  2222. .reg_bits = 16,
  2223. .val_bits = 16,
  2224. .max_register = WM8996_MAX_REGISTER,
  2225. .reg_defaults = wm8996_reg,
  2226. .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
  2227. .volatile_reg = wm8996_volatile_register,
  2228. .readable_reg = wm8996_readable_register,
  2229. .cache_type = REGCACHE_RBTREE,
  2230. };
  2231. static int wm8996_probe(struct snd_soc_codec *codec)
  2232. {
  2233. int ret;
  2234. struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
  2235. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2236. int irq_flags;
  2237. wm8996->codec = codec;
  2238. init_completion(&wm8996->dcs_done);
  2239. init_completion(&wm8996->fll_lock);
  2240. codec->control_data = wm8996->regmap;
  2241. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2242. if (ret != 0) {
  2243. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2244. goto err;
  2245. }
  2246. if (wm8996->pdata.num_retune_mobile_cfgs)
  2247. wm8996_retune_mobile_pdata(codec);
  2248. else
  2249. snd_soc_add_codec_controls(codec, wm8996_eq_controls,
  2250. ARRAY_SIZE(wm8996_eq_controls));
  2251. if (i2c->irq) {
  2252. if (wm8996->pdata.irq_flags)
  2253. irq_flags = wm8996->pdata.irq_flags;
  2254. else
  2255. irq_flags = IRQF_TRIGGER_LOW;
  2256. irq_flags |= IRQF_ONESHOT;
  2257. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2258. ret = request_threaded_irq(i2c->irq, NULL,
  2259. wm8996_edge_irq,
  2260. irq_flags, "wm8996", codec);
  2261. else
  2262. ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
  2263. irq_flags, "wm8996", codec);
  2264. if (ret == 0) {
  2265. /* Unmask the interrupt */
  2266. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2267. WM8996_IM_IRQ, 0);
  2268. /* Enable error reporting and DC servo status */
  2269. snd_soc_update_bits(codec,
  2270. WM8996_INTERRUPT_STATUS_2_MASK,
  2271. WM8996_IM_DCS_DONE_23_EINT |
  2272. WM8996_IM_DCS_DONE_01_EINT |
  2273. WM8996_IM_FLL_LOCK_EINT |
  2274. WM8996_IM_FIFOS_ERR_EINT,
  2275. 0);
  2276. } else {
  2277. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2278. ret);
  2279. }
  2280. }
  2281. return 0;
  2282. err:
  2283. return ret;
  2284. }
  2285. static int wm8996_remove(struct snd_soc_codec *codec)
  2286. {
  2287. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2288. snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
  2289. WM8996_IM_IRQ, WM8996_IM_IRQ);
  2290. if (i2c->irq)
  2291. free_irq(i2c->irq, codec);
  2292. return 0;
  2293. }
  2294. static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
  2295. .probe = wm8996_probe,
  2296. .remove = wm8996_remove,
  2297. .set_bias_level = wm8996_set_bias_level,
  2298. .idle_bias_off = true,
  2299. .seq_notifier = wm8996_seq_notifier,
  2300. .controls = wm8996_snd_controls,
  2301. .num_controls = ARRAY_SIZE(wm8996_snd_controls),
  2302. .dapm_widgets = wm8996_dapm_widgets,
  2303. .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
  2304. .dapm_routes = wm8996_dapm_routes,
  2305. .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
  2306. .set_pll = wm8996_set_fll,
  2307. };
  2308. #define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2309. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\
  2310. SNDRV_PCM_RATE_48000)
  2311. #define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2312. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2313. SNDRV_PCM_FMTBIT_S32_LE)
  2314. static const struct snd_soc_dai_ops wm8996_dai_ops = {
  2315. .set_fmt = wm8996_set_fmt,
  2316. .hw_params = wm8996_hw_params,
  2317. .set_sysclk = wm8996_set_sysclk,
  2318. };
  2319. static struct snd_soc_dai_driver wm8996_dai[] = {
  2320. {
  2321. .name = "wm8996-aif1",
  2322. .playback = {
  2323. .stream_name = "AIF1 Playback",
  2324. .channels_min = 1,
  2325. .channels_max = 6,
  2326. .rates = WM8996_RATES,
  2327. .formats = WM8996_FORMATS,
  2328. .sig_bits = 24,
  2329. },
  2330. .capture = {
  2331. .stream_name = "AIF1 Capture",
  2332. .channels_min = 1,
  2333. .channels_max = 6,
  2334. .rates = WM8996_RATES,
  2335. .formats = WM8996_FORMATS,
  2336. .sig_bits = 24,
  2337. },
  2338. .ops = &wm8996_dai_ops,
  2339. },
  2340. {
  2341. .name = "wm8996-aif2",
  2342. .playback = {
  2343. .stream_name = "AIF2 Playback",
  2344. .channels_min = 1,
  2345. .channels_max = 2,
  2346. .rates = WM8996_RATES,
  2347. .formats = WM8996_FORMATS,
  2348. .sig_bits = 24,
  2349. },
  2350. .capture = {
  2351. .stream_name = "AIF2 Capture",
  2352. .channels_min = 1,
  2353. .channels_max = 2,
  2354. .rates = WM8996_RATES,
  2355. .formats = WM8996_FORMATS,
  2356. .sig_bits = 24,
  2357. },
  2358. .ops = &wm8996_dai_ops,
  2359. },
  2360. };
  2361. static int wm8996_i2c_probe(struct i2c_client *i2c,
  2362. const struct i2c_device_id *id)
  2363. {
  2364. struct wm8996_priv *wm8996;
  2365. int ret, i;
  2366. unsigned int reg;
  2367. wm8996 = devm_kzalloc(&i2c->dev, sizeof(struct wm8996_priv),
  2368. GFP_KERNEL);
  2369. if (wm8996 == NULL)
  2370. return -ENOMEM;
  2371. i2c_set_clientdata(i2c, wm8996);
  2372. wm8996->dev = &i2c->dev;
  2373. if (dev_get_platdata(&i2c->dev))
  2374. memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
  2375. sizeof(wm8996->pdata));
  2376. if (wm8996->pdata.ldo_ena > 0) {
  2377. ret = gpio_request_one(wm8996->pdata.ldo_ena,
  2378. GPIOF_OUT_INIT_LOW, "WM8996 ENA");
  2379. if (ret < 0) {
  2380. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2381. wm8996->pdata.ldo_ena, ret);
  2382. goto err;
  2383. }
  2384. }
  2385. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2386. wm8996->supplies[i].supply = wm8996_supply_names[i];
  2387. ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
  2388. wm8996->supplies);
  2389. if (ret != 0) {
  2390. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  2391. goto err_gpio;
  2392. }
  2393. wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
  2394. wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
  2395. wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
  2396. /* This should really be moved into the regulator core */
  2397. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
  2398. ret = regulator_register_notifier(wm8996->supplies[i].consumer,
  2399. &wm8996->disable_nb[i]);
  2400. if (ret != 0) {
  2401. dev_err(&i2c->dev,
  2402. "Failed to register regulator notifier: %d\n",
  2403. ret);
  2404. }
  2405. }
  2406. ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
  2407. wm8996->supplies);
  2408. if (ret != 0) {
  2409. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  2410. goto err_gpio;
  2411. }
  2412. if (wm8996->pdata.ldo_ena > 0) {
  2413. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
  2414. msleep(5);
  2415. }
  2416. wm8996->regmap = devm_regmap_init_i2c(i2c, &wm8996_regmap);
  2417. if (IS_ERR(wm8996->regmap)) {
  2418. ret = PTR_ERR(wm8996->regmap);
  2419. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  2420. goto err_enable;
  2421. }
  2422. ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
  2423. if (ret < 0) {
  2424. dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
  2425. goto err_regmap;
  2426. }
  2427. if (reg != 0x8915) {
  2428. dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", reg);
  2429. ret = -EINVAL;
  2430. goto err_regmap;
  2431. }
  2432. ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
  2433. if (ret < 0) {
  2434. dev_err(&i2c->dev, "Failed to read device revision: %d\n",
  2435. ret);
  2436. goto err_regmap;
  2437. }
  2438. dev_info(&i2c->dev, "revision %c\n",
  2439. (reg & WM8996_CHIP_REV_MASK) + 'A');
  2440. if (wm8996->pdata.ldo_ena > 0) {
  2441. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2442. regcache_cache_only(wm8996->regmap, true);
  2443. } else {
  2444. ret = regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
  2445. 0x8915);
  2446. if (ret != 0) {
  2447. dev_err(&i2c->dev, "Failed to issue reset: %d\n", ret);
  2448. goto err_regmap;
  2449. }
  2450. }
  2451. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2452. /* Apply platform data settings */
  2453. regmap_update_bits(wm8996->regmap, WM8996_LINE_INPUT_CONTROL,
  2454. WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
  2455. wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
  2456. wm8996->pdata.inr_mode);
  2457. for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
  2458. if (!wm8996->pdata.gpio_default[i])
  2459. continue;
  2460. regmap_write(wm8996->regmap, WM8996_GPIO_1 + i,
  2461. wm8996->pdata.gpio_default[i] & 0xffff);
  2462. }
  2463. if (wm8996->pdata.spkmute_seq)
  2464. regmap_update_bits(wm8996->regmap,
  2465. WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
  2466. WM8996_SPK_MUTE_ENDIAN |
  2467. WM8996_SPK_MUTE_SEQ1_MASK,
  2468. wm8996->pdata.spkmute_seq);
  2469. regmap_update_bits(wm8996->regmap, WM8996_ACCESSORY_DETECT_MODE_2,
  2470. WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
  2471. WM8996_MICD_SRC, wm8996->pdata.micdet_def);
  2472. /* Latch volume update bits */
  2473. regmap_update_bits(wm8996->regmap, WM8996_LEFT_LINE_INPUT_VOLUME,
  2474. WM8996_IN1_VU, WM8996_IN1_VU);
  2475. regmap_update_bits(wm8996->regmap, WM8996_RIGHT_LINE_INPUT_VOLUME,
  2476. WM8996_IN1_VU, WM8996_IN1_VU);
  2477. regmap_update_bits(wm8996->regmap, WM8996_DAC1_LEFT_VOLUME,
  2478. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2479. regmap_update_bits(wm8996->regmap, WM8996_DAC1_RIGHT_VOLUME,
  2480. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2481. regmap_update_bits(wm8996->regmap, WM8996_DAC2_LEFT_VOLUME,
  2482. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2483. regmap_update_bits(wm8996->regmap, WM8996_DAC2_RIGHT_VOLUME,
  2484. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2485. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_LEFT_VOLUME,
  2486. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2487. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT1_RIGHT_VOLUME,
  2488. WM8996_DAC1_VU, WM8996_DAC1_VU);
  2489. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_LEFT_VOLUME,
  2490. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2491. regmap_update_bits(wm8996->regmap, WM8996_OUTPUT2_RIGHT_VOLUME,
  2492. WM8996_DAC2_VU, WM8996_DAC2_VU);
  2493. regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_LEFT_VOLUME,
  2494. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2495. regmap_update_bits(wm8996->regmap, WM8996_DSP1_TX_RIGHT_VOLUME,
  2496. WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
  2497. regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_LEFT_VOLUME,
  2498. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2499. regmap_update_bits(wm8996->regmap, WM8996_DSP2_TX_RIGHT_VOLUME,
  2500. WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
  2501. regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_LEFT_VOLUME,
  2502. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2503. regmap_update_bits(wm8996->regmap, WM8996_DSP1_RX_RIGHT_VOLUME,
  2504. WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
  2505. regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_LEFT_VOLUME,
  2506. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2507. regmap_update_bits(wm8996->regmap, WM8996_DSP2_RX_RIGHT_VOLUME,
  2508. WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
  2509. /* No support currently for the underclocked TDM modes and
  2510. * pick a default TDM layout with each channel pair working with
  2511. * slots 0 and 1. */
  2512. regmap_update_bits(wm8996->regmap,
  2513. WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
  2514. WM8996_AIF1RX_CHAN0_SLOTS_MASK |
  2515. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2516. 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2517. regmap_update_bits(wm8996->regmap,
  2518. WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
  2519. WM8996_AIF1RX_CHAN1_SLOTS_MASK |
  2520. WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
  2521. 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2522. regmap_update_bits(wm8996->regmap,
  2523. WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
  2524. WM8996_AIF1RX_CHAN2_SLOTS_MASK |
  2525. WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
  2526. 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2527. regmap_update_bits(wm8996->regmap,
  2528. WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
  2529. WM8996_AIF1RX_CHAN3_SLOTS_MASK |
  2530. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2531. 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2532. regmap_update_bits(wm8996->regmap,
  2533. WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
  2534. WM8996_AIF1RX_CHAN4_SLOTS_MASK |
  2535. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2536. 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2537. regmap_update_bits(wm8996->regmap,
  2538. WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
  2539. WM8996_AIF1RX_CHAN5_SLOTS_MASK |
  2540. WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
  2541. 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2542. regmap_update_bits(wm8996->regmap,
  2543. WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
  2544. WM8996_AIF2RX_CHAN0_SLOTS_MASK |
  2545. WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
  2546. 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2547. regmap_update_bits(wm8996->regmap,
  2548. WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
  2549. WM8996_AIF2RX_CHAN1_SLOTS_MASK |
  2550. WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
  2551. 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2552. regmap_update_bits(wm8996->regmap,
  2553. WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
  2554. WM8996_AIF1TX_CHAN0_SLOTS_MASK |
  2555. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2556. 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2557. regmap_update_bits(wm8996->regmap,
  2558. WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2559. WM8996_AIF1TX_CHAN1_SLOTS_MASK |
  2560. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2561. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2562. regmap_update_bits(wm8996->regmap,
  2563. WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
  2564. WM8996_AIF1TX_CHAN2_SLOTS_MASK |
  2565. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2566. 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2567. regmap_update_bits(wm8996->regmap,
  2568. WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
  2569. WM8996_AIF1TX_CHAN3_SLOTS_MASK |
  2570. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2571. 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2572. regmap_update_bits(wm8996->regmap,
  2573. WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
  2574. WM8996_AIF1TX_CHAN4_SLOTS_MASK |
  2575. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2576. 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2577. regmap_update_bits(wm8996->regmap,
  2578. WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
  2579. WM8996_AIF1TX_CHAN5_SLOTS_MASK |
  2580. WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
  2581. 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2582. regmap_update_bits(wm8996->regmap,
  2583. WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
  2584. WM8996_AIF2TX_CHAN0_SLOTS_MASK |
  2585. WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
  2586. 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2587. regmap_update_bits(wm8996->regmap,
  2588. WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
  2589. WM8996_AIF2TX_CHAN1_SLOTS_MASK |
  2590. WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
  2591. 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2592. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2593. * AIFs to source their clocks from the RX LRCLKs.
  2594. */
  2595. ret = regmap_read(wm8996->regmap, WM8996_GPIO_1, &reg);
  2596. if (ret != 0) {
  2597. dev_err(&i2c->dev, "Failed to read GPIO1: %d\n", ret);
  2598. goto err_regmap;
  2599. }
  2600. if (reg & WM8996_GP1_FN_MASK)
  2601. regmap_update_bits(wm8996->regmap, WM8996_AIF1_TX_LRCLK_2,
  2602. WM8996_AIF1TX_LRCLK_MODE,
  2603. WM8996_AIF1TX_LRCLK_MODE);
  2604. ret = regmap_read(wm8996->regmap, WM8996_GPIO_2, &reg);
  2605. if (ret != 0) {
  2606. dev_err(&i2c->dev, "Failed to read GPIO2: %d\n", ret);
  2607. goto err_regmap;
  2608. }
  2609. if (reg & WM8996_GP2_FN_MASK)
  2610. regmap_update_bits(wm8996->regmap, WM8996_AIF2_TX_LRCLK_2,
  2611. WM8996_AIF2TX_LRCLK_MODE,
  2612. WM8996_AIF2TX_LRCLK_MODE);
  2613. wm8996_init_gpio(wm8996);
  2614. ret = snd_soc_register_codec(&i2c->dev,
  2615. &soc_codec_dev_wm8996, wm8996_dai,
  2616. ARRAY_SIZE(wm8996_dai));
  2617. if (ret < 0)
  2618. goto err_gpiolib;
  2619. return ret;
  2620. err_gpiolib:
  2621. wm8996_free_gpio(wm8996);
  2622. err_regmap:
  2623. err_enable:
  2624. if (wm8996->pdata.ldo_ena > 0)
  2625. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2626. regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
  2627. err_gpio:
  2628. if (wm8996->pdata.ldo_ena > 0)
  2629. gpio_free(wm8996->pdata.ldo_ena);
  2630. err:
  2631. return ret;
  2632. }
  2633. static int wm8996_i2c_remove(struct i2c_client *client)
  2634. {
  2635. struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
  2636. int i;
  2637. snd_soc_unregister_codec(&client->dev);
  2638. wm8996_free_gpio(wm8996);
  2639. if (wm8996->pdata.ldo_ena > 0) {
  2640. gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
  2641. gpio_free(wm8996->pdata.ldo_ena);
  2642. }
  2643. for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
  2644. regulator_unregister_notifier(wm8996->supplies[i].consumer,
  2645. &wm8996->disable_nb[i]);
  2646. return 0;
  2647. }
  2648. static const struct i2c_device_id wm8996_i2c_id[] = {
  2649. { "wm8996", 0 },
  2650. { }
  2651. };
  2652. MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
  2653. static struct i2c_driver wm8996_i2c_driver = {
  2654. .driver = {
  2655. .name = "wm8996",
  2656. .owner = THIS_MODULE,
  2657. },
  2658. .probe = wm8996_i2c_probe,
  2659. .remove = wm8996_i2c_remove,
  2660. .id_table = wm8996_i2c_id,
  2661. };
  2662. module_i2c_driver(wm8996_i2c_driver);
  2663. MODULE_DESCRIPTION("ASoC WM8996 driver");
  2664. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2665. MODULE_LICENSE("GPL");