tg3.c 383 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.102"
  63. #define DRV_MODULE_RELDATE "September 1, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. case TG3_PHY_ID_BCM50610M:
  795. val = MAC_PHYCFG2_50610_LED_MODES;
  796. break;
  797. case TG3_PHY_ID_BCMAC131:
  798. val = MAC_PHYCFG2_AC131_LED_MODES;
  799. break;
  800. case TG3_PHY_ID_RTL8211C:
  801. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  802. break;
  803. case TG3_PHY_ID_RTL8201E:
  804. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  805. break;
  806. default:
  807. return;
  808. }
  809. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  810. tw32(MAC_PHYCFG2, val);
  811. val = tr32(MAC_PHYCFG1);
  812. val &= ~(MAC_PHYCFG1_RGMII_INT |
  813. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  814. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  815. tw32(MAC_PHYCFG1, val);
  816. return;
  817. }
  818. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  819. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  820. MAC_PHYCFG2_FMODE_MASK_MASK |
  821. MAC_PHYCFG2_GMODE_MASK_MASK |
  822. MAC_PHYCFG2_ACT_MASK_MASK |
  823. MAC_PHYCFG2_QUAL_MASK_MASK |
  824. MAC_PHYCFG2_INBAND_ENABLE;
  825. tw32(MAC_PHYCFG2, val);
  826. val = tr32(MAC_PHYCFG1);
  827. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  828. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  829. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  831. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  832. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  833. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  834. }
  835. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  836. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  837. tw32(MAC_PHYCFG1, val);
  838. val = tr32(MAC_EXT_RGMII_MODE);
  839. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  840. MAC_RGMII_MODE_RX_QUALITY |
  841. MAC_RGMII_MODE_RX_ACTIVITY |
  842. MAC_RGMII_MODE_RX_ENG_DET |
  843. MAC_RGMII_MODE_TX_ENABLE |
  844. MAC_RGMII_MODE_TX_LOWPWR |
  845. MAC_RGMII_MODE_TX_RESET);
  846. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  847. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  848. val |= MAC_RGMII_MODE_RX_INT_B |
  849. MAC_RGMII_MODE_RX_QUALITY |
  850. MAC_RGMII_MODE_RX_ACTIVITY |
  851. MAC_RGMII_MODE_RX_ENG_DET;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_RGMII_MODE_TX_ENABLE |
  854. MAC_RGMII_MODE_TX_LOWPWR |
  855. MAC_RGMII_MODE_TX_RESET;
  856. }
  857. tw32(MAC_EXT_RGMII_MODE, val);
  858. }
  859. static void tg3_mdio_start(struct tg3 *tp)
  860. {
  861. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  862. tw32_f(MAC_MI_MODE, tp->mi_mode);
  863. udelay(80);
  864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  865. u32 funcnum, is_serdes;
  866. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  867. if (funcnum)
  868. tp->phy_addr = 2;
  869. else
  870. tp->phy_addr = 1;
  871. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  872. if (is_serdes)
  873. tp->phy_addr += 7;
  874. } else
  875. tp->phy_addr = TG3_PHY_MII_ADDR;
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. tg3_mdio_start(tp);
  886. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  887. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  888. return 0;
  889. tp->mdio_bus = mdiobus_alloc();
  890. if (tp->mdio_bus == NULL)
  891. return -ENOMEM;
  892. tp->mdio_bus->name = "tg3 mdio bus";
  893. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  894. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  895. tp->mdio_bus->priv = tp;
  896. tp->mdio_bus->parent = &tp->pdev->dev;
  897. tp->mdio_bus->read = &tg3_mdio_read;
  898. tp->mdio_bus->write = &tg3_mdio_write;
  899. tp->mdio_bus->reset = &tg3_mdio_reset;
  900. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  901. tp->mdio_bus->irq = &tp->mdio_irq[0];
  902. for (i = 0; i < PHY_MAX_ADDR; i++)
  903. tp->mdio_bus->irq[i] = PHY_POLL;
  904. /* The bus registration will look for all the PHYs on the mdio bus.
  905. * Unfortunately, it does not ensure the PHY is powered up before
  906. * accessing the PHY ID registers. A chip reset is the
  907. * quickest way to bring the device back to an operational state..
  908. */
  909. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  910. tg3_bmcr_reset(tp);
  911. i = mdiobus_register(tp->mdio_bus);
  912. if (i) {
  913. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  914. tp->dev->name, i);
  915. mdiobus_free(tp->mdio_bus);
  916. return i;
  917. }
  918. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  919. if (!phydev || !phydev->drv) {
  920. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  921. mdiobus_unregister(tp->mdio_bus);
  922. mdiobus_free(tp->mdio_bus);
  923. return -ENODEV;
  924. }
  925. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  926. case TG3_PHY_ID_BCM57780:
  927. phydev->interface = PHY_INTERFACE_MODE_GMII;
  928. break;
  929. case TG3_PHY_ID_BCM50610:
  930. case TG3_PHY_ID_BCM50610M:
  931. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE;
  932. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  933. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  934. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  935. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  936. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  937. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  938. /* fallthru */
  939. case TG3_PHY_ID_RTL8211C:
  940. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  941. break;
  942. case TG3_PHY_ID_RTL8201E:
  943. case TG3_PHY_ID_BCMAC131:
  944. phydev->interface = PHY_INTERFACE_MODE_MII;
  945. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  946. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  947. break;
  948. }
  949. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  951. tg3_mdio_config_5785(tp);
  952. return 0;
  953. }
  954. static void tg3_mdio_fini(struct tg3 *tp)
  955. {
  956. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  957. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  958. mdiobus_unregister(tp->mdio_bus);
  959. mdiobus_free(tp->mdio_bus);
  960. }
  961. }
  962. /* tp->lock is held. */
  963. static inline void tg3_generate_fw_event(struct tg3 *tp)
  964. {
  965. u32 val;
  966. val = tr32(GRC_RX_CPU_EVENT);
  967. val |= GRC_RX_CPU_DRIVER_EVENT;
  968. tw32_f(GRC_RX_CPU_EVENT, val);
  969. tp->last_event_jiffies = jiffies;
  970. }
  971. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  972. /* tp->lock is held. */
  973. static void tg3_wait_for_event_ack(struct tg3 *tp)
  974. {
  975. int i;
  976. unsigned int delay_cnt;
  977. long time_remain;
  978. /* If enough time has passed, no wait is necessary. */
  979. time_remain = (long)(tp->last_event_jiffies + 1 +
  980. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  981. (long)jiffies;
  982. if (time_remain < 0)
  983. return;
  984. /* Check if we can shorten the wait time. */
  985. delay_cnt = jiffies_to_usecs(time_remain);
  986. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  987. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  988. delay_cnt = (delay_cnt >> 3) + 1;
  989. for (i = 0; i < delay_cnt; i++) {
  990. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  991. break;
  992. udelay(8);
  993. }
  994. }
  995. /* tp->lock is held. */
  996. static void tg3_ump_link_report(struct tg3 *tp)
  997. {
  998. u32 reg;
  999. u32 val;
  1000. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1001. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1002. return;
  1003. tg3_wait_for_event_ack(tp);
  1004. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1005. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1006. val = 0;
  1007. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1008. val = reg << 16;
  1009. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1010. val |= (reg & 0xffff);
  1011. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1012. val = 0;
  1013. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1014. val = reg << 16;
  1015. if (!tg3_readphy(tp, MII_LPA, &reg))
  1016. val |= (reg & 0xffff);
  1017. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1018. val = 0;
  1019. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1020. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1021. val = reg << 16;
  1022. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1023. val |= (reg & 0xffff);
  1024. }
  1025. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1026. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1027. val = reg << 16;
  1028. else
  1029. val = 0;
  1030. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1031. tg3_generate_fw_event(tp);
  1032. }
  1033. static void tg3_link_report(struct tg3 *tp)
  1034. {
  1035. if (!netif_carrier_ok(tp->dev)) {
  1036. if (netif_msg_link(tp))
  1037. printk(KERN_INFO PFX "%s: Link is down.\n",
  1038. tp->dev->name);
  1039. tg3_ump_link_report(tp);
  1040. } else if (netif_msg_link(tp)) {
  1041. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1042. tp->dev->name,
  1043. (tp->link_config.active_speed == SPEED_1000 ?
  1044. 1000 :
  1045. (tp->link_config.active_speed == SPEED_100 ?
  1046. 100 : 10)),
  1047. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1048. "full" : "half"));
  1049. printk(KERN_INFO PFX
  1050. "%s: Flow control is %s for TX and %s for RX.\n",
  1051. tp->dev->name,
  1052. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1053. "on" : "off",
  1054. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1055. "on" : "off");
  1056. tg3_ump_link_report(tp);
  1057. }
  1058. }
  1059. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1060. {
  1061. u16 miireg;
  1062. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1063. miireg = ADVERTISE_PAUSE_CAP;
  1064. else if (flow_ctrl & FLOW_CTRL_TX)
  1065. miireg = ADVERTISE_PAUSE_ASYM;
  1066. else if (flow_ctrl & FLOW_CTRL_RX)
  1067. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1068. else
  1069. miireg = 0;
  1070. return miireg;
  1071. }
  1072. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1073. {
  1074. u16 miireg;
  1075. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1076. miireg = ADVERTISE_1000XPAUSE;
  1077. else if (flow_ctrl & FLOW_CTRL_TX)
  1078. miireg = ADVERTISE_1000XPSE_ASYM;
  1079. else if (flow_ctrl & FLOW_CTRL_RX)
  1080. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1081. else
  1082. miireg = 0;
  1083. return miireg;
  1084. }
  1085. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1086. {
  1087. u8 cap = 0;
  1088. if (lcladv & ADVERTISE_1000XPAUSE) {
  1089. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1090. if (rmtadv & LPA_1000XPAUSE)
  1091. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1092. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1093. cap = FLOW_CTRL_RX;
  1094. } else {
  1095. if (rmtadv & LPA_1000XPAUSE)
  1096. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1097. }
  1098. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1099. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1100. cap = FLOW_CTRL_TX;
  1101. }
  1102. return cap;
  1103. }
  1104. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1105. {
  1106. u8 autoneg;
  1107. u8 flowctrl = 0;
  1108. u32 old_rx_mode = tp->rx_mode;
  1109. u32 old_tx_mode = tp->tx_mode;
  1110. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1111. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1112. else
  1113. autoneg = tp->link_config.autoneg;
  1114. if (autoneg == AUTONEG_ENABLE &&
  1115. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1116. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1117. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1118. else
  1119. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1120. } else
  1121. flowctrl = tp->link_config.flowctrl;
  1122. tp->link_config.active_flowctrl = flowctrl;
  1123. if (flowctrl & FLOW_CTRL_RX)
  1124. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1125. else
  1126. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1127. if (old_rx_mode != tp->rx_mode)
  1128. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1129. if (flowctrl & FLOW_CTRL_TX)
  1130. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1131. else
  1132. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1133. if (old_tx_mode != tp->tx_mode)
  1134. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1135. }
  1136. static void tg3_adjust_link(struct net_device *dev)
  1137. {
  1138. u8 oldflowctrl, linkmesg = 0;
  1139. u32 mac_mode, lcl_adv, rmt_adv;
  1140. struct tg3 *tp = netdev_priv(dev);
  1141. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1142. spin_lock_bh(&tp->lock);
  1143. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1144. MAC_MODE_HALF_DUPLEX);
  1145. oldflowctrl = tp->link_config.active_flowctrl;
  1146. if (phydev->link) {
  1147. lcl_adv = 0;
  1148. rmt_adv = 0;
  1149. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1150. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1151. else if (phydev->speed == SPEED_1000 ||
  1152. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1153. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1154. else
  1155. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1156. if (phydev->duplex == DUPLEX_HALF)
  1157. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1158. else {
  1159. lcl_adv = tg3_advert_flowctrl_1000T(
  1160. tp->link_config.flowctrl);
  1161. if (phydev->pause)
  1162. rmt_adv = LPA_PAUSE_CAP;
  1163. if (phydev->asym_pause)
  1164. rmt_adv |= LPA_PAUSE_ASYM;
  1165. }
  1166. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1167. } else
  1168. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1169. if (mac_mode != tp->mac_mode) {
  1170. tp->mac_mode = mac_mode;
  1171. tw32_f(MAC_MODE, tp->mac_mode);
  1172. udelay(40);
  1173. }
  1174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1175. if (phydev->speed == SPEED_10)
  1176. tw32(MAC_MI_STAT,
  1177. MAC_MI_STAT_10MBPS_MODE |
  1178. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1179. else
  1180. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1181. }
  1182. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1183. tw32(MAC_TX_LENGTHS,
  1184. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1185. (6 << TX_LENGTHS_IPG_SHIFT) |
  1186. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1187. else
  1188. tw32(MAC_TX_LENGTHS,
  1189. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1190. (6 << TX_LENGTHS_IPG_SHIFT) |
  1191. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1192. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1193. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1194. phydev->speed != tp->link_config.active_speed ||
  1195. phydev->duplex != tp->link_config.active_duplex ||
  1196. oldflowctrl != tp->link_config.active_flowctrl)
  1197. linkmesg = 1;
  1198. tp->link_config.active_speed = phydev->speed;
  1199. tp->link_config.active_duplex = phydev->duplex;
  1200. spin_unlock_bh(&tp->lock);
  1201. if (linkmesg)
  1202. tg3_link_report(tp);
  1203. }
  1204. static int tg3_phy_init(struct tg3 *tp)
  1205. {
  1206. struct phy_device *phydev;
  1207. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1208. return 0;
  1209. /* Bring the PHY back to a known state. */
  1210. tg3_bmcr_reset(tp);
  1211. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1212. /* Attach the MAC to the PHY. */
  1213. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1214. phydev->dev_flags, phydev->interface);
  1215. if (IS_ERR(phydev)) {
  1216. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1217. return PTR_ERR(phydev);
  1218. }
  1219. /* Mask with MAC supported features. */
  1220. switch (phydev->interface) {
  1221. case PHY_INTERFACE_MODE_GMII:
  1222. case PHY_INTERFACE_MODE_RGMII:
  1223. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1224. phydev->supported &= (PHY_GBIT_FEATURES |
  1225. SUPPORTED_Pause |
  1226. SUPPORTED_Asym_Pause);
  1227. break;
  1228. }
  1229. /* fallthru */
  1230. case PHY_INTERFACE_MODE_MII:
  1231. phydev->supported &= (PHY_BASIC_FEATURES |
  1232. SUPPORTED_Pause |
  1233. SUPPORTED_Asym_Pause);
  1234. break;
  1235. default:
  1236. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1237. return -EINVAL;
  1238. }
  1239. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1240. phydev->advertising = phydev->supported;
  1241. return 0;
  1242. }
  1243. static void tg3_phy_start(struct tg3 *tp)
  1244. {
  1245. struct phy_device *phydev;
  1246. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1247. return;
  1248. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1249. if (tp->link_config.phy_is_low_power) {
  1250. tp->link_config.phy_is_low_power = 0;
  1251. phydev->speed = tp->link_config.orig_speed;
  1252. phydev->duplex = tp->link_config.orig_duplex;
  1253. phydev->autoneg = tp->link_config.orig_autoneg;
  1254. phydev->advertising = tp->link_config.orig_advertising;
  1255. }
  1256. phy_start(phydev);
  1257. phy_start_aneg(phydev);
  1258. }
  1259. static void tg3_phy_stop(struct tg3 *tp)
  1260. {
  1261. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1262. return;
  1263. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1264. }
  1265. static void tg3_phy_fini(struct tg3 *tp)
  1266. {
  1267. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1268. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1269. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1270. }
  1271. }
  1272. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1273. {
  1274. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1275. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1276. }
  1277. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1278. {
  1279. u32 phytest;
  1280. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1281. u32 phy;
  1282. tg3_writephy(tp, MII_TG3_FET_TEST,
  1283. phytest | MII_TG3_FET_SHADOW_EN);
  1284. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1285. if (enable)
  1286. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1287. else
  1288. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1289. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1290. }
  1291. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1292. }
  1293. }
  1294. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1295. {
  1296. u32 reg;
  1297. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1298. return;
  1299. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1300. tg3_phy_fet_toggle_apd(tp, enable);
  1301. return;
  1302. }
  1303. reg = MII_TG3_MISC_SHDW_WREN |
  1304. MII_TG3_MISC_SHDW_SCR5_SEL |
  1305. MII_TG3_MISC_SHDW_SCR5_LPED |
  1306. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1307. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1308. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1309. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1310. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1311. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1312. reg = MII_TG3_MISC_SHDW_WREN |
  1313. MII_TG3_MISC_SHDW_APD_SEL |
  1314. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1315. if (enable)
  1316. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1317. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1318. }
  1319. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1320. {
  1321. u32 phy;
  1322. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1323. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1324. return;
  1325. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1326. u32 ephy;
  1327. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1328. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1329. tg3_writephy(tp, MII_TG3_FET_TEST,
  1330. ephy | MII_TG3_FET_SHADOW_EN);
  1331. if (!tg3_readphy(tp, reg, &phy)) {
  1332. if (enable)
  1333. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1334. else
  1335. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1336. tg3_writephy(tp, reg, phy);
  1337. }
  1338. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1339. }
  1340. } else {
  1341. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1342. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1343. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1344. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1345. if (enable)
  1346. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1347. else
  1348. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1349. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1350. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1351. }
  1352. }
  1353. }
  1354. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1355. {
  1356. u32 val;
  1357. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1358. return;
  1359. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1360. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1361. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1362. (val | (1 << 15) | (1 << 4)));
  1363. }
  1364. static void tg3_phy_apply_otp(struct tg3 *tp)
  1365. {
  1366. u32 otp, phy;
  1367. if (!tp->phy_otp)
  1368. return;
  1369. otp = tp->phy_otp;
  1370. /* Enable SM_DSP clock and tx 6dB coding. */
  1371. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1372. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1373. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1374. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1375. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1376. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1377. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1378. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1379. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1380. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1381. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1382. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1383. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1384. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1385. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1386. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1387. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1388. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1389. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1390. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1391. /* Turn off SM_DSP clock. */
  1392. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1393. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1394. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1395. }
  1396. static int tg3_wait_macro_done(struct tg3 *tp)
  1397. {
  1398. int limit = 100;
  1399. while (limit--) {
  1400. u32 tmp32;
  1401. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1402. if ((tmp32 & 0x1000) == 0)
  1403. break;
  1404. }
  1405. }
  1406. if (limit < 0)
  1407. return -EBUSY;
  1408. return 0;
  1409. }
  1410. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1411. {
  1412. static const u32 test_pat[4][6] = {
  1413. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1414. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1415. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1416. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1417. };
  1418. int chan;
  1419. for (chan = 0; chan < 4; chan++) {
  1420. int i;
  1421. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1422. (chan * 0x2000) | 0x0200);
  1423. tg3_writephy(tp, 0x16, 0x0002);
  1424. for (i = 0; i < 6; i++)
  1425. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1426. test_pat[chan][i]);
  1427. tg3_writephy(tp, 0x16, 0x0202);
  1428. if (tg3_wait_macro_done(tp)) {
  1429. *resetp = 1;
  1430. return -EBUSY;
  1431. }
  1432. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1433. (chan * 0x2000) | 0x0200);
  1434. tg3_writephy(tp, 0x16, 0x0082);
  1435. if (tg3_wait_macro_done(tp)) {
  1436. *resetp = 1;
  1437. return -EBUSY;
  1438. }
  1439. tg3_writephy(tp, 0x16, 0x0802);
  1440. if (tg3_wait_macro_done(tp)) {
  1441. *resetp = 1;
  1442. return -EBUSY;
  1443. }
  1444. for (i = 0; i < 6; i += 2) {
  1445. u32 low, high;
  1446. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1447. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1448. tg3_wait_macro_done(tp)) {
  1449. *resetp = 1;
  1450. return -EBUSY;
  1451. }
  1452. low &= 0x7fff;
  1453. high &= 0x000f;
  1454. if (low != test_pat[chan][i] ||
  1455. high != test_pat[chan][i+1]) {
  1456. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1457. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1458. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1459. return -EBUSY;
  1460. }
  1461. }
  1462. }
  1463. return 0;
  1464. }
  1465. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1466. {
  1467. int chan;
  1468. for (chan = 0; chan < 4; chan++) {
  1469. int i;
  1470. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1471. (chan * 0x2000) | 0x0200);
  1472. tg3_writephy(tp, 0x16, 0x0002);
  1473. for (i = 0; i < 6; i++)
  1474. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1475. tg3_writephy(tp, 0x16, 0x0202);
  1476. if (tg3_wait_macro_done(tp))
  1477. return -EBUSY;
  1478. }
  1479. return 0;
  1480. }
  1481. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1482. {
  1483. u32 reg32, phy9_orig;
  1484. int retries, do_phy_reset, err;
  1485. retries = 10;
  1486. do_phy_reset = 1;
  1487. do {
  1488. if (do_phy_reset) {
  1489. err = tg3_bmcr_reset(tp);
  1490. if (err)
  1491. return err;
  1492. do_phy_reset = 0;
  1493. }
  1494. /* Disable transmitter and interrupt. */
  1495. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1496. continue;
  1497. reg32 |= 0x3000;
  1498. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1499. /* Set full-duplex, 1000 mbps. */
  1500. tg3_writephy(tp, MII_BMCR,
  1501. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1502. /* Set to master mode. */
  1503. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1504. continue;
  1505. tg3_writephy(tp, MII_TG3_CTRL,
  1506. (MII_TG3_CTRL_AS_MASTER |
  1507. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1508. /* Enable SM_DSP_CLOCK and 6dB. */
  1509. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1510. /* Block the PHY control access. */
  1511. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1512. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1513. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1514. if (!err)
  1515. break;
  1516. } while (--retries);
  1517. err = tg3_phy_reset_chanpat(tp);
  1518. if (err)
  1519. return err;
  1520. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1521. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1522. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1523. tg3_writephy(tp, 0x16, 0x0000);
  1524. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1525. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1526. /* Set Extended packet length bit for jumbo frames */
  1527. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1528. }
  1529. else {
  1530. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1531. }
  1532. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1533. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1534. reg32 &= ~0x3000;
  1535. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1536. } else if (!err)
  1537. err = -EBUSY;
  1538. return err;
  1539. }
  1540. /* This will reset the tigon3 PHY if there is no valid
  1541. * link unless the FORCE argument is non-zero.
  1542. */
  1543. static int tg3_phy_reset(struct tg3 *tp)
  1544. {
  1545. u32 cpmuctrl;
  1546. u32 phy_status;
  1547. int err;
  1548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1549. u32 val;
  1550. val = tr32(GRC_MISC_CFG);
  1551. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1552. udelay(40);
  1553. }
  1554. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1555. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1556. if (err != 0)
  1557. return -EBUSY;
  1558. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1559. netif_carrier_off(tp->dev);
  1560. tg3_link_report(tp);
  1561. }
  1562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1565. err = tg3_phy_reset_5703_4_5(tp);
  1566. if (err)
  1567. return err;
  1568. goto out;
  1569. }
  1570. cpmuctrl = 0;
  1571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1572. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1573. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1574. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1575. tw32(TG3_CPMU_CTRL,
  1576. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1577. }
  1578. err = tg3_bmcr_reset(tp);
  1579. if (err)
  1580. return err;
  1581. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1582. u32 phy;
  1583. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1584. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1585. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1586. }
  1587. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1588. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1589. u32 val;
  1590. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1591. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1592. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1593. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1594. udelay(40);
  1595. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1596. }
  1597. }
  1598. tg3_phy_apply_otp(tp);
  1599. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1600. tg3_phy_toggle_apd(tp, true);
  1601. else
  1602. tg3_phy_toggle_apd(tp, false);
  1603. out:
  1604. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1605. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1606. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1607. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1608. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1609. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1610. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1611. }
  1612. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1613. tg3_writephy(tp, 0x1c, 0x8d68);
  1614. tg3_writephy(tp, 0x1c, 0x8d68);
  1615. }
  1616. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1617. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1618. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1619. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1620. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1622. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1623. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1624. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1625. }
  1626. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1627. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1629. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1630. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1631. tg3_writephy(tp, MII_TG3_TEST1,
  1632. MII_TG3_TEST1_TRIM_EN | 0x4);
  1633. } else
  1634. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1635. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1636. }
  1637. /* Set Extended packet length bit (bit 14) on all chips that */
  1638. /* support jumbo frames */
  1639. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1640. /* Cannot do read-modify-write on 5401 */
  1641. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1642. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1643. u32 phy_reg;
  1644. /* Set bit 14 with read-modify-write to preserve other bits */
  1645. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1646. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1647. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1648. }
  1649. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1650. * jumbo frames transmission.
  1651. */
  1652. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1653. u32 phy_reg;
  1654. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1655. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1656. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1657. }
  1658. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1659. /* adjust output voltage */
  1660. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1661. }
  1662. tg3_phy_toggle_automdix(tp, 1);
  1663. tg3_phy_set_wirespeed(tp);
  1664. return 0;
  1665. }
  1666. static void tg3_frob_aux_power(struct tg3 *tp)
  1667. {
  1668. struct tg3 *tp_peer = tp;
  1669. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1670. return;
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1672. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1674. struct net_device *dev_peer;
  1675. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1676. /* remove_one() may have been run on the peer. */
  1677. if (!dev_peer)
  1678. tp_peer = tp;
  1679. else
  1680. tp_peer = netdev_priv(dev_peer);
  1681. }
  1682. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1683. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1684. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1685. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1686. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1687. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1688. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1689. (GRC_LCLCTRL_GPIO_OE0 |
  1690. GRC_LCLCTRL_GPIO_OE1 |
  1691. GRC_LCLCTRL_GPIO_OE2 |
  1692. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1693. GRC_LCLCTRL_GPIO_OUTPUT1),
  1694. 100);
  1695. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1696. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1697. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1698. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1699. GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OE2 |
  1701. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1703. tp->grc_local_ctrl;
  1704. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1705. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1706. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1707. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1708. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1709. } else {
  1710. u32 no_gpio2;
  1711. u32 grc_local_ctrl = 0;
  1712. if (tp_peer != tp &&
  1713. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1714. return;
  1715. /* Workaround to prevent overdrawing Amps. */
  1716. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1717. ASIC_REV_5714) {
  1718. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1719. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1720. grc_local_ctrl, 100);
  1721. }
  1722. /* On 5753 and variants, GPIO2 cannot be used. */
  1723. no_gpio2 = tp->nic_sram_data_cfg &
  1724. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1725. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1726. GRC_LCLCTRL_GPIO_OE1 |
  1727. GRC_LCLCTRL_GPIO_OE2 |
  1728. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1729. GRC_LCLCTRL_GPIO_OUTPUT2;
  1730. if (no_gpio2) {
  1731. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1732. GRC_LCLCTRL_GPIO_OUTPUT2);
  1733. }
  1734. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1735. grc_local_ctrl, 100);
  1736. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1737. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1738. grc_local_ctrl, 100);
  1739. if (!no_gpio2) {
  1740. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1741. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1742. grc_local_ctrl, 100);
  1743. }
  1744. }
  1745. } else {
  1746. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1747. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1748. if (tp_peer != tp &&
  1749. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1750. return;
  1751. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1752. (GRC_LCLCTRL_GPIO_OE1 |
  1753. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1754. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1755. GRC_LCLCTRL_GPIO_OE1, 100);
  1756. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1757. (GRC_LCLCTRL_GPIO_OE1 |
  1758. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1759. }
  1760. }
  1761. }
  1762. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1763. {
  1764. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1765. return 1;
  1766. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1767. if (speed != SPEED_10)
  1768. return 1;
  1769. } else if (speed == SPEED_10)
  1770. return 1;
  1771. return 0;
  1772. }
  1773. static int tg3_setup_phy(struct tg3 *, int);
  1774. #define RESET_KIND_SHUTDOWN 0
  1775. #define RESET_KIND_INIT 1
  1776. #define RESET_KIND_SUSPEND 2
  1777. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1778. static int tg3_halt_cpu(struct tg3 *, u32);
  1779. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1780. {
  1781. u32 val;
  1782. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1784. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1785. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1786. sg_dig_ctrl |=
  1787. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1788. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1789. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1790. }
  1791. return;
  1792. }
  1793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1794. tg3_bmcr_reset(tp);
  1795. val = tr32(GRC_MISC_CFG);
  1796. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1797. udelay(40);
  1798. return;
  1799. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1800. u32 phytest;
  1801. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1802. u32 phy;
  1803. tg3_writephy(tp, MII_ADVERTISE, 0);
  1804. tg3_writephy(tp, MII_BMCR,
  1805. BMCR_ANENABLE | BMCR_ANRESTART);
  1806. tg3_writephy(tp, MII_TG3_FET_TEST,
  1807. phytest | MII_TG3_FET_SHADOW_EN);
  1808. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1809. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1810. tg3_writephy(tp,
  1811. MII_TG3_FET_SHDW_AUXMODE4,
  1812. phy);
  1813. }
  1814. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1815. }
  1816. return;
  1817. } else if (do_low_power) {
  1818. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1819. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1820. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1821. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1822. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1823. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1824. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1825. }
  1826. /* The PHY should not be powered down on some chips because
  1827. * of bugs.
  1828. */
  1829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1831. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1832. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1833. return;
  1834. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1835. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1836. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1837. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1838. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1839. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1840. }
  1841. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1842. }
  1843. /* tp->lock is held. */
  1844. static int tg3_nvram_lock(struct tg3 *tp)
  1845. {
  1846. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1847. int i;
  1848. if (tp->nvram_lock_cnt == 0) {
  1849. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1850. for (i = 0; i < 8000; i++) {
  1851. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1852. break;
  1853. udelay(20);
  1854. }
  1855. if (i == 8000) {
  1856. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1857. return -ENODEV;
  1858. }
  1859. }
  1860. tp->nvram_lock_cnt++;
  1861. }
  1862. return 0;
  1863. }
  1864. /* tp->lock is held. */
  1865. static void tg3_nvram_unlock(struct tg3 *tp)
  1866. {
  1867. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1868. if (tp->nvram_lock_cnt > 0)
  1869. tp->nvram_lock_cnt--;
  1870. if (tp->nvram_lock_cnt == 0)
  1871. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1872. }
  1873. }
  1874. /* tp->lock is held. */
  1875. static void tg3_enable_nvram_access(struct tg3 *tp)
  1876. {
  1877. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1878. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1879. u32 nvaccess = tr32(NVRAM_ACCESS);
  1880. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1881. }
  1882. }
  1883. /* tp->lock is held. */
  1884. static void tg3_disable_nvram_access(struct tg3 *tp)
  1885. {
  1886. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1887. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1888. u32 nvaccess = tr32(NVRAM_ACCESS);
  1889. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1890. }
  1891. }
  1892. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1893. u32 offset, u32 *val)
  1894. {
  1895. u32 tmp;
  1896. int i;
  1897. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1898. return -EINVAL;
  1899. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1900. EEPROM_ADDR_DEVID_MASK |
  1901. EEPROM_ADDR_READ);
  1902. tw32(GRC_EEPROM_ADDR,
  1903. tmp |
  1904. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1905. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1906. EEPROM_ADDR_ADDR_MASK) |
  1907. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1908. for (i = 0; i < 1000; i++) {
  1909. tmp = tr32(GRC_EEPROM_ADDR);
  1910. if (tmp & EEPROM_ADDR_COMPLETE)
  1911. break;
  1912. msleep(1);
  1913. }
  1914. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1915. return -EBUSY;
  1916. tmp = tr32(GRC_EEPROM_DATA);
  1917. /*
  1918. * The data will always be opposite the native endian
  1919. * format. Perform a blind byteswap to compensate.
  1920. */
  1921. *val = swab32(tmp);
  1922. return 0;
  1923. }
  1924. #define NVRAM_CMD_TIMEOUT 10000
  1925. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1926. {
  1927. int i;
  1928. tw32(NVRAM_CMD, nvram_cmd);
  1929. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1930. udelay(10);
  1931. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1932. udelay(10);
  1933. break;
  1934. }
  1935. }
  1936. if (i == NVRAM_CMD_TIMEOUT)
  1937. return -EBUSY;
  1938. return 0;
  1939. }
  1940. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1941. {
  1942. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1943. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1944. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1945. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1946. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1947. addr = ((addr / tp->nvram_pagesize) <<
  1948. ATMEL_AT45DB0X1B_PAGE_POS) +
  1949. (addr % tp->nvram_pagesize);
  1950. return addr;
  1951. }
  1952. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1953. {
  1954. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1955. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1956. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1957. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1958. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1959. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1960. tp->nvram_pagesize) +
  1961. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1962. return addr;
  1963. }
  1964. /* NOTE: Data read in from NVRAM is byteswapped according to
  1965. * the byteswapping settings for all other register accesses.
  1966. * tg3 devices are BE devices, so on a BE machine, the data
  1967. * returned will be exactly as it is seen in NVRAM. On a LE
  1968. * machine, the 32-bit value will be byteswapped.
  1969. */
  1970. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1971. {
  1972. int ret;
  1973. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1974. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1975. offset = tg3_nvram_phys_addr(tp, offset);
  1976. if (offset > NVRAM_ADDR_MSK)
  1977. return -EINVAL;
  1978. ret = tg3_nvram_lock(tp);
  1979. if (ret)
  1980. return ret;
  1981. tg3_enable_nvram_access(tp);
  1982. tw32(NVRAM_ADDR, offset);
  1983. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1984. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1985. if (ret == 0)
  1986. *val = tr32(NVRAM_RDDATA);
  1987. tg3_disable_nvram_access(tp);
  1988. tg3_nvram_unlock(tp);
  1989. return ret;
  1990. }
  1991. /* Ensures NVRAM data is in bytestream format. */
  1992. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1993. {
  1994. u32 v;
  1995. int res = tg3_nvram_read(tp, offset, &v);
  1996. if (!res)
  1997. *val = cpu_to_be32(v);
  1998. return res;
  1999. }
  2000. /* tp->lock is held. */
  2001. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2002. {
  2003. u32 addr_high, addr_low;
  2004. int i;
  2005. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2006. tp->dev->dev_addr[1]);
  2007. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2008. (tp->dev->dev_addr[3] << 16) |
  2009. (tp->dev->dev_addr[4] << 8) |
  2010. (tp->dev->dev_addr[5] << 0));
  2011. for (i = 0; i < 4; i++) {
  2012. if (i == 1 && skip_mac_1)
  2013. continue;
  2014. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2015. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2016. }
  2017. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2019. for (i = 0; i < 12; i++) {
  2020. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2021. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2022. }
  2023. }
  2024. addr_high = (tp->dev->dev_addr[0] +
  2025. tp->dev->dev_addr[1] +
  2026. tp->dev->dev_addr[2] +
  2027. tp->dev->dev_addr[3] +
  2028. tp->dev->dev_addr[4] +
  2029. tp->dev->dev_addr[5]) &
  2030. TX_BACKOFF_SEED_MASK;
  2031. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2032. }
  2033. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2034. {
  2035. u32 misc_host_ctrl;
  2036. bool device_should_wake, do_low_power;
  2037. /* Make sure register accesses (indirect or otherwise)
  2038. * will function correctly.
  2039. */
  2040. pci_write_config_dword(tp->pdev,
  2041. TG3PCI_MISC_HOST_CTRL,
  2042. tp->misc_host_ctrl);
  2043. switch (state) {
  2044. case PCI_D0:
  2045. pci_enable_wake(tp->pdev, state, false);
  2046. pci_set_power_state(tp->pdev, PCI_D0);
  2047. /* Switch out of Vaux if it is a NIC */
  2048. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2049. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2050. return 0;
  2051. case PCI_D1:
  2052. case PCI_D2:
  2053. case PCI_D3hot:
  2054. break;
  2055. default:
  2056. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2057. tp->dev->name, state);
  2058. return -EINVAL;
  2059. }
  2060. /* Restore the CLKREQ setting. */
  2061. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2062. u16 lnkctl;
  2063. pci_read_config_word(tp->pdev,
  2064. tp->pcie_cap + PCI_EXP_LNKCTL,
  2065. &lnkctl);
  2066. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2067. pci_write_config_word(tp->pdev,
  2068. tp->pcie_cap + PCI_EXP_LNKCTL,
  2069. lnkctl);
  2070. }
  2071. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2072. tw32(TG3PCI_MISC_HOST_CTRL,
  2073. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2074. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2075. device_may_wakeup(&tp->pdev->dev) &&
  2076. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2077. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2078. do_low_power = false;
  2079. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2080. !tp->link_config.phy_is_low_power) {
  2081. struct phy_device *phydev;
  2082. u32 phyid, advertising;
  2083. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2084. tp->link_config.phy_is_low_power = 1;
  2085. tp->link_config.orig_speed = phydev->speed;
  2086. tp->link_config.orig_duplex = phydev->duplex;
  2087. tp->link_config.orig_autoneg = phydev->autoneg;
  2088. tp->link_config.orig_advertising = phydev->advertising;
  2089. advertising = ADVERTISED_TP |
  2090. ADVERTISED_Pause |
  2091. ADVERTISED_Autoneg |
  2092. ADVERTISED_10baseT_Half;
  2093. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2094. device_should_wake) {
  2095. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2096. advertising |=
  2097. ADVERTISED_100baseT_Half |
  2098. ADVERTISED_100baseT_Full |
  2099. ADVERTISED_10baseT_Full;
  2100. else
  2101. advertising |= ADVERTISED_10baseT_Full;
  2102. }
  2103. phydev->advertising = advertising;
  2104. phy_start_aneg(phydev);
  2105. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2106. if (phyid != TG3_PHY_ID_BCMAC131) {
  2107. phyid &= TG3_PHY_OUI_MASK;
  2108. if (phyid == TG3_PHY_OUI_1 ||
  2109. phyid == TG3_PHY_OUI_2 ||
  2110. phyid == TG3_PHY_OUI_3)
  2111. do_low_power = true;
  2112. }
  2113. }
  2114. } else {
  2115. do_low_power = true;
  2116. if (tp->link_config.phy_is_low_power == 0) {
  2117. tp->link_config.phy_is_low_power = 1;
  2118. tp->link_config.orig_speed = tp->link_config.speed;
  2119. tp->link_config.orig_duplex = tp->link_config.duplex;
  2120. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2121. }
  2122. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2123. tp->link_config.speed = SPEED_10;
  2124. tp->link_config.duplex = DUPLEX_HALF;
  2125. tp->link_config.autoneg = AUTONEG_ENABLE;
  2126. tg3_setup_phy(tp, 0);
  2127. }
  2128. }
  2129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2130. u32 val;
  2131. val = tr32(GRC_VCPU_EXT_CTRL);
  2132. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2133. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2134. int i;
  2135. u32 val;
  2136. for (i = 0; i < 200; i++) {
  2137. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2138. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2139. break;
  2140. msleep(1);
  2141. }
  2142. }
  2143. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2144. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2145. WOL_DRV_STATE_SHUTDOWN |
  2146. WOL_DRV_WOL |
  2147. WOL_SET_MAGIC_PKT);
  2148. if (device_should_wake) {
  2149. u32 mac_mode;
  2150. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2151. if (do_low_power) {
  2152. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2153. udelay(40);
  2154. }
  2155. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2156. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2157. else
  2158. mac_mode = MAC_MODE_PORT_MODE_MII;
  2159. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2160. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2161. ASIC_REV_5700) {
  2162. u32 speed = (tp->tg3_flags &
  2163. TG3_FLAG_WOL_SPEED_100MB) ?
  2164. SPEED_100 : SPEED_10;
  2165. if (tg3_5700_link_polarity(tp, speed))
  2166. mac_mode |= MAC_MODE_LINK_POLARITY;
  2167. else
  2168. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2169. }
  2170. } else {
  2171. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2172. }
  2173. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2174. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2175. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2176. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2177. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2178. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2179. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2180. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2181. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2182. mac_mode |= tp->mac_mode &
  2183. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2184. if (mac_mode & MAC_MODE_APE_TX_EN)
  2185. mac_mode |= MAC_MODE_TDE_ENABLE;
  2186. }
  2187. tw32_f(MAC_MODE, mac_mode);
  2188. udelay(100);
  2189. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2190. udelay(10);
  2191. }
  2192. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2193. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2195. u32 base_val;
  2196. base_val = tp->pci_clock_ctrl;
  2197. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2198. CLOCK_CTRL_TXCLK_DISABLE);
  2199. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2200. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2201. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2202. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2203. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2204. /* do nothing */
  2205. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2206. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2207. u32 newbits1, newbits2;
  2208. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2210. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2211. CLOCK_CTRL_TXCLK_DISABLE |
  2212. CLOCK_CTRL_ALTCLK);
  2213. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2214. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2215. newbits1 = CLOCK_CTRL_625_CORE;
  2216. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2217. } else {
  2218. newbits1 = CLOCK_CTRL_ALTCLK;
  2219. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2220. }
  2221. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2222. 40);
  2223. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2224. 40);
  2225. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2226. u32 newbits3;
  2227. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2229. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2230. CLOCK_CTRL_TXCLK_DISABLE |
  2231. CLOCK_CTRL_44MHZ_CORE);
  2232. } else {
  2233. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2234. }
  2235. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2236. tp->pci_clock_ctrl | newbits3, 40);
  2237. }
  2238. }
  2239. if (!(device_should_wake) &&
  2240. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2241. tg3_power_down_phy(tp, do_low_power);
  2242. tg3_frob_aux_power(tp);
  2243. /* Workaround for unstable PLL clock */
  2244. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2245. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2246. u32 val = tr32(0x7d00);
  2247. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2248. tw32(0x7d00, val);
  2249. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2250. int err;
  2251. err = tg3_nvram_lock(tp);
  2252. tg3_halt_cpu(tp, RX_CPU_BASE);
  2253. if (!err)
  2254. tg3_nvram_unlock(tp);
  2255. }
  2256. }
  2257. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2258. if (device_should_wake)
  2259. pci_enable_wake(tp->pdev, state, true);
  2260. /* Finally, set the new power state. */
  2261. pci_set_power_state(tp->pdev, state);
  2262. return 0;
  2263. }
  2264. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2265. {
  2266. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2267. case MII_TG3_AUX_STAT_10HALF:
  2268. *speed = SPEED_10;
  2269. *duplex = DUPLEX_HALF;
  2270. break;
  2271. case MII_TG3_AUX_STAT_10FULL:
  2272. *speed = SPEED_10;
  2273. *duplex = DUPLEX_FULL;
  2274. break;
  2275. case MII_TG3_AUX_STAT_100HALF:
  2276. *speed = SPEED_100;
  2277. *duplex = DUPLEX_HALF;
  2278. break;
  2279. case MII_TG3_AUX_STAT_100FULL:
  2280. *speed = SPEED_100;
  2281. *duplex = DUPLEX_FULL;
  2282. break;
  2283. case MII_TG3_AUX_STAT_1000HALF:
  2284. *speed = SPEED_1000;
  2285. *duplex = DUPLEX_HALF;
  2286. break;
  2287. case MII_TG3_AUX_STAT_1000FULL:
  2288. *speed = SPEED_1000;
  2289. *duplex = DUPLEX_FULL;
  2290. break;
  2291. default:
  2292. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2293. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2294. SPEED_10;
  2295. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2296. DUPLEX_HALF;
  2297. break;
  2298. }
  2299. *speed = SPEED_INVALID;
  2300. *duplex = DUPLEX_INVALID;
  2301. break;
  2302. }
  2303. }
  2304. static void tg3_phy_copper_begin(struct tg3 *tp)
  2305. {
  2306. u32 new_adv;
  2307. int i;
  2308. if (tp->link_config.phy_is_low_power) {
  2309. /* Entering low power mode. Disable gigabit and
  2310. * 100baseT advertisements.
  2311. */
  2312. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2313. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2314. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2315. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2316. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2317. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2318. } else if (tp->link_config.speed == SPEED_INVALID) {
  2319. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2320. tp->link_config.advertising &=
  2321. ~(ADVERTISED_1000baseT_Half |
  2322. ADVERTISED_1000baseT_Full);
  2323. new_adv = ADVERTISE_CSMA;
  2324. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2325. new_adv |= ADVERTISE_10HALF;
  2326. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2327. new_adv |= ADVERTISE_10FULL;
  2328. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2329. new_adv |= ADVERTISE_100HALF;
  2330. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2331. new_adv |= ADVERTISE_100FULL;
  2332. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2333. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2334. if (tp->link_config.advertising &
  2335. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2336. new_adv = 0;
  2337. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2338. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2339. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2340. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2341. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2342. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2343. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2344. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2345. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2346. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2347. } else {
  2348. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2349. }
  2350. } else {
  2351. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2352. new_adv |= ADVERTISE_CSMA;
  2353. /* Asking for a specific link mode. */
  2354. if (tp->link_config.speed == SPEED_1000) {
  2355. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2356. if (tp->link_config.duplex == DUPLEX_FULL)
  2357. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2358. else
  2359. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2360. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2361. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2362. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2363. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2364. } else {
  2365. if (tp->link_config.speed == SPEED_100) {
  2366. if (tp->link_config.duplex == DUPLEX_FULL)
  2367. new_adv |= ADVERTISE_100FULL;
  2368. else
  2369. new_adv |= ADVERTISE_100HALF;
  2370. } else {
  2371. if (tp->link_config.duplex == DUPLEX_FULL)
  2372. new_adv |= ADVERTISE_10FULL;
  2373. else
  2374. new_adv |= ADVERTISE_10HALF;
  2375. }
  2376. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2377. new_adv = 0;
  2378. }
  2379. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2380. }
  2381. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2382. tp->link_config.speed != SPEED_INVALID) {
  2383. u32 bmcr, orig_bmcr;
  2384. tp->link_config.active_speed = tp->link_config.speed;
  2385. tp->link_config.active_duplex = tp->link_config.duplex;
  2386. bmcr = 0;
  2387. switch (tp->link_config.speed) {
  2388. default:
  2389. case SPEED_10:
  2390. break;
  2391. case SPEED_100:
  2392. bmcr |= BMCR_SPEED100;
  2393. break;
  2394. case SPEED_1000:
  2395. bmcr |= TG3_BMCR_SPEED1000;
  2396. break;
  2397. }
  2398. if (tp->link_config.duplex == DUPLEX_FULL)
  2399. bmcr |= BMCR_FULLDPLX;
  2400. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2401. (bmcr != orig_bmcr)) {
  2402. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2403. for (i = 0; i < 1500; i++) {
  2404. u32 tmp;
  2405. udelay(10);
  2406. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2407. tg3_readphy(tp, MII_BMSR, &tmp))
  2408. continue;
  2409. if (!(tmp & BMSR_LSTATUS)) {
  2410. udelay(40);
  2411. break;
  2412. }
  2413. }
  2414. tg3_writephy(tp, MII_BMCR, bmcr);
  2415. udelay(40);
  2416. }
  2417. } else {
  2418. tg3_writephy(tp, MII_BMCR,
  2419. BMCR_ANENABLE | BMCR_ANRESTART);
  2420. }
  2421. }
  2422. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2423. {
  2424. int err;
  2425. /* Turn off tap power management. */
  2426. /* Set Extended packet length bit */
  2427. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2428. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2429. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2430. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2431. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2432. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2433. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2434. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2435. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2436. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2437. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2438. udelay(40);
  2439. return err;
  2440. }
  2441. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2442. {
  2443. u32 adv_reg, all_mask = 0;
  2444. if (mask & ADVERTISED_10baseT_Half)
  2445. all_mask |= ADVERTISE_10HALF;
  2446. if (mask & ADVERTISED_10baseT_Full)
  2447. all_mask |= ADVERTISE_10FULL;
  2448. if (mask & ADVERTISED_100baseT_Half)
  2449. all_mask |= ADVERTISE_100HALF;
  2450. if (mask & ADVERTISED_100baseT_Full)
  2451. all_mask |= ADVERTISE_100FULL;
  2452. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2453. return 0;
  2454. if ((adv_reg & all_mask) != all_mask)
  2455. return 0;
  2456. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2457. u32 tg3_ctrl;
  2458. all_mask = 0;
  2459. if (mask & ADVERTISED_1000baseT_Half)
  2460. all_mask |= ADVERTISE_1000HALF;
  2461. if (mask & ADVERTISED_1000baseT_Full)
  2462. all_mask |= ADVERTISE_1000FULL;
  2463. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2464. return 0;
  2465. if ((tg3_ctrl & all_mask) != all_mask)
  2466. return 0;
  2467. }
  2468. return 1;
  2469. }
  2470. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2471. {
  2472. u32 curadv, reqadv;
  2473. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2474. return 1;
  2475. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2476. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2477. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2478. if (curadv != reqadv)
  2479. return 0;
  2480. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2481. tg3_readphy(tp, MII_LPA, rmtadv);
  2482. } else {
  2483. /* Reprogram the advertisement register, even if it
  2484. * does not affect the current link. If the link
  2485. * gets renegotiated in the future, we can save an
  2486. * additional renegotiation cycle by advertising
  2487. * it correctly in the first place.
  2488. */
  2489. if (curadv != reqadv) {
  2490. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2491. ADVERTISE_PAUSE_ASYM);
  2492. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2493. }
  2494. }
  2495. return 1;
  2496. }
  2497. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2498. {
  2499. int current_link_up;
  2500. u32 bmsr, dummy;
  2501. u32 lcl_adv, rmt_adv;
  2502. u16 current_speed;
  2503. u8 current_duplex;
  2504. int i, err;
  2505. tw32(MAC_EVENT, 0);
  2506. tw32_f(MAC_STATUS,
  2507. (MAC_STATUS_SYNC_CHANGED |
  2508. MAC_STATUS_CFG_CHANGED |
  2509. MAC_STATUS_MI_COMPLETION |
  2510. MAC_STATUS_LNKSTATE_CHANGED));
  2511. udelay(40);
  2512. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2513. tw32_f(MAC_MI_MODE,
  2514. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2515. udelay(80);
  2516. }
  2517. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2518. /* Some third-party PHYs need to be reset on link going
  2519. * down.
  2520. */
  2521. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2524. netif_carrier_ok(tp->dev)) {
  2525. tg3_readphy(tp, MII_BMSR, &bmsr);
  2526. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2527. !(bmsr & BMSR_LSTATUS))
  2528. force_reset = 1;
  2529. }
  2530. if (force_reset)
  2531. tg3_phy_reset(tp);
  2532. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2533. tg3_readphy(tp, MII_BMSR, &bmsr);
  2534. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2535. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2536. bmsr = 0;
  2537. if (!(bmsr & BMSR_LSTATUS)) {
  2538. err = tg3_init_5401phy_dsp(tp);
  2539. if (err)
  2540. return err;
  2541. tg3_readphy(tp, MII_BMSR, &bmsr);
  2542. for (i = 0; i < 1000; i++) {
  2543. udelay(10);
  2544. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2545. (bmsr & BMSR_LSTATUS)) {
  2546. udelay(40);
  2547. break;
  2548. }
  2549. }
  2550. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2551. !(bmsr & BMSR_LSTATUS) &&
  2552. tp->link_config.active_speed == SPEED_1000) {
  2553. err = tg3_phy_reset(tp);
  2554. if (!err)
  2555. err = tg3_init_5401phy_dsp(tp);
  2556. if (err)
  2557. return err;
  2558. }
  2559. }
  2560. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2561. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2562. /* 5701 {A0,B0} CRC bug workaround */
  2563. tg3_writephy(tp, 0x15, 0x0a75);
  2564. tg3_writephy(tp, 0x1c, 0x8c68);
  2565. tg3_writephy(tp, 0x1c, 0x8d68);
  2566. tg3_writephy(tp, 0x1c, 0x8c68);
  2567. }
  2568. /* Clear pending interrupts... */
  2569. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2570. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2571. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2572. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2573. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2574. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2577. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2578. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2579. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2580. else
  2581. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2582. }
  2583. current_link_up = 0;
  2584. current_speed = SPEED_INVALID;
  2585. current_duplex = DUPLEX_INVALID;
  2586. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2587. u32 val;
  2588. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2589. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2590. if (!(val & (1 << 10))) {
  2591. val |= (1 << 10);
  2592. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2593. goto relink;
  2594. }
  2595. }
  2596. bmsr = 0;
  2597. for (i = 0; i < 100; i++) {
  2598. tg3_readphy(tp, MII_BMSR, &bmsr);
  2599. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2600. (bmsr & BMSR_LSTATUS))
  2601. break;
  2602. udelay(40);
  2603. }
  2604. if (bmsr & BMSR_LSTATUS) {
  2605. u32 aux_stat, bmcr;
  2606. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2607. for (i = 0; i < 2000; i++) {
  2608. udelay(10);
  2609. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2610. aux_stat)
  2611. break;
  2612. }
  2613. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2614. &current_speed,
  2615. &current_duplex);
  2616. bmcr = 0;
  2617. for (i = 0; i < 200; i++) {
  2618. tg3_readphy(tp, MII_BMCR, &bmcr);
  2619. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2620. continue;
  2621. if (bmcr && bmcr != 0x7fff)
  2622. break;
  2623. udelay(10);
  2624. }
  2625. lcl_adv = 0;
  2626. rmt_adv = 0;
  2627. tp->link_config.active_speed = current_speed;
  2628. tp->link_config.active_duplex = current_duplex;
  2629. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2630. if ((bmcr & BMCR_ANENABLE) &&
  2631. tg3_copper_is_advertising_all(tp,
  2632. tp->link_config.advertising)) {
  2633. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2634. &rmt_adv))
  2635. current_link_up = 1;
  2636. }
  2637. } else {
  2638. if (!(bmcr & BMCR_ANENABLE) &&
  2639. tp->link_config.speed == current_speed &&
  2640. tp->link_config.duplex == current_duplex &&
  2641. tp->link_config.flowctrl ==
  2642. tp->link_config.active_flowctrl) {
  2643. current_link_up = 1;
  2644. }
  2645. }
  2646. if (current_link_up == 1 &&
  2647. tp->link_config.active_duplex == DUPLEX_FULL)
  2648. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2649. }
  2650. relink:
  2651. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2652. u32 tmp;
  2653. tg3_phy_copper_begin(tp);
  2654. tg3_readphy(tp, MII_BMSR, &tmp);
  2655. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2656. (tmp & BMSR_LSTATUS))
  2657. current_link_up = 1;
  2658. }
  2659. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2660. if (current_link_up == 1) {
  2661. if (tp->link_config.active_speed == SPEED_100 ||
  2662. tp->link_config.active_speed == SPEED_10)
  2663. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2664. else
  2665. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2666. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2667. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2668. else
  2669. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2670. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2671. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2672. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2674. if (current_link_up == 1 &&
  2675. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2676. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2677. else
  2678. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2679. }
  2680. /* ??? Without this setting Netgear GA302T PHY does not
  2681. * ??? send/receive packets...
  2682. */
  2683. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2684. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2685. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2686. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2687. udelay(80);
  2688. }
  2689. tw32_f(MAC_MODE, tp->mac_mode);
  2690. udelay(40);
  2691. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2692. /* Polled via timer. */
  2693. tw32_f(MAC_EVENT, 0);
  2694. } else {
  2695. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2696. }
  2697. udelay(40);
  2698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2699. current_link_up == 1 &&
  2700. tp->link_config.active_speed == SPEED_1000 &&
  2701. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2702. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2703. udelay(120);
  2704. tw32_f(MAC_STATUS,
  2705. (MAC_STATUS_SYNC_CHANGED |
  2706. MAC_STATUS_CFG_CHANGED));
  2707. udelay(40);
  2708. tg3_write_mem(tp,
  2709. NIC_SRAM_FIRMWARE_MBOX,
  2710. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2711. }
  2712. /* Prevent send BD corruption. */
  2713. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2714. u16 oldlnkctl, newlnkctl;
  2715. pci_read_config_word(tp->pdev,
  2716. tp->pcie_cap + PCI_EXP_LNKCTL,
  2717. &oldlnkctl);
  2718. if (tp->link_config.active_speed == SPEED_100 ||
  2719. tp->link_config.active_speed == SPEED_10)
  2720. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2721. else
  2722. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2723. if (newlnkctl != oldlnkctl)
  2724. pci_write_config_word(tp->pdev,
  2725. tp->pcie_cap + PCI_EXP_LNKCTL,
  2726. newlnkctl);
  2727. }
  2728. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2729. if (current_link_up)
  2730. netif_carrier_on(tp->dev);
  2731. else
  2732. netif_carrier_off(tp->dev);
  2733. tg3_link_report(tp);
  2734. }
  2735. return 0;
  2736. }
  2737. struct tg3_fiber_aneginfo {
  2738. int state;
  2739. #define ANEG_STATE_UNKNOWN 0
  2740. #define ANEG_STATE_AN_ENABLE 1
  2741. #define ANEG_STATE_RESTART_INIT 2
  2742. #define ANEG_STATE_RESTART 3
  2743. #define ANEG_STATE_DISABLE_LINK_OK 4
  2744. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2745. #define ANEG_STATE_ABILITY_DETECT 6
  2746. #define ANEG_STATE_ACK_DETECT_INIT 7
  2747. #define ANEG_STATE_ACK_DETECT 8
  2748. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2749. #define ANEG_STATE_COMPLETE_ACK 10
  2750. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2751. #define ANEG_STATE_IDLE_DETECT 12
  2752. #define ANEG_STATE_LINK_OK 13
  2753. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2754. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2755. u32 flags;
  2756. #define MR_AN_ENABLE 0x00000001
  2757. #define MR_RESTART_AN 0x00000002
  2758. #define MR_AN_COMPLETE 0x00000004
  2759. #define MR_PAGE_RX 0x00000008
  2760. #define MR_NP_LOADED 0x00000010
  2761. #define MR_TOGGLE_TX 0x00000020
  2762. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2763. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2764. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2765. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2766. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2767. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2768. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2769. #define MR_TOGGLE_RX 0x00002000
  2770. #define MR_NP_RX 0x00004000
  2771. #define MR_LINK_OK 0x80000000
  2772. unsigned long link_time, cur_time;
  2773. u32 ability_match_cfg;
  2774. int ability_match_count;
  2775. char ability_match, idle_match, ack_match;
  2776. u32 txconfig, rxconfig;
  2777. #define ANEG_CFG_NP 0x00000080
  2778. #define ANEG_CFG_ACK 0x00000040
  2779. #define ANEG_CFG_RF2 0x00000020
  2780. #define ANEG_CFG_RF1 0x00000010
  2781. #define ANEG_CFG_PS2 0x00000001
  2782. #define ANEG_CFG_PS1 0x00008000
  2783. #define ANEG_CFG_HD 0x00004000
  2784. #define ANEG_CFG_FD 0x00002000
  2785. #define ANEG_CFG_INVAL 0x00001f06
  2786. };
  2787. #define ANEG_OK 0
  2788. #define ANEG_DONE 1
  2789. #define ANEG_TIMER_ENAB 2
  2790. #define ANEG_FAILED -1
  2791. #define ANEG_STATE_SETTLE_TIME 10000
  2792. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2793. struct tg3_fiber_aneginfo *ap)
  2794. {
  2795. u16 flowctrl;
  2796. unsigned long delta;
  2797. u32 rx_cfg_reg;
  2798. int ret;
  2799. if (ap->state == ANEG_STATE_UNKNOWN) {
  2800. ap->rxconfig = 0;
  2801. ap->link_time = 0;
  2802. ap->cur_time = 0;
  2803. ap->ability_match_cfg = 0;
  2804. ap->ability_match_count = 0;
  2805. ap->ability_match = 0;
  2806. ap->idle_match = 0;
  2807. ap->ack_match = 0;
  2808. }
  2809. ap->cur_time++;
  2810. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2811. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2812. if (rx_cfg_reg != ap->ability_match_cfg) {
  2813. ap->ability_match_cfg = rx_cfg_reg;
  2814. ap->ability_match = 0;
  2815. ap->ability_match_count = 0;
  2816. } else {
  2817. if (++ap->ability_match_count > 1) {
  2818. ap->ability_match = 1;
  2819. ap->ability_match_cfg = rx_cfg_reg;
  2820. }
  2821. }
  2822. if (rx_cfg_reg & ANEG_CFG_ACK)
  2823. ap->ack_match = 1;
  2824. else
  2825. ap->ack_match = 0;
  2826. ap->idle_match = 0;
  2827. } else {
  2828. ap->idle_match = 1;
  2829. ap->ability_match_cfg = 0;
  2830. ap->ability_match_count = 0;
  2831. ap->ability_match = 0;
  2832. ap->ack_match = 0;
  2833. rx_cfg_reg = 0;
  2834. }
  2835. ap->rxconfig = rx_cfg_reg;
  2836. ret = ANEG_OK;
  2837. switch(ap->state) {
  2838. case ANEG_STATE_UNKNOWN:
  2839. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2840. ap->state = ANEG_STATE_AN_ENABLE;
  2841. /* fallthru */
  2842. case ANEG_STATE_AN_ENABLE:
  2843. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2844. if (ap->flags & MR_AN_ENABLE) {
  2845. ap->link_time = 0;
  2846. ap->cur_time = 0;
  2847. ap->ability_match_cfg = 0;
  2848. ap->ability_match_count = 0;
  2849. ap->ability_match = 0;
  2850. ap->idle_match = 0;
  2851. ap->ack_match = 0;
  2852. ap->state = ANEG_STATE_RESTART_INIT;
  2853. } else {
  2854. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2855. }
  2856. break;
  2857. case ANEG_STATE_RESTART_INIT:
  2858. ap->link_time = ap->cur_time;
  2859. ap->flags &= ~(MR_NP_LOADED);
  2860. ap->txconfig = 0;
  2861. tw32(MAC_TX_AUTO_NEG, 0);
  2862. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2863. tw32_f(MAC_MODE, tp->mac_mode);
  2864. udelay(40);
  2865. ret = ANEG_TIMER_ENAB;
  2866. ap->state = ANEG_STATE_RESTART;
  2867. /* fallthru */
  2868. case ANEG_STATE_RESTART:
  2869. delta = ap->cur_time - ap->link_time;
  2870. if (delta > ANEG_STATE_SETTLE_TIME) {
  2871. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2872. } else {
  2873. ret = ANEG_TIMER_ENAB;
  2874. }
  2875. break;
  2876. case ANEG_STATE_DISABLE_LINK_OK:
  2877. ret = ANEG_DONE;
  2878. break;
  2879. case ANEG_STATE_ABILITY_DETECT_INIT:
  2880. ap->flags &= ~(MR_TOGGLE_TX);
  2881. ap->txconfig = ANEG_CFG_FD;
  2882. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2883. if (flowctrl & ADVERTISE_1000XPAUSE)
  2884. ap->txconfig |= ANEG_CFG_PS1;
  2885. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2886. ap->txconfig |= ANEG_CFG_PS2;
  2887. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2888. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2889. tw32_f(MAC_MODE, tp->mac_mode);
  2890. udelay(40);
  2891. ap->state = ANEG_STATE_ABILITY_DETECT;
  2892. break;
  2893. case ANEG_STATE_ABILITY_DETECT:
  2894. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2895. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2896. }
  2897. break;
  2898. case ANEG_STATE_ACK_DETECT_INIT:
  2899. ap->txconfig |= ANEG_CFG_ACK;
  2900. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2901. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2902. tw32_f(MAC_MODE, tp->mac_mode);
  2903. udelay(40);
  2904. ap->state = ANEG_STATE_ACK_DETECT;
  2905. /* fallthru */
  2906. case ANEG_STATE_ACK_DETECT:
  2907. if (ap->ack_match != 0) {
  2908. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2909. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2910. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2911. } else {
  2912. ap->state = ANEG_STATE_AN_ENABLE;
  2913. }
  2914. } else if (ap->ability_match != 0 &&
  2915. ap->rxconfig == 0) {
  2916. ap->state = ANEG_STATE_AN_ENABLE;
  2917. }
  2918. break;
  2919. case ANEG_STATE_COMPLETE_ACK_INIT:
  2920. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2921. ret = ANEG_FAILED;
  2922. break;
  2923. }
  2924. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2925. MR_LP_ADV_HALF_DUPLEX |
  2926. MR_LP_ADV_SYM_PAUSE |
  2927. MR_LP_ADV_ASYM_PAUSE |
  2928. MR_LP_ADV_REMOTE_FAULT1 |
  2929. MR_LP_ADV_REMOTE_FAULT2 |
  2930. MR_LP_ADV_NEXT_PAGE |
  2931. MR_TOGGLE_RX |
  2932. MR_NP_RX);
  2933. if (ap->rxconfig & ANEG_CFG_FD)
  2934. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2935. if (ap->rxconfig & ANEG_CFG_HD)
  2936. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2937. if (ap->rxconfig & ANEG_CFG_PS1)
  2938. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2939. if (ap->rxconfig & ANEG_CFG_PS2)
  2940. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2941. if (ap->rxconfig & ANEG_CFG_RF1)
  2942. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2943. if (ap->rxconfig & ANEG_CFG_RF2)
  2944. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2945. if (ap->rxconfig & ANEG_CFG_NP)
  2946. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2947. ap->link_time = ap->cur_time;
  2948. ap->flags ^= (MR_TOGGLE_TX);
  2949. if (ap->rxconfig & 0x0008)
  2950. ap->flags |= MR_TOGGLE_RX;
  2951. if (ap->rxconfig & ANEG_CFG_NP)
  2952. ap->flags |= MR_NP_RX;
  2953. ap->flags |= MR_PAGE_RX;
  2954. ap->state = ANEG_STATE_COMPLETE_ACK;
  2955. ret = ANEG_TIMER_ENAB;
  2956. break;
  2957. case ANEG_STATE_COMPLETE_ACK:
  2958. if (ap->ability_match != 0 &&
  2959. ap->rxconfig == 0) {
  2960. ap->state = ANEG_STATE_AN_ENABLE;
  2961. break;
  2962. }
  2963. delta = ap->cur_time - ap->link_time;
  2964. if (delta > ANEG_STATE_SETTLE_TIME) {
  2965. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2966. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2967. } else {
  2968. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2969. !(ap->flags & MR_NP_RX)) {
  2970. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2971. } else {
  2972. ret = ANEG_FAILED;
  2973. }
  2974. }
  2975. }
  2976. break;
  2977. case ANEG_STATE_IDLE_DETECT_INIT:
  2978. ap->link_time = ap->cur_time;
  2979. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2980. tw32_f(MAC_MODE, tp->mac_mode);
  2981. udelay(40);
  2982. ap->state = ANEG_STATE_IDLE_DETECT;
  2983. ret = ANEG_TIMER_ENAB;
  2984. break;
  2985. case ANEG_STATE_IDLE_DETECT:
  2986. if (ap->ability_match != 0 &&
  2987. ap->rxconfig == 0) {
  2988. ap->state = ANEG_STATE_AN_ENABLE;
  2989. break;
  2990. }
  2991. delta = ap->cur_time - ap->link_time;
  2992. if (delta > ANEG_STATE_SETTLE_TIME) {
  2993. /* XXX another gem from the Broadcom driver :( */
  2994. ap->state = ANEG_STATE_LINK_OK;
  2995. }
  2996. break;
  2997. case ANEG_STATE_LINK_OK:
  2998. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2999. ret = ANEG_DONE;
  3000. break;
  3001. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3002. /* ??? unimplemented */
  3003. break;
  3004. case ANEG_STATE_NEXT_PAGE_WAIT:
  3005. /* ??? unimplemented */
  3006. break;
  3007. default:
  3008. ret = ANEG_FAILED;
  3009. break;
  3010. }
  3011. return ret;
  3012. }
  3013. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3014. {
  3015. int res = 0;
  3016. struct tg3_fiber_aneginfo aninfo;
  3017. int status = ANEG_FAILED;
  3018. unsigned int tick;
  3019. u32 tmp;
  3020. tw32_f(MAC_TX_AUTO_NEG, 0);
  3021. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3022. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3023. udelay(40);
  3024. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3025. udelay(40);
  3026. memset(&aninfo, 0, sizeof(aninfo));
  3027. aninfo.flags |= MR_AN_ENABLE;
  3028. aninfo.state = ANEG_STATE_UNKNOWN;
  3029. aninfo.cur_time = 0;
  3030. tick = 0;
  3031. while (++tick < 195000) {
  3032. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3033. if (status == ANEG_DONE || status == ANEG_FAILED)
  3034. break;
  3035. udelay(1);
  3036. }
  3037. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3038. tw32_f(MAC_MODE, tp->mac_mode);
  3039. udelay(40);
  3040. *txflags = aninfo.txconfig;
  3041. *rxflags = aninfo.flags;
  3042. if (status == ANEG_DONE &&
  3043. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3044. MR_LP_ADV_FULL_DUPLEX)))
  3045. res = 1;
  3046. return res;
  3047. }
  3048. static void tg3_init_bcm8002(struct tg3 *tp)
  3049. {
  3050. u32 mac_status = tr32(MAC_STATUS);
  3051. int i;
  3052. /* Reset when initting first time or we have a link. */
  3053. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3054. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3055. return;
  3056. /* Set PLL lock range. */
  3057. tg3_writephy(tp, 0x16, 0x8007);
  3058. /* SW reset */
  3059. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3060. /* Wait for reset to complete. */
  3061. /* XXX schedule_timeout() ... */
  3062. for (i = 0; i < 500; i++)
  3063. udelay(10);
  3064. /* Config mode; select PMA/Ch 1 regs. */
  3065. tg3_writephy(tp, 0x10, 0x8411);
  3066. /* Enable auto-lock and comdet, select txclk for tx. */
  3067. tg3_writephy(tp, 0x11, 0x0a10);
  3068. tg3_writephy(tp, 0x18, 0x00a0);
  3069. tg3_writephy(tp, 0x16, 0x41ff);
  3070. /* Assert and deassert POR. */
  3071. tg3_writephy(tp, 0x13, 0x0400);
  3072. udelay(40);
  3073. tg3_writephy(tp, 0x13, 0x0000);
  3074. tg3_writephy(tp, 0x11, 0x0a50);
  3075. udelay(40);
  3076. tg3_writephy(tp, 0x11, 0x0a10);
  3077. /* Wait for signal to stabilize */
  3078. /* XXX schedule_timeout() ... */
  3079. for (i = 0; i < 15000; i++)
  3080. udelay(10);
  3081. /* Deselect the channel register so we can read the PHYID
  3082. * later.
  3083. */
  3084. tg3_writephy(tp, 0x10, 0x8011);
  3085. }
  3086. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3087. {
  3088. u16 flowctrl;
  3089. u32 sg_dig_ctrl, sg_dig_status;
  3090. u32 serdes_cfg, expected_sg_dig_ctrl;
  3091. int workaround, port_a;
  3092. int current_link_up;
  3093. serdes_cfg = 0;
  3094. expected_sg_dig_ctrl = 0;
  3095. workaround = 0;
  3096. port_a = 1;
  3097. current_link_up = 0;
  3098. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3099. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3100. workaround = 1;
  3101. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3102. port_a = 0;
  3103. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3104. /* preserve bits 20-23 for voltage regulator */
  3105. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3106. }
  3107. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3108. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3109. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3110. if (workaround) {
  3111. u32 val = serdes_cfg;
  3112. if (port_a)
  3113. val |= 0xc010000;
  3114. else
  3115. val |= 0x4010000;
  3116. tw32_f(MAC_SERDES_CFG, val);
  3117. }
  3118. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3119. }
  3120. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3121. tg3_setup_flow_control(tp, 0, 0);
  3122. current_link_up = 1;
  3123. }
  3124. goto out;
  3125. }
  3126. /* Want auto-negotiation. */
  3127. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3128. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3129. if (flowctrl & ADVERTISE_1000XPAUSE)
  3130. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3131. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3132. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3133. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3134. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3135. tp->serdes_counter &&
  3136. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3137. MAC_STATUS_RCVD_CFG)) ==
  3138. MAC_STATUS_PCS_SYNCED)) {
  3139. tp->serdes_counter--;
  3140. current_link_up = 1;
  3141. goto out;
  3142. }
  3143. restart_autoneg:
  3144. if (workaround)
  3145. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3146. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3147. udelay(5);
  3148. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3149. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3150. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3151. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3152. MAC_STATUS_SIGNAL_DET)) {
  3153. sg_dig_status = tr32(SG_DIG_STATUS);
  3154. mac_status = tr32(MAC_STATUS);
  3155. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3156. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3157. u32 local_adv = 0, remote_adv = 0;
  3158. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3159. local_adv |= ADVERTISE_1000XPAUSE;
  3160. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3161. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3162. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3163. remote_adv |= LPA_1000XPAUSE;
  3164. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3165. remote_adv |= LPA_1000XPAUSE_ASYM;
  3166. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3167. current_link_up = 1;
  3168. tp->serdes_counter = 0;
  3169. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3170. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3171. if (tp->serdes_counter)
  3172. tp->serdes_counter--;
  3173. else {
  3174. if (workaround) {
  3175. u32 val = serdes_cfg;
  3176. if (port_a)
  3177. val |= 0xc010000;
  3178. else
  3179. val |= 0x4010000;
  3180. tw32_f(MAC_SERDES_CFG, val);
  3181. }
  3182. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3183. udelay(40);
  3184. /* Link parallel detection - link is up */
  3185. /* only if we have PCS_SYNC and not */
  3186. /* receiving config code words */
  3187. mac_status = tr32(MAC_STATUS);
  3188. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3189. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3190. tg3_setup_flow_control(tp, 0, 0);
  3191. current_link_up = 1;
  3192. tp->tg3_flags2 |=
  3193. TG3_FLG2_PARALLEL_DETECT;
  3194. tp->serdes_counter =
  3195. SERDES_PARALLEL_DET_TIMEOUT;
  3196. } else
  3197. goto restart_autoneg;
  3198. }
  3199. }
  3200. } else {
  3201. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3202. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3203. }
  3204. out:
  3205. return current_link_up;
  3206. }
  3207. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3208. {
  3209. int current_link_up = 0;
  3210. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3211. goto out;
  3212. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3213. u32 txflags, rxflags;
  3214. int i;
  3215. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3216. u32 local_adv = 0, remote_adv = 0;
  3217. if (txflags & ANEG_CFG_PS1)
  3218. local_adv |= ADVERTISE_1000XPAUSE;
  3219. if (txflags & ANEG_CFG_PS2)
  3220. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3221. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3222. remote_adv |= LPA_1000XPAUSE;
  3223. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3224. remote_adv |= LPA_1000XPAUSE_ASYM;
  3225. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3226. current_link_up = 1;
  3227. }
  3228. for (i = 0; i < 30; i++) {
  3229. udelay(20);
  3230. tw32_f(MAC_STATUS,
  3231. (MAC_STATUS_SYNC_CHANGED |
  3232. MAC_STATUS_CFG_CHANGED));
  3233. udelay(40);
  3234. if ((tr32(MAC_STATUS) &
  3235. (MAC_STATUS_SYNC_CHANGED |
  3236. MAC_STATUS_CFG_CHANGED)) == 0)
  3237. break;
  3238. }
  3239. mac_status = tr32(MAC_STATUS);
  3240. if (current_link_up == 0 &&
  3241. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3242. !(mac_status & MAC_STATUS_RCVD_CFG))
  3243. current_link_up = 1;
  3244. } else {
  3245. tg3_setup_flow_control(tp, 0, 0);
  3246. /* Forcing 1000FD link up. */
  3247. current_link_up = 1;
  3248. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3249. udelay(40);
  3250. tw32_f(MAC_MODE, tp->mac_mode);
  3251. udelay(40);
  3252. }
  3253. out:
  3254. return current_link_up;
  3255. }
  3256. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3257. {
  3258. u32 orig_pause_cfg;
  3259. u16 orig_active_speed;
  3260. u8 orig_active_duplex;
  3261. u32 mac_status;
  3262. int current_link_up;
  3263. int i;
  3264. orig_pause_cfg = tp->link_config.active_flowctrl;
  3265. orig_active_speed = tp->link_config.active_speed;
  3266. orig_active_duplex = tp->link_config.active_duplex;
  3267. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3268. netif_carrier_ok(tp->dev) &&
  3269. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3270. mac_status = tr32(MAC_STATUS);
  3271. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3272. MAC_STATUS_SIGNAL_DET |
  3273. MAC_STATUS_CFG_CHANGED |
  3274. MAC_STATUS_RCVD_CFG);
  3275. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3276. MAC_STATUS_SIGNAL_DET)) {
  3277. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3278. MAC_STATUS_CFG_CHANGED));
  3279. return 0;
  3280. }
  3281. }
  3282. tw32_f(MAC_TX_AUTO_NEG, 0);
  3283. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3284. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3285. tw32_f(MAC_MODE, tp->mac_mode);
  3286. udelay(40);
  3287. if (tp->phy_id == PHY_ID_BCM8002)
  3288. tg3_init_bcm8002(tp);
  3289. /* Enable link change event even when serdes polling. */
  3290. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3291. udelay(40);
  3292. current_link_up = 0;
  3293. mac_status = tr32(MAC_STATUS);
  3294. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3295. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3296. else
  3297. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3298. tp->napi[0].hw_status->status =
  3299. (SD_STATUS_UPDATED |
  3300. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3301. for (i = 0; i < 100; i++) {
  3302. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3303. MAC_STATUS_CFG_CHANGED));
  3304. udelay(5);
  3305. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3306. MAC_STATUS_CFG_CHANGED |
  3307. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3308. break;
  3309. }
  3310. mac_status = tr32(MAC_STATUS);
  3311. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3312. current_link_up = 0;
  3313. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3314. tp->serdes_counter == 0) {
  3315. tw32_f(MAC_MODE, (tp->mac_mode |
  3316. MAC_MODE_SEND_CONFIGS));
  3317. udelay(1);
  3318. tw32_f(MAC_MODE, tp->mac_mode);
  3319. }
  3320. }
  3321. if (current_link_up == 1) {
  3322. tp->link_config.active_speed = SPEED_1000;
  3323. tp->link_config.active_duplex = DUPLEX_FULL;
  3324. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3325. LED_CTRL_LNKLED_OVERRIDE |
  3326. LED_CTRL_1000MBPS_ON));
  3327. } else {
  3328. tp->link_config.active_speed = SPEED_INVALID;
  3329. tp->link_config.active_duplex = DUPLEX_INVALID;
  3330. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3331. LED_CTRL_LNKLED_OVERRIDE |
  3332. LED_CTRL_TRAFFIC_OVERRIDE));
  3333. }
  3334. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3335. if (current_link_up)
  3336. netif_carrier_on(tp->dev);
  3337. else
  3338. netif_carrier_off(tp->dev);
  3339. tg3_link_report(tp);
  3340. } else {
  3341. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3342. if (orig_pause_cfg != now_pause_cfg ||
  3343. orig_active_speed != tp->link_config.active_speed ||
  3344. orig_active_duplex != tp->link_config.active_duplex)
  3345. tg3_link_report(tp);
  3346. }
  3347. return 0;
  3348. }
  3349. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3350. {
  3351. int current_link_up, err = 0;
  3352. u32 bmsr, bmcr;
  3353. u16 current_speed;
  3354. u8 current_duplex;
  3355. u32 local_adv, remote_adv;
  3356. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3357. tw32_f(MAC_MODE, tp->mac_mode);
  3358. udelay(40);
  3359. tw32(MAC_EVENT, 0);
  3360. tw32_f(MAC_STATUS,
  3361. (MAC_STATUS_SYNC_CHANGED |
  3362. MAC_STATUS_CFG_CHANGED |
  3363. MAC_STATUS_MI_COMPLETION |
  3364. MAC_STATUS_LNKSTATE_CHANGED));
  3365. udelay(40);
  3366. if (force_reset)
  3367. tg3_phy_reset(tp);
  3368. current_link_up = 0;
  3369. current_speed = SPEED_INVALID;
  3370. current_duplex = DUPLEX_INVALID;
  3371. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3372. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3373. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3374. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3375. bmsr |= BMSR_LSTATUS;
  3376. else
  3377. bmsr &= ~BMSR_LSTATUS;
  3378. }
  3379. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3380. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3381. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3382. /* do nothing, just check for link up at the end */
  3383. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3384. u32 adv, new_adv;
  3385. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3386. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3387. ADVERTISE_1000XPAUSE |
  3388. ADVERTISE_1000XPSE_ASYM |
  3389. ADVERTISE_SLCT);
  3390. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3391. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3392. new_adv |= ADVERTISE_1000XHALF;
  3393. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3394. new_adv |= ADVERTISE_1000XFULL;
  3395. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3396. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3397. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3398. tg3_writephy(tp, MII_BMCR, bmcr);
  3399. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3400. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3401. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3402. return err;
  3403. }
  3404. } else {
  3405. u32 new_bmcr;
  3406. bmcr &= ~BMCR_SPEED1000;
  3407. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3408. if (tp->link_config.duplex == DUPLEX_FULL)
  3409. new_bmcr |= BMCR_FULLDPLX;
  3410. if (new_bmcr != bmcr) {
  3411. /* BMCR_SPEED1000 is a reserved bit that needs
  3412. * to be set on write.
  3413. */
  3414. new_bmcr |= BMCR_SPEED1000;
  3415. /* Force a linkdown */
  3416. if (netif_carrier_ok(tp->dev)) {
  3417. u32 adv;
  3418. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3419. adv &= ~(ADVERTISE_1000XFULL |
  3420. ADVERTISE_1000XHALF |
  3421. ADVERTISE_SLCT);
  3422. tg3_writephy(tp, MII_ADVERTISE, adv);
  3423. tg3_writephy(tp, MII_BMCR, bmcr |
  3424. BMCR_ANRESTART |
  3425. BMCR_ANENABLE);
  3426. udelay(10);
  3427. netif_carrier_off(tp->dev);
  3428. }
  3429. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3430. bmcr = new_bmcr;
  3431. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3433. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3434. ASIC_REV_5714) {
  3435. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3436. bmsr |= BMSR_LSTATUS;
  3437. else
  3438. bmsr &= ~BMSR_LSTATUS;
  3439. }
  3440. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3441. }
  3442. }
  3443. if (bmsr & BMSR_LSTATUS) {
  3444. current_speed = SPEED_1000;
  3445. current_link_up = 1;
  3446. if (bmcr & BMCR_FULLDPLX)
  3447. current_duplex = DUPLEX_FULL;
  3448. else
  3449. current_duplex = DUPLEX_HALF;
  3450. local_adv = 0;
  3451. remote_adv = 0;
  3452. if (bmcr & BMCR_ANENABLE) {
  3453. u32 common;
  3454. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3455. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3456. common = local_adv & remote_adv;
  3457. if (common & (ADVERTISE_1000XHALF |
  3458. ADVERTISE_1000XFULL)) {
  3459. if (common & ADVERTISE_1000XFULL)
  3460. current_duplex = DUPLEX_FULL;
  3461. else
  3462. current_duplex = DUPLEX_HALF;
  3463. }
  3464. else
  3465. current_link_up = 0;
  3466. }
  3467. }
  3468. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3469. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3470. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3471. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3472. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3473. tw32_f(MAC_MODE, tp->mac_mode);
  3474. udelay(40);
  3475. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3476. tp->link_config.active_speed = current_speed;
  3477. tp->link_config.active_duplex = current_duplex;
  3478. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3479. if (current_link_up)
  3480. netif_carrier_on(tp->dev);
  3481. else {
  3482. netif_carrier_off(tp->dev);
  3483. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3484. }
  3485. tg3_link_report(tp);
  3486. }
  3487. return err;
  3488. }
  3489. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3490. {
  3491. if (tp->serdes_counter) {
  3492. /* Give autoneg time to complete. */
  3493. tp->serdes_counter--;
  3494. return;
  3495. }
  3496. if (!netif_carrier_ok(tp->dev) &&
  3497. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3498. u32 bmcr;
  3499. tg3_readphy(tp, MII_BMCR, &bmcr);
  3500. if (bmcr & BMCR_ANENABLE) {
  3501. u32 phy1, phy2;
  3502. /* Select shadow register 0x1f */
  3503. tg3_writephy(tp, 0x1c, 0x7c00);
  3504. tg3_readphy(tp, 0x1c, &phy1);
  3505. /* Select expansion interrupt status register */
  3506. tg3_writephy(tp, 0x17, 0x0f01);
  3507. tg3_readphy(tp, 0x15, &phy2);
  3508. tg3_readphy(tp, 0x15, &phy2);
  3509. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3510. /* We have signal detect and not receiving
  3511. * config code words, link is up by parallel
  3512. * detection.
  3513. */
  3514. bmcr &= ~BMCR_ANENABLE;
  3515. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3516. tg3_writephy(tp, MII_BMCR, bmcr);
  3517. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3518. }
  3519. }
  3520. }
  3521. else if (netif_carrier_ok(tp->dev) &&
  3522. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3523. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3524. u32 phy2;
  3525. /* Select expansion interrupt status register */
  3526. tg3_writephy(tp, 0x17, 0x0f01);
  3527. tg3_readphy(tp, 0x15, &phy2);
  3528. if (phy2 & 0x20) {
  3529. u32 bmcr;
  3530. /* Config code words received, turn on autoneg. */
  3531. tg3_readphy(tp, MII_BMCR, &bmcr);
  3532. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3533. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3534. }
  3535. }
  3536. }
  3537. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3538. {
  3539. int err;
  3540. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3541. err = tg3_setup_fiber_phy(tp, force_reset);
  3542. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3543. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3544. } else {
  3545. err = tg3_setup_copper_phy(tp, force_reset);
  3546. }
  3547. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3548. u32 val, scale;
  3549. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3550. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3551. scale = 65;
  3552. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3553. scale = 6;
  3554. else
  3555. scale = 12;
  3556. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3557. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3558. tw32(GRC_MISC_CFG, val);
  3559. }
  3560. if (tp->link_config.active_speed == SPEED_1000 &&
  3561. tp->link_config.active_duplex == DUPLEX_HALF)
  3562. tw32(MAC_TX_LENGTHS,
  3563. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3564. (6 << TX_LENGTHS_IPG_SHIFT) |
  3565. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3566. else
  3567. tw32(MAC_TX_LENGTHS,
  3568. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3569. (6 << TX_LENGTHS_IPG_SHIFT) |
  3570. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3571. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3572. if (netif_carrier_ok(tp->dev)) {
  3573. tw32(HOSTCC_STAT_COAL_TICKS,
  3574. tp->coal.stats_block_coalesce_usecs);
  3575. } else {
  3576. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3577. }
  3578. }
  3579. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3580. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3581. if (!netif_carrier_ok(tp->dev))
  3582. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3583. tp->pwrmgmt_thresh;
  3584. else
  3585. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3586. tw32(PCIE_PWR_MGMT_THRESH, val);
  3587. }
  3588. return err;
  3589. }
  3590. /* This is called whenever we suspect that the system chipset is re-
  3591. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3592. * is bogus tx completions. We try to recover by setting the
  3593. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3594. * in the workqueue.
  3595. */
  3596. static void tg3_tx_recover(struct tg3 *tp)
  3597. {
  3598. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3599. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3600. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3601. "mapped I/O cycles to the network device, attempting to "
  3602. "recover. Please report the problem to the driver maintainer "
  3603. "and include system chipset information.\n", tp->dev->name);
  3604. spin_lock(&tp->lock);
  3605. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3606. spin_unlock(&tp->lock);
  3607. }
  3608. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3609. {
  3610. smp_mb();
  3611. return tnapi->tx_pending -
  3612. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3613. }
  3614. /* Tigon3 never reports partial packet sends. So we do not
  3615. * need special logic to handle SKBs that have not had all
  3616. * of their frags sent yet, like SunGEM does.
  3617. */
  3618. static void tg3_tx(struct tg3_napi *tnapi)
  3619. {
  3620. struct tg3 *tp = tnapi->tp;
  3621. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3622. u32 sw_idx = tnapi->tx_cons;
  3623. struct netdev_queue *txq;
  3624. int index = tnapi - tp->napi;
  3625. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3626. index--;
  3627. txq = netdev_get_tx_queue(tp->dev, index);
  3628. while (sw_idx != hw_idx) {
  3629. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3630. struct sk_buff *skb = ri->skb;
  3631. int i, tx_bug = 0;
  3632. if (unlikely(skb == NULL)) {
  3633. tg3_tx_recover(tp);
  3634. return;
  3635. }
  3636. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3637. ri->skb = NULL;
  3638. sw_idx = NEXT_TX(sw_idx);
  3639. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3640. ri = &tnapi->tx_buffers[sw_idx];
  3641. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3642. tx_bug = 1;
  3643. sw_idx = NEXT_TX(sw_idx);
  3644. }
  3645. dev_kfree_skb(skb);
  3646. if (unlikely(tx_bug)) {
  3647. tg3_tx_recover(tp);
  3648. return;
  3649. }
  3650. }
  3651. tnapi->tx_cons = sw_idx;
  3652. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3653. * before checking for netif_queue_stopped(). Without the
  3654. * memory barrier, there is a small possibility that tg3_start_xmit()
  3655. * will miss it and cause the queue to be stopped forever.
  3656. */
  3657. smp_mb();
  3658. if (unlikely(netif_tx_queue_stopped(txq) &&
  3659. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3660. __netif_tx_lock(txq, smp_processor_id());
  3661. if (netif_tx_queue_stopped(txq) &&
  3662. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3663. netif_tx_wake_queue(txq);
  3664. __netif_tx_unlock(txq);
  3665. }
  3666. }
  3667. /* Returns size of skb allocated or < 0 on error.
  3668. *
  3669. * We only need to fill in the address because the other members
  3670. * of the RX descriptor are invariant, see tg3_init_rings.
  3671. *
  3672. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3673. * posting buffers we only dirty the first cache line of the RX
  3674. * descriptor (containing the address). Whereas for the RX status
  3675. * buffers the cpu only reads the last cacheline of the RX descriptor
  3676. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3677. */
  3678. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3679. int src_idx, u32 dest_idx_unmasked)
  3680. {
  3681. struct tg3 *tp = tnapi->tp;
  3682. struct tg3_rx_buffer_desc *desc;
  3683. struct ring_info *map, *src_map;
  3684. struct sk_buff *skb;
  3685. dma_addr_t mapping;
  3686. int skb_size, dest_idx;
  3687. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3688. src_map = NULL;
  3689. switch (opaque_key) {
  3690. case RXD_OPAQUE_RING_STD:
  3691. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3692. desc = &tpr->rx_std[dest_idx];
  3693. map = &tpr->rx_std_buffers[dest_idx];
  3694. if (src_idx >= 0)
  3695. src_map = &tpr->rx_std_buffers[src_idx];
  3696. skb_size = tp->rx_pkt_map_sz;
  3697. break;
  3698. case RXD_OPAQUE_RING_JUMBO:
  3699. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3700. desc = &tpr->rx_jmb[dest_idx].std;
  3701. map = &tpr->rx_jmb_buffers[dest_idx];
  3702. if (src_idx >= 0)
  3703. src_map = &tpr->rx_jmb_buffers[src_idx];
  3704. skb_size = TG3_RX_JMB_MAP_SZ;
  3705. break;
  3706. default:
  3707. return -EINVAL;
  3708. }
  3709. /* Do not overwrite any of the map or rp information
  3710. * until we are sure we can commit to a new buffer.
  3711. *
  3712. * Callers depend upon this behavior and assume that
  3713. * we leave everything unchanged if we fail.
  3714. */
  3715. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3716. if (skb == NULL)
  3717. return -ENOMEM;
  3718. skb_reserve(skb, tp->rx_offset);
  3719. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3720. PCI_DMA_FROMDEVICE);
  3721. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3722. dev_kfree_skb(skb);
  3723. return -EIO;
  3724. }
  3725. map->skb = skb;
  3726. pci_unmap_addr_set(map, mapping, mapping);
  3727. if (src_map != NULL)
  3728. src_map->skb = NULL;
  3729. desc->addr_hi = ((u64)mapping >> 32);
  3730. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3731. return skb_size;
  3732. }
  3733. /* We only need to move over in the address because the other
  3734. * members of the RX descriptor are invariant. See notes above
  3735. * tg3_alloc_rx_skb for full details.
  3736. */
  3737. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3738. int src_idx, u32 dest_idx_unmasked)
  3739. {
  3740. struct tg3 *tp = tnapi->tp;
  3741. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3742. struct ring_info *src_map, *dest_map;
  3743. int dest_idx;
  3744. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3745. switch (opaque_key) {
  3746. case RXD_OPAQUE_RING_STD:
  3747. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3748. dest_desc = &tpr->rx_std[dest_idx];
  3749. dest_map = &tpr->rx_std_buffers[dest_idx];
  3750. src_desc = &tpr->rx_std[src_idx];
  3751. src_map = &tpr->rx_std_buffers[src_idx];
  3752. break;
  3753. case RXD_OPAQUE_RING_JUMBO:
  3754. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3755. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3756. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3757. src_desc = &tpr->rx_jmb[src_idx].std;
  3758. src_map = &tpr->rx_jmb_buffers[src_idx];
  3759. break;
  3760. default:
  3761. return;
  3762. }
  3763. dest_map->skb = src_map->skb;
  3764. pci_unmap_addr_set(dest_map, mapping,
  3765. pci_unmap_addr(src_map, mapping));
  3766. dest_desc->addr_hi = src_desc->addr_hi;
  3767. dest_desc->addr_lo = src_desc->addr_lo;
  3768. src_map->skb = NULL;
  3769. }
  3770. /* The RX ring scheme is composed of multiple rings which post fresh
  3771. * buffers to the chip, and one special ring the chip uses to report
  3772. * status back to the host.
  3773. *
  3774. * The special ring reports the status of received packets to the
  3775. * host. The chip does not write into the original descriptor the
  3776. * RX buffer was obtained from. The chip simply takes the original
  3777. * descriptor as provided by the host, updates the status and length
  3778. * field, then writes this into the next status ring entry.
  3779. *
  3780. * Each ring the host uses to post buffers to the chip is described
  3781. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3782. * it is first placed into the on-chip ram. When the packet's length
  3783. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3784. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3785. * which is within the range of the new packet's length is chosen.
  3786. *
  3787. * The "separate ring for rx status" scheme may sound queer, but it makes
  3788. * sense from a cache coherency perspective. If only the host writes
  3789. * to the buffer post rings, and only the chip writes to the rx status
  3790. * rings, then cache lines never move beyond shared-modified state.
  3791. * If both the host and chip were to write into the same ring, cache line
  3792. * eviction could occur since both entities want it in an exclusive state.
  3793. */
  3794. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3795. {
  3796. struct tg3 *tp = tnapi->tp;
  3797. u32 work_mask, rx_std_posted = 0;
  3798. u32 sw_idx = tnapi->rx_rcb_ptr;
  3799. u16 hw_idx;
  3800. int received;
  3801. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3802. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3803. /*
  3804. * We need to order the read of hw_idx and the read of
  3805. * the opaque cookie.
  3806. */
  3807. rmb();
  3808. work_mask = 0;
  3809. received = 0;
  3810. while (sw_idx != hw_idx && budget > 0) {
  3811. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3812. unsigned int len;
  3813. struct sk_buff *skb;
  3814. dma_addr_t dma_addr;
  3815. u32 opaque_key, desc_idx, *post_ptr;
  3816. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3817. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3818. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3819. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3820. dma_addr = pci_unmap_addr(ri, mapping);
  3821. skb = ri->skb;
  3822. post_ptr = &tpr->rx_std_ptr;
  3823. rx_std_posted++;
  3824. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3825. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3826. dma_addr = pci_unmap_addr(ri, mapping);
  3827. skb = ri->skb;
  3828. post_ptr = &tpr->rx_jmb_ptr;
  3829. } else
  3830. goto next_pkt_nopost;
  3831. work_mask |= opaque_key;
  3832. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3833. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3834. drop_it:
  3835. tg3_recycle_rx(tnapi, opaque_key,
  3836. desc_idx, *post_ptr);
  3837. drop_it_no_recycle:
  3838. /* Other statistics kept track of by card. */
  3839. tp->net_stats.rx_dropped++;
  3840. goto next_pkt;
  3841. }
  3842. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3843. ETH_FCS_LEN;
  3844. if (len > RX_COPY_THRESHOLD
  3845. && tp->rx_offset == NET_IP_ALIGN
  3846. /* rx_offset will likely not equal NET_IP_ALIGN
  3847. * if this is a 5701 card running in PCI-X mode
  3848. * [see tg3_get_invariants()]
  3849. */
  3850. ) {
  3851. int skb_size;
  3852. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3853. desc_idx, *post_ptr);
  3854. if (skb_size < 0)
  3855. goto drop_it;
  3856. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3857. PCI_DMA_FROMDEVICE);
  3858. skb_put(skb, len);
  3859. } else {
  3860. struct sk_buff *copy_skb;
  3861. tg3_recycle_rx(tnapi, opaque_key,
  3862. desc_idx, *post_ptr);
  3863. copy_skb = netdev_alloc_skb(tp->dev,
  3864. len + TG3_RAW_IP_ALIGN);
  3865. if (copy_skb == NULL)
  3866. goto drop_it_no_recycle;
  3867. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3868. skb_put(copy_skb, len);
  3869. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3870. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3871. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3872. /* We'll reuse the original ring buffer. */
  3873. skb = copy_skb;
  3874. }
  3875. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3876. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3877. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3878. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3879. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3880. else
  3881. skb->ip_summed = CHECKSUM_NONE;
  3882. skb->protocol = eth_type_trans(skb, tp->dev);
  3883. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3884. skb->protocol != htons(ETH_P_8021Q)) {
  3885. dev_kfree_skb(skb);
  3886. goto next_pkt;
  3887. }
  3888. #if TG3_VLAN_TAG_USED
  3889. if (tp->vlgrp != NULL &&
  3890. desc->type_flags & RXD_FLAG_VLAN) {
  3891. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3892. desc->err_vlan & RXD_VLAN_MASK, skb);
  3893. } else
  3894. #endif
  3895. napi_gro_receive(&tnapi->napi, skb);
  3896. received++;
  3897. budget--;
  3898. next_pkt:
  3899. (*post_ptr)++;
  3900. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3901. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3902. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3903. TG3_64BIT_REG_LOW, idx);
  3904. work_mask &= ~RXD_OPAQUE_RING_STD;
  3905. rx_std_posted = 0;
  3906. }
  3907. next_pkt_nopost:
  3908. sw_idx++;
  3909. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3910. /* Refresh hw_idx to see if there is new work */
  3911. if (sw_idx == hw_idx) {
  3912. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3913. rmb();
  3914. }
  3915. }
  3916. /* ACK the status ring. */
  3917. tnapi->rx_rcb_ptr = sw_idx;
  3918. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3919. /* Refill RX ring(s). */
  3920. if (work_mask & RXD_OPAQUE_RING_STD) {
  3921. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3922. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3923. sw_idx);
  3924. }
  3925. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3926. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3927. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3928. sw_idx);
  3929. }
  3930. mmiowb();
  3931. return received;
  3932. }
  3933. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3934. {
  3935. struct tg3 *tp = tnapi->tp;
  3936. struct tg3_hw_status *sblk = tnapi->hw_status;
  3937. /* handle link change and other phy events */
  3938. if (!(tp->tg3_flags &
  3939. (TG3_FLAG_USE_LINKCHG_REG |
  3940. TG3_FLAG_POLL_SERDES))) {
  3941. if (sblk->status & SD_STATUS_LINK_CHG) {
  3942. sblk->status = SD_STATUS_UPDATED |
  3943. (sblk->status & ~SD_STATUS_LINK_CHG);
  3944. spin_lock(&tp->lock);
  3945. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3946. tw32_f(MAC_STATUS,
  3947. (MAC_STATUS_SYNC_CHANGED |
  3948. MAC_STATUS_CFG_CHANGED |
  3949. MAC_STATUS_MI_COMPLETION |
  3950. MAC_STATUS_LNKSTATE_CHANGED));
  3951. udelay(40);
  3952. } else
  3953. tg3_setup_phy(tp, 0);
  3954. spin_unlock(&tp->lock);
  3955. }
  3956. }
  3957. /* run TX completion thread */
  3958. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3959. tg3_tx(tnapi);
  3960. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3961. return work_done;
  3962. }
  3963. /* run RX thread, within the bounds set by NAPI.
  3964. * All RX "locking" is done by ensuring outside
  3965. * code synchronizes with tg3->napi.poll()
  3966. */
  3967. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3968. work_done += tg3_rx(tnapi, budget - work_done);
  3969. return work_done;
  3970. }
  3971. static int tg3_poll(struct napi_struct *napi, int budget)
  3972. {
  3973. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3974. struct tg3 *tp = tnapi->tp;
  3975. int work_done = 0;
  3976. struct tg3_hw_status *sblk = tnapi->hw_status;
  3977. while (1) {
  3978. work_done = tg3_poll_work(tnapi, work_done, budget);
  3979. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3980. goto tx_recovery;
  3981. if (unlikely(work_done >= budget))
  3982. break;
  3983. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3984. /* tp->last_tag is used in tg3_int_reenable() below
  3985. * to tell the hw how much work has been processed,
  3986. * so we must read it before checking for more work.
  3987. */
  3988. tnapi->last_tag = sblk->status_tag;
  3989. tnapi->last_irq_tag = tnapi->last_tag;
  3990. rmb();
  3991. } else
  3992. sblk->status &= ~SD_STATUS_UPDATED;
  3993. if (likely(!tg3_has_work(tnapi))) {
  3994. napi_complete(napi);
  3995. tg3_int_reenable(tnapi);
  3996. break;
  3997. }
  3998. }
  3999. return work_done;
  4000. tx_recovery:
  4001. /* work_done is guaranteed to be less than budget. */
  4002. napi_complete(napi);
  4003. schedule_work(&tp->reset_task);
  4004. return work_done;
  4005. }
  4006. static void tg3_irq_quiesce(struct tg3 *tp)
  4007. {
  4008. int i;
  4009. BUG_ON(tp->irq_sync);
  4010. tp->irq_sync = 1;
  4011. smp_mb();
  4012. for (i = 0; i < tp->irq_cnt; i++)
  4013. synchronize_irq(tp->napi[i].irq_vec);
  4014. }
  4015. static inline int tg3_irq_sync(struct tg3 *tp)
  4016. {
  4017. return tp->irq_sync;
  4018. }
  4019. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4020. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4021. * with as well. Most of the time, this is not necessary except when
  4022. * shutting down the device.
  4023. */
  4024. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4025. {
  4026. spin_lock_bh(&tp->lock);
  4027. if (irq_sync)
  4028. tg3_irq_quiesce(tp);
  4029. }
  4030. static inline void tg3_full_unlock(struct tg3 *tp)
  4031. {
  4032. spin_unlock_bh(&tp->lock);
  4033. }
  4034. /* One-shot MSI handler - Chip automatically disables interrupt
  4035. * after sending MSI so driver doesn't have to do it.
  4036. */
  4037. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4038. {
  4039. struct tg3_napi *tnapi = dev_id;
  4040. struct tg3 *tp = tnapi->tp;
  4041. prefetch(tnapi->hw_status);
  4042. if (tnapi->rx_rcb)
  4043. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4044. if (likely(!tg3_irq_sync(tp)))
  4045. napi_schedule(&tnapi->napi);
  4046. return IRQ_HANDLED;
  4047. }
  4048. /* MSI ISR - No need to check for interrupt sharing and no need to
  4049. * flush status block and interrupt mailbox. PCI ordering rules
  4050. * guarantee that MSI will arrive after the status block.
  4051. */
  4052. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4053. {
  4054. struct tg3_napi *tnapi = dev_id;
  4055. struct tg3 *tp = tnapi->tp;
  4056. prefetch(tnapi->hw_status);
  4057. if (tnapi->rx_rcb)
  4058. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4059. /*
  4060. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4061. * chip-internal interrupt pending events.
  4062. * Writing non-zero to intr-mbox-0 additional tells the
  4063. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4064. * event coalescing.
  4065. */
  4066. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4067. if (likely(!tg3_irq_sync(tp)))
  4068. napi_schedule(&tnapi->napi);
  4069. return IRQ_RETVAL(1);
  4070. }
  4071. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4072. {
  4073. struct tg3_napi *tnapi = dev_id;
  4074. struct tg3 *tp = tnapi->tp;
  4075. struct tg3_hw_status *sblk = tnapi->hw_status;
  4076. unsigned int handled = 1;
  4077. /* In INTx mode, it is possible for the interrupt to arrive at
  4078. * the CPU before the status block posted prior to the interrupt.
  4079. * Reading the PCI State register will confirm whether the
  4080. * interrupt is ours and will flush the status block.
  4081. */
  4082. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4083. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4084. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4085. handled = 0;
  4086. goto out;
  4087. }
  4088. }
  4089. /*
  4090. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4091. * chip-internal interrupt pending events.
  4092. * Writing non-zero to intr-mbox-0 additional tells the
  4093. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4094. * event coalescing.
  4095. *
  4096. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4097. * spurious interrupts. The flush impacts performance but
  4098. * excessive spurious interrupts can be worse in some cases.
  4099. */
  4100. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4101. if (tg3_irq_sync(tp))
  4102. goto out;
  4103. sblk->status &= ~SD_STATUS_UPDATED;
  4104. if (likely(tg3_has_work(tnapi))) {
  4105. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4106. napi_schedule(&tnapi->napi);
  4107. } else {
  4108. /* No work, shared interrupt perhaps? re-enable
  4109. * interrupts, and flush that PCI write
  4110. */
  4111. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4112. 0x00000000);
  4113. }
  4114. out:
  4115. return IRQ_RETVAL(handled);
  4116. }
  4117. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4118. {
  4119. struct tg3_napi *tnapi = dev_id;
  4120. struct tg3 *tp = tnapi->tp;
  4121. struct tg3_hw_status *sblk = tnapi->hw_status;
  4122. unsigned int handled = 1;
  4123. /* In INTx mode, it is possible for the interrupt to arrive at
  4124. * the CPU before the status block posted prior to the interrupt.
  4125. * Reading the PCI State register will confirm whether the
  4126. * interrupt is ours and will flush the status block.
  4127. */
  4128. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4129. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4130. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4131. handled = 0;
  4132. goto out;
  4133. }
  4134. }
  4135. /*
  4136. * writing any value to intr-mbox-0 clears PCI INTA# and
  4137. * chip-internal interrupt pending events.
  4138. * writing non-zero to intr-mbox-0 additional tells the
  4139. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4140. * event coalescing.
  4141. *
  4142. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4143. * spurious interrupts. The flush impacts performance but
  4144. * excessive spurious interrupts can be worse in some cases.
  4145. */
  4146. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4147. /*
  4148. * In a shared interrupt configuration, sometimes other devices'
  4149. * interrupts will scream. We record the current status tag here
  4150. * so that the above check can report that the screaming interrupts
  4151. * are unhandled. Eventually they will be silenced.
  4152. */
  4153. tnapi->last_irq_tag = sblk->status_tag;
  4154. if (tg3_irq_sync(tp))
  4155. goto out;
  4156. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4157. napi_schedule(&tnapi->napi);
  4158. out:
  4159. return IRQ_RETVAL(handled);
  4160. }
  4161. /* ISR for interrupt test */
  4162. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4163. {
  4164. struct tg3_napi *tnapi = dev_id;
  4165. struct tg3 *tp = tnapi->tp;
  4166. struct tg3_hw_status *sblk = tnapi->hw_status;
  4167. if ((sblk->status & SD_STATUS_UPDATED) ||
  4168. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4169. tg3_disable_ints(tp);
  4170. return IRQ_RETVAL(1);
  4171. }
  4172. return IRQ_RETVAL(0);
  4173. }
  4174. static int tg3_init_hw(struct tg3 *, int);
  4175. static int tg3_halt(struct tg3 *, int, int);
  4176. /* Restart hardware after configuration changes, self-test, etc.
  4177. * Invoked with tp->lock held.
  4178. */
  4179. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4180. __releases(tp->lock)
  4181. __acquires(tp->lock)
  4182. {
  4183. int err;
  4184. err = tg3_init_hw(tp, reset_phy);
  4185. if (err) {
  4186. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4187. "aborting.\n", tp->dev->name);
  4188. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4189. tg3_full_unlock(tp);
  4190. del_timer_sync(&tp->timer);
  4191. tp->irq_sync = 0;
  4192. tg3_napi_enable(tp);
  4193. dev_close(tp->dev);
  4194. tg3_full_lock(tp, 0);
  4195. }
  4196. return err;
  4197. }
  4198. #ifdef CONFIG_NET_POLL_CONTROLLER
  4199. static void tg3_poll_controller(struct net_device *dev)
  4200. {
  4201. int i;
  4202. struct tg3 *tp = netdev_priv(dev);
  4203. for (i = 0; i < tp->irq_cnt; i++)
  4204. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4205. }
  4206. #endif
  4207. static void tg3_reset_task(struct work_struct *work)
  4208. {
  4209. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4210. int err;
  4211. unsigned int restart_timer;
  4212. tg3_full_lock(tp, 0);
  4213. if (!netif_running(tp->dev)) {
  4214. tg3_full_unlock(tp);
  4215. return;
  4216. }
  4217. tg3_full_unlock(tp);
  4218. tg3_phy_stop(tp);
  4219. tg3_netif_stop(tp);
  4220. tg3_full_lock(tp, 1);
  4221. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4222. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4223. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4224. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4225. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4226. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4227. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4228. }
  4229. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4230. err = tg3_init_hw(tp, 1);
  4231. if (err)
  4232. goto out;
  4233. tg3_netif_start(tp);
  4234. if (restart_timer)
  4235. mod_timer(&tp->timer, jiffies + 1);
  4236. out:
  4237. tg3_full_unlock(tp);
  4238. if (!err)
  4239. tg3_phy_start(tp);
  4240. }
  4241. static void tg3_dump_short_state(struct tg3 *tp)
  4242. {
  4243. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4244. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4245. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4246. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4247. }
  4248. static void tg3_tx_timeout(struct net_device *dev)
  4249. {
  4250. struct tg3 *tp = netdev_priv(dev);
  4251. if (netif_msg_tx_err(tp)) {
  4252. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4253. dev->name);
  4254. tg3_dump_short_state(tp);
  4255. }
  4256. schedule_work(&tp->reset_task);
  4257. }
  4258. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4259. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4260. {
  4261. u32 base = (u32) mapping & 0xffffffff;
  4262. return ((base > 0xffffdcc0) &&
  4263. (base + len + 8 < base));
  4264. }
  4265. /* Test for DMA addresses > 40-bit */
  4266. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4267. int len)
  4268. {
  4269. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4270. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4271. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4272. return 0;
  4273. #else
  4274. return 0;
  4275. #endif
  4276. }
  4277. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4278. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4279. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4280. u32 last_plus_one, u32 *start,
  4281. u32 base_flags, u32 mss)
  4282. {
  4283. struct tg3_napi *tnapi = &tp->napi[0];
  4284. struct sk_buff *new_skb;
  4285. dma_addr_t new_addr = 0;
  4286. u32 entry = *start;
  4287. int i, ret = 0;
  4288. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4289. new_skb = skb_copy(skb, GFP_ATOMIC);
  4290. else {
  4291. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4292. new_skb = skb_copy_expand(skb,
  4293. skb_headroom(skb) + more_headroom,
  4294. skb_tailroom(skb), GFP_ATOMIC);
  4295. }
  4296. if (!new_skb) {
  4297. ret = -1;
  4298. } else {
  4299. /* New SKB is guaranteed to be linear. */
  4300. entry = *start;
  4301. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4302. new_addr = skb_shinfo(new_skb)->dma_head;
  4303. /* Make sure new skb does not cross any 4G boundaries.
  4304. * Drop the packet if it does.
  4305. */
  4306. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4307. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4308. if (!ret)
  4309. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4310. DMA_TO_DEVICE);
  4311. ret = -1;
  4312. dev_kfree_skb(new_skb);
  4313. new_skb = NULL;
  4314. } else {
  4315. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4316. base_flags, 1 | (mss << 1));
  4317. *start = NEXT_TX(entry);
  4318. }
  4319. }
  4320. /* Now clean up the sw ring entries. */
  4321. i = 0;
  4322. while (entry != last_plus_one) {
  4323. if (i == 0)
  4324. tnapi->tx_buffers[entry].skb = new_skb;
  4325. else
  4326. tnapi->tx_buffers[entry].skb = NULL;
  4327. entry = NEXT_TX(entry);
  4328. i++;
  4329. }
  4330. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4331. dev_kfree_skb(skb);
  4332. return ret;
  4333. }
  4334. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4335. dma_addr_t mapping, int len, u32 flags,
  4336. u32 mss_and_is_end)
  4337. {
  4338. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4339. int is_end = (mss_and_is_end & 0x1);
  4340. u32 mss = (mss_and_is_end >> 1);
  4341. u32 vlan_tag = 0;
  4342. if (is_end)
  4343. flags |= TXD_FLAG_END;
  4344. if (flags & TXD_FLAG_VLAN) {
  4345. vlan_tag = flags >> 16;
  4346. flags &= 0xffff;
  4347. }
  4348. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4349. txd->addr_hi = ((u64) mapping >> 32);
  4350. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4351. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4352. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4353. }
  4354. /* hard_start_xmit for devices that don't have any bugs and
  4355. * support TG3_FLG2_HW_TSO_2 only.
  4356. */
  4357. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4358. struct net_device *dev)
  4359. {
  4360. struct tg3 *tp = netdev_priv(dev);
  4361. u32 len, entry, base_flags, mss;
  4362. struct skb_shared_info *sp;
  4363. dma_addr_t mapping;
  4364. struct tg3_napi *tnapi;
  4365. struct netdev_queue *txq;
  4366. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4367. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4368. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4369. tnapi++;
  4370. /* We are running in BH disabled context with netif_tx_lock
  4371. * and TX reclaim runs via tp->napi.poll inside of a software
  4372. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4373. * no IRQ context deadlocks to worry about either. Rejoice!
  4374. */
  4375. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4376. if (!netif_tx_queue_stopped(txq)) {
  4377. netif_tx_stop_queue(txq);
  4378. /* This is a hard error, log it. */
  4379. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4380. "queue awake!\n", dev->name);
  4381. }
  4382. return NETDEV_TX_BUSY;
  4383. }
  4384. entry = tnapi->tx_prod;
  4385. base_flags = 0;
  4386. mss = 0;
  4387. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4388. int tcp_opt_len, ip_tcp_len;
  4389. u32 hdrlen;
  4390. if (skb_header_cloned(skb) &&
  4391. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4392. dev_kfree_skb(skb);
  4393. goto out_unlock;
  4394. }
  4395. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4396. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4397. else {
  4398. struct iphdr *iph = ip_hdr(skb);
  4399. tcp_opt_len = tcp_optlen(skb);
  4400. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4401. iph->check = 0;
  4402. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4403. hdrlen = ip_tcp_len + tcp_opt_len;
  4404. }
  4405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4406. mss |= (hdrlen & 0xc) << 12;
  4407. if (hdrlen & 0x10)
  4408. base_flags |= 0x00000010;
  4409. base_flags |= (hdrlen & 0x3e0) << 5;
  4410. } else
  4411. mss |= hdrlen << 9;
  4412. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4413. TXD_FLAG_CPU_POST_DMA);
  4414. tcp_hdr(skb)->check = 0;
  4415. }
  4416. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4417. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4418. #if TG3_VLAN_TAG_USED
  4419. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4420. base_flags |= (TXD_FLAG_VLAN |
  4421. (vlan_tx_tag_get(skb) << 16));
  4422. #endif
  4423. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4424. dev_kfree_skb(skb);
  4425. goto out_unlock;
  4426. }
  4427. sp = skb_shinfo(skb);
  4428. mapping = sp->dma_head;
  4429. tnapi->tx_buffers[entry].skb = skb;
  4430. len = skb_headlen(skb);
  4431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4432. !mss && skb->len > ETH_DATA_LEN)
  4433. base_flags |= TXD_FLAG_JMB_PKT;
  4434. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4435. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4436. entry = NEXT_TX(entry);
  4437. /* Now loop through additional data fragments, and queue them. */
  4438. if (skb_shinfo(skb)->nr_frags > 0) {
  4439. unsigned int i, last;
  4440. last = skb_shinfo(skb)->nr_frags - 1;
  4441. for (i = 0; i <= last; i++) {
  4442. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4443. len = frag->size;
  4444. mapping = sp->dma_maps[i];
  4445. tnapi->tx_buffers[entry].skb = NULL;
  4446. tg3_set_txd(tnapi, entry, mapping, len,
  4447. base_flags, (i == last) | (mss << 1));
  4448. entry = NEXT_TX(entry);
  4449. }
  4450. }
  4451. /* Packets are ready, update Tx producer idx local and on card. */
  4452. tw32_tx_mbox(tnapi->prodmbox, entry);
  4453. tnapi->tx_prod = entry;
  4454. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4455. netif_tx_stop_queue(txq);
  4456. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4457. netif_tx_wake_queue(txq);
  4458. }
  4459. out_unlock:
  4460. mmiowb();
  4461. return NETDEV_TX_OK;
  4462. }
  4463. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4464. struct net_device *);
  4465. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4466. * TSO header is greater than 80 bytes.
  4467. */
  4468. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4469. {
  4470. struct sk_buff *segs, *nskb;
  4471. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4472. /* Estimate the number of fragments in the worst case */
  4473. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4474. netif_stop_queue(tp->dev);
  4475. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4476. return NETDEV_TX_BUSY;
  4477. netif_wake_queue(tp->dev);
  4478. }
  4479. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4480. if (IS_ERR(segs))
  4481. goto tg3_tso_bug_end;
  4482. do {
  4483. nskb = segs;
  4484. segs = segs->next;
  4485. nskb->next = NULL;
  4486. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4487. } while (segs);
  4488. tg3_tso_bug_end:
  4489. dev_kfree_skb(skb);
  4490. return NETDEV_TX_OK;
  4491. }
  4492. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4493. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4494. */
  4495. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4496. struct net_device *dev)
  4497. {
  4498. struct tg3 *tp = netdev_priv(dev);
  4499. u32 len, entry, base_flags, mss;
  4500. struct skb_shared_info *sp;
  4501. int would_hit_hwbug;
  4502. dma_addr_t mapping;
  4503. struct tg3_napi *tnapi = &tp->napi[0];
  4504. len = skb_headlen(skb);
  4505. /* We are running in BH disabled context with netif_tx_lock
  4506. * and TX reclaim runs via tp->napi.poll inside of a software
  4507. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4508. * no IRQ context deadlocks to worry about either. Rejoice!
  4509. */
  4510. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4511. if (!netif_queue_stopped(dev)) {
  4512. netif_stop_queue(dev);
  4513. /* This is a hard error, log it. */
  4514. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4515. "queue awake!\n", dev->name);
  4516. }
  4517. return NETDEV_TX_BUSY;
  4518. }
  4519. entry = tnapi->tx_prod;
  4520. base_flags = 0;
  4521. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4522. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4523. mss = 0;
  4524. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4525. struct iphdr *iph;
  4526. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4527. if (skb_header_cloned(skb) &&
  4528. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4529. dev_kfree_skb(skb);
  4530. goto out_unlock;
  4531. }
  4532. tcp_opt_len = tcp_optlen(skb);
  4533. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4534. hdr_len = ip_tcp_len + tcp_opt_len;
  4535. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4536. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4537. return (tg3_tso_bug(tp, skb));
  4538. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4539. TXD_FLAG_CPU_POST_DMA);
  4540. iph = ip_hdr(skb);
  4541. iph->check = 0;
  4542. iph->tot_len = htons(mss + hdr_len);
  4543. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4544. tcp_hdr(skb)->check = 0;
  4545. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4546. } else
  4547. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4548. iph->daddr, 0,
  4549. IPPROTO_TCP,
  4550. 0);
  4551. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4552. mss |= hdr_len << 9;
  4553. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4554. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4555. if (tcp_opt_len || iph->ihl > 5) {
  4556. int tsflags;
  4557. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4558. mss |= (tsflags << 11);
  4559. }
  4560. } else {
  4561. if (tcp_opt_len || iph->ihl > 5) {
  4562. int tsflags;
  4563. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4564. base_flags |= tsflags << 12;
  4565. }
  4566. }
  4567. }
  4568. #if TG3_VLAN_TAG_USED
  4569. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4570. base_flags |= (TXD_FLAG_VLAN |
  4571. (vlan_tx_tag_get(skb) << 16));
  4572. #endif
  4573. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4574. dev_kfree_skb(skb);
  4575. goto out_unlock;
  4576. }
  4577. sp = skb_shinfo(skb);
  4578. mapping = sp->dma_head;
  4579. tnapi->tx_buffers[entry].skb = skb;
  4580. would_hit_hwbug = 0;
  4581. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4582. would_hit_hwbug = 1;
  4583. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4584. tg3_4g_overflow_test(mapping, len))
  4585. would_hit_hwbug = 1;
  4586. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4587. tg3_40bit_overflow_test(tp, mapping, len))
  4588. would_hit_hwbug = 1;
  4589. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4590. would_hit_hwbug = 1;
  4591. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4592. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4593. entry = NEXT_TX(entry);
  4594. /* Now loop through additional data fragments, and queue them. */
  4595. if (skb_shinfo(skb)->nr_frags > 0) {
  4596. unsigned int i, last;
  4597. last = skb_shinfo(skb)->nr_frags - 1;
  4598. for (i = 0; i <= last; i++) {
  4599. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4600. len = frag->size;
  4601. mapping = sp->dma_maps[i];
  4602. tnapi->tx_buffers[entry].skb = NULL;
  4603. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4604. len <= 8)
  4605. would_hit_hwbug = 1;
  4606. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4607. tg3_4g_overflow_test(mapping, len))
  4608. would_hit_hwbug = 1;
  4609. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4610. tg3_40bit_overflow_test(tp, mapping, len))
  4611. would_hit_hwbug = 1;
  4612. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4613. tg3_set_txd(tnapi, entry, mapping, len,
  4614. base_flags, (i == last)|(mss << 1));
  4615. else
  4616. tg3_set_txd(tnapi, entry, mapping, len,
  4617. base_flags, (i == last));
  4618. entry = NEXT_TX(entry);
  4619. }
  4620. }
  4621. if (would_hit_hwbug) {
  4622. u32 last_plus_one = entry;
  4623. u32 start;
  4624. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4625. start &= (TG3_TX_RING_SIZE - 1);
  4626. /* If the workaround fails due to memory/mapping
  4627. * failure, silently drop this packet.
  4628. */
  4629. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4630. &start, base_flags, mss))
  4631. goto out_unlock;
  4632. entry = start;
  4633. }
  4634. /* Packets are ready, update Tx producer idx local and on card. */
  4635. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4636. tnapi->tx_prod = entry;
  4637. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4638. netif_stop_queue(dev);
  4639. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4640. netif_wake_queue(tp->dev);
  4641. }
  4642. out_unlock:
  4643. mmiowb();
  4644. return NETDEV_TX_OK;
  4645. }
  4646. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4647. int new_mtu)
  4648. {
  4649. dev->mtu = new_mtu;
  4650. if (new_mtu > ETH_DATA_LEN) {
  4651. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4652. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4653. ethtool_op_set_tso(dev, 0);
  4654. }
  4655. else
  4656. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4657. } else {
  4658. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4659. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4660. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4661. }
  4662. }
  4663. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4664. {
  4665. struct tg3 *tp = netdev_priv(dev);
  4666. int err;
  4667. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4668. return -EINVAL;
  4669. if (!netif_running(dev)) {
  4670. /* We'll just catch it later when the
  4671. * device is up'd.
  4672. */
  4673. tg3_set_mtu(dev, tp, new_mtu);
  4674. return 0;
  4675. }
  4676. tg3_phy_stop(tp);
  4677. tg3_netif_stop(tp);
  4678. tg3_full_lock(tp, 1);
  4679. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4680. tg3_set_mtu(dev, tp, new_mtu);
  4681. err = tg3_restart_hw(tp, 0);
  4682. if (!err)
  4683. tg3_netif_start(tp);
  4684. tg3_full_unlock(tp);
  4685. if (!err)
  4686. tg3_phy_start(tp);
  4687. return err;
  4688. }
  4689. static void tg3_rx_prodring_free(struct tg3 *tp,
  4690. struct tg3_rx_prodring_set *tpr)
  4691. {
  4692. int i;
  4693. struct ring_info *rxp;
  4694. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4695. rxp = &tpr->rx_std_buffers[i];
  4696. if (rxp->skb == NULL)
  4697. continue;
  4698. pci_unmap_single(tp->pdev,
  4699. pci_unmap_addr(rxp, mapping),
  4700. tp->rx_pkt_map_sz,
  4701. PCI_DMA_FROMDEVICE);
  4702. dev_kfree_skb_any(rxp->skb);
  4703. rxp->skb = NULL;
  4704. }
  4705. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4706. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4707. rxp = &tpr->rx_jmb_buffers[i];
  4708. if (rxp->skb == NULL)
  4709. continue;
  4710. pci_unmap_single(tp->pdev,
  4711. pci_unmap_addr(rxp, mapping),
  4712. TG3_RX_JMB_MAP_SZ,
  4713. PCI_DMA_FROMDEVICE);
  4714. dev_kfree_skb_any(rxp->skb);
  4715. rxp->skb = NULL;
  4716. }
  4717. }
  4718. }
  4719. /* Initialize tx/rx rings for packet processing.
  4720. *
  4721. * The chip has been shut down and the driver detached from
  4722. * the networking, so no interrupts or new tx packets will
  4723. * end up in the driver. tp->{tx,}lock are held and thus
  4724. * we may not sleep.
  4725. */
  4726. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4727. struct tg3_rx_prodring_set *tpr)
  4728. {
  4729. u32 i, rx_pkt_dma_sz;
  4730. struct tg3_napi *tnapi = &tp->napi[0];
  4731. /* Zero out all descriptors. */
  4732. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4733. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4734. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4735. tp->dev->mtu > ETH_DATA_LEN)
  4736. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4737. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4738. /* Initialize invariants of the rings, we only set this
  4739. * stuff once. This works because the card does not
  4740. * write into the rx buffer posting rings.
  4741. */
  4742. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4743. struct tg3_rx_buffer_desc *rxd;
  4744. rxd = &tpr->rx_std[i];
  4745. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4746. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4747. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4748. (i << RXD_OPAQUE_INDEX_SHIFT));
  4749. }
  4750. /* Now allocate fresh SKBs for each rx ring. */
  4751. for (i = 0; i < tp->rx_pending; i++) {
  4752. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4753. printk(KERN_WARNING PFX
  4754. "%s: Using a smaller RX standard ring, "
  4755. "only %d out of %d buffers were allocated "
  4756. "successfully.\n",
  4757. tp->dev->name, i, tp->rx_pending);
  4758. if (i == 0)
  4759. goto initfail;
  4760. tp->rx_pending = i;
  4761. break;
  4762. }
  4763. }
  4764. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4765. goto done;
  4766. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4767. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4768. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4769. struct tg3_rx_buffer_desc *rxd;
  4770. rxd = &tpr->rx_jmb[i].std;
  4771. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4772. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4773. RXD_FLAG_JUMBO;
  4774. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4775. (i << RXD_OPAQUE_INDEX_SHIFT));
  4776. }
  4777. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4778. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4779. -1, i) < 0) {
  4780. printk(KERN_WARNING PFX
  4781. "%s: Using a smaller RX jumbo ring, "
  4782. "only %d out of %d buffers were "
  4783. "allocated successfully.\n",
  4784. tp->dev->name, i, tp->rx_jumbo_pending);
  4785. if (i == 0)
  4786. goto initfail;
  4787. tp->rx_jumbo_pending = i;
  4788. break;
  4789. }
  4790. }
  4791. }
  4792. done:
  4793. return 0;
  4794. initfail:
  4795. tg3_rx_prodring_free(tp, tpr);
  4796. return -ENOMEM;
  4797. }
  4798. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4799. struct tg3_rx_prodring_set *tpr)
  4800. {
  4801. kfree(tpr->rx_std_buffers);
  4802. tpr->rx_std_buffers = NULL;
  4803. kfree(tpr->rx_jmb_buffers);
  4804. tpr->rx_jmb_buffers = NULL;
  4805. if (tpr->rx_std) {
  4806. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4807. tpr->rx_std, tpr->rx_std_mapping);
  4808. tpr->rx_std = NULL;
  4809. }
  4810. if (tpr->rx_jmb) {
  4811. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4812. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4813. tpr->rx_jmb = NULL;
  4814. }
  4815. }
  4816. static int tg3_rx_prodring_init(struct tg3 *tp,
  4817. struct tg3_rx_prodring_set *tpr)
  4818. {
  4819. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4820. TG3_RX_RING_SIZE, GFP_KERNEL);
  4821. if (!tpr->rx_std_buffers)
  4822. return -ENOMEM;
  4823. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4824. &tpr->rx_std_mapping);
  4825. if (!tpr->rx_std)
  4826. goto err_out;
  4827. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4828. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4829. TG3_RX_JUMBO_RING_SIZE,
  4830. GFP_KERNEL);
  4831. if (!tpr->rx_jmb_buffers)
  4832. goto err_out;
  4833. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4834. TG3_RX_JUMBO_RING_BYTES,
  4835. &tpr->rx_jmb_mapping);
  4836. if (!tpr->rx_jmb)
  4837. goto err_out;
  4838. }
  4839. return 0;
  4840. err_out:
  4841. tg3_rx_prodring_fini(tp, tpr);
  4842. return -ENOMEM;
  4843. }
  4844. /* Free up pending packets in all rx/tx rings.
  4845. *
  4846. * The chip has been shut down and the driver detached from
  4847. * the networking, so no interrupts or new tx packets will
  4848. * end up in the driver. tp->{tx,}lock is not held and we are not
  4849. * in an interrupt context and thus may sleep.
  4850. */
  4851. static void tg3_free_rings(struct tg3 *tp)
  4852. {
  4853. int i, j;
  4854. for (j = 0; j < tp->irq_cnt; j++) {
  4855. struct tg3_napi *tnapi = &tp->napi[j];
  4856. if (!tnapi->tx_buffers)
  4857. continue;
  4858. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4859. struct tx_ring_info *txp;
  4860. struct sk_buff *skb;
  4861. txp = &tnapi->tx_buffers[i];
  4862. skb = txp->skb;
  4863. if (skb == NULL) {
  4864. i++;
  4865. continue;
  4866. }
  4867. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4868. txp->skb = NULL;
  4869. i += skb_shinfo(skb)->nr_frags + 1;
  4870. dev_kfree_skb_any(skb);
  4871. }
  4872. }
  4873. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4874. }
  4875. /* Initialize tx/rx rings for packet processing.
  4876. *
  4877. * The chip has been shut down and the driver detached from
  4878. * the networking, so no interrupts or new tx packets will
  4879. * end up in the driver. tp->{tx,}lock are held and thus
  4880. * we may not sleep.
  4881. */
  4882. static int tg3_init_rings(struct tg3 *tp)
  4883. {
  4884. int i;
  4885. /* Free up all the SKBs. */
  4886. tg3_free_rings(tp);
  4887. for (i = 0; i < tp->irq_cnt; i++) {
  4888. struct tg3_napi *tnapi = &tp->napi[i];
  4889. tnapi->last_tag = 0;
  4890. tnapi->last_irq_tag = 0;
  4891. tnapi->hw_status->status = 0;
  4892. tnapi->hw_status->status_tag = 0;
  4893. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4894. tnapi->tx_prod = 0;
  4895. tnapi->tx_cons = 0;
  4896. if (tnapi->tx_ring)
  4897. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4898. tnapi->rx_rcb_ptr = 0;
  4899. if (tnapi->rx_rcb)
  4900. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4901. }
  4902. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4903. }
  4904. /*
  4905. * Must not be invoked with interrupt sources disabled and
  4906. * the hardware shutdown down.
  4907. */
  4908. static void tg3_free_consistent(struct tg3 *tp)
  4909. {
  4910. int i;
  4911. for (i = 0; i < tp->irq_cnt; i++) {
  4912. struct tg3_napi *tnapi = &tp->napi[i];
  4913. if (tnapi->tx_ring) {
  4914. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4915. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4916. tnapi->tx_ring = NULL;
  4917. }
  4918. kfree(tnapi->tx_buffers);
  4919. tnapi->tx_buffers = NULL;
  4920. if (tnapi->rx_rcb) {
  4921. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4922. tnapi->rx_rcb,
  4923. tnapi->rx_rcb_mapping);
  4924. tnapi->rx_rcb = NULL;
  4925. }
  4926. if (tnapi->hw_status) {
  4927. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4928. tnapi->hw_status,
  4929. tnapi->status_mapping);
  4930. tnapi->hw_status = NULL;
  4931. }
  4932. }
  4933. if (tp->hw_stats) {
  4934. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4935. tp->hw_stats, tp->stats_mapping);
  4936. tp->hw_stats = NULL;
  4937. }
  4938. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4939. }
  4940. /*
  4941. * Must not be invoked with interrupt sources disabled and
  4942. * the hardware shutdown down. Can sleep.
  4943. */
  4944. static int tg3_alloc_consistent(struct tg3 *tp)
  4945. {
  4946. int i;
  4947. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4948. return -ENOMEM;
  4949. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4950. sizeof(struct tg3_hw_stats),
  4951. &tp->stats_mapping);
  4952. if (!tp->hw_stats)
  4953. goto err_out;
  4954. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4955. for (i = 0; i < tp->irq_cnt; i++) {
  4956. struct tg3_napi *tnapi = &tp->napi[i];
  4957. struct tg3_hw_status *sblk;
  4958. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4959. TG3_HW_STATUS_SIZE,
  4960. &tnapi->status_mapping);
  4961. if (!tnapi->hw_status)
  4962. goto err_out;
  4963. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4964. sblk = tnapi->hw_status;
  4965. /*
  4966. * When RSS is enabled, the status block format changes
  4967. * slightly. The "rx_jumbo_consumer", "reserved",
  4968. * and "rx_mini_consumer" members get mapped to the
  4969. * other three rx return ring producer indexes.
  4970. */
  4971. switch (i) {
  4972. default:
  4973. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4974. break;
  4975. case 2:
  4976. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4977. break;
  4978. case 3:
  4979. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4980. break;
  4981. case 4:
  4982. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4983. break;
  4984. }
  4985. /*
  4986. * If multivector RSS is enabled, vector 0 does not handle
  4987. * rx or tx interrupts. Don't allocate any resources for it.
  4988. */
  4989. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4990. continue;
  4991. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4992. TG3_RX_RCB_RING_BYTES(tp),
  4993. &tnapi->rx_rcb_mapping);
  4994. if (!tnapi->rx_rcb)
  4995. goto err_out;
  4996. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4997. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4998. TG3_TX_RING_SIZE, GFP_KERNEL);
  4999. if (!tnapi->tx_buffers)
  5000. goto err_out;
  5001. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5002. TG3_TX_RING_BYTES,
  5003. &tnapi->tx_desc_mapping);
  5004. if (!tnapi->tx_ring)
  5005. goto err_out;
  5006. }
  5007. return 0;
  5008. err_out:
  5009. tg3_free_consistent(tp);
  5010. return -ENOMEM;
  5011. }
  5012. #define MAX_WAIT_CNT 1000
  5013. /* To stop a block, clear the enable bit and poll till it
  5014. * clears. tp->lock is held.
  5015. */
  5016. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5017. {
  5018. unsigned int i;
  5019. u32 val;
  5020. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5021. switch (ofs) {
  5022. case RCVLSC_MODE:
  5023. case DMAC_MODE:
  5024. case MBFREE_MODE:
  5025. case BUFMGR_MODE:
  5026. case MEMARB_MODE:
  5027. /* We can't enable/disable these bits of the
  5028. * 5705/5750, just say success.
  5029. */
  5030. return 0;
  5031. default:
  5032. break;
  5033. }
  5034. }
  5035. val = tr32(ofs);
  5036. val &= ~enable_bit;
  5037. tw32_f(ofs, val);
  5038. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5039. udelay(100);
  5040. val = tr32(ofs);
  5041. if ((val & enable_bit) == 0)
  5042. break;
  5043. }
  5044. if (i == MAX_WAIT_CNT && !silent) {
  5045. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5046. "ofs=%lx enable_bit=%x\n",
  5047. ofs, enable_bit);
  5048. return -ENODEV;
  5049. }
  5050. return 0;
  5051. }
  5052. /* tp->lock is held. */
  5053. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5054. {
  5055. int i, err;
  5056. tg3_disable_ints(tp);
  5057. tp->rx_mode &= ~RX_MODE_ENABLE;
  5058. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5059. udelay(10);
  5060. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5061. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5062. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5063. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5064. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5065. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5066. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5067. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5068. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5069. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5070. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5071. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5072. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5073. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5074. tw32_f(MAC_MODE, tp->mac_mode);
  5075. udelay(40);
  5076. tp->tx_mode &= ~TX_MODE_ENABLE;
  5077. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5078. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5079. udelay(100);
  5080. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5081. break;
  5082. }
  5083. if (i >= MAX_WAIT_CNT) {
  5084. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5085. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5086. tp->dev->name, tr32(MAC_TX_MODE));
  5087. err |= -ENODEV;
  5088. }
  5089. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5090. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5091. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5092. tw32(FTQ_RESET, 0xffffffff);
  5093. tw32(FTQ_RESET, 0x00000000);
  5094. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5095. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5096. for (i = 0; i < tp->irq_cnt; i++) {
  5097. struct tg3_napi *tnapi = &tp->napi[i];
  5098. if (tnapi->hw_status)
  5099. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5100. }
  5101. if (tp->hw_stats)
  5102. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5103. return err;
  5104. }
  5105. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5106. {
  5107. int i;
  5108. u32 apedata;
  5109. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5110. if (apedata != APE_SEG_SIG_MAGIC)
  5111. return;
  5112. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5113. if (!(apedata & APE_FW_STATUS_READY))
  5114. return;
  5115. /* Wait for up to 1 millisecond for APE to service previous event. */
  5116. for (i = 0; i < 10; i++) {
  5117. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5118. return;
  5119. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5120. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5121. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5122. event | APE_EVENT_STATUS_EVENT_PENDING);
  5123. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5124. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5125. break;
  5126. udelay(100);
  5127. }
  5128. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5129. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5130. }
  5131. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5132. {
  5133. u32 event;
  5134. u32 apedata;
  5135. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5136. return;
  5137. switch (kind) {
  5138. case RESET_KIND_INIT:
  5139. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5140. APE_HOST_SEG_SIG_MAGIC);
  5141. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5142. APE_HOST_SEG_LEN_MAGIC);
  5143. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5144. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5145. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5146. APE_HOST_DRIVER_ID_MAGIC);
  5147. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5148. APE_HOST_BEHAV_NO_PHYLOCK);
  5149. event = APE_EVENT_STATUS_STATE_START;
  5150. break;
  5151. case RESET_KIND_SHUTDOWN:
  5152. /* With the interface we are currently using,
  5153. * APE does not track driver state. Wiping
  5154. * out the HOST SEGMENT SIGNATURE forces
  5155. * the APE to assume OS absent status.
  5156. */
  5157. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5158. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5159. break;
  5160. case RESET_KIND_SUSPEND:
  5161. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5162. break;
  5163. default:
  5164. return;
  5165. }
  5166. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5167. tg3_ape_send_event(tp, event);
  5168. }
  5169. /* tp->lock is held. */
  5170. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5171. {
  5172. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5173. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5174. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5175. switch (kind) {
  5176. case RESET_KIND_INIT:
  5177. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5178. DRV_STATE_START);
  5179. break;
  5180. case RESET_KIND_SHUTDOWN:
  5181. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5182. DRV_STATE_UNLOAD);
  5183. break;
  5184. case RESET_KIND_SUSPEND:
  5185. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5186. DRV_STATE_SUSPEND);
  5187. break;
  5188. default:
  5189. break;
  5190. }
  5191. }
  5192. if (kind == RESET_KIND_INIT ||
  5193. kind == RESET_KIND_SUSPEND)
  5194. tg3_ape_driver_state_change(tp, kind);
  5195. }
  5196. /* tp->lock is held. */
  5197. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5198. {
  5199. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5200. switch (kind) {
  5201. case RESET_KIND_INIT:
  5202. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5203. DRV_STATE_START_DONE);
  5204. break;
  5205. case RESET_KIND_SHUTDOWN:
  5206. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5207. DRV_STATE_UNLOAD_DONE);
  5208. break;
  5209. default:
  5210. break;
  5211. }
  5212. }
  5213. if (kind == RESET_KIND_SHUTDOWN)
  5214. tg3_ape_driver_state_change(tp, kind);
  5215. }
  5216. /* tp->lock is held. */
  5217. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5218. {
  5219. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5220. switch (kind) {
  5221. case RESET_KIND_INIT:
  5222. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5223. DRV_STATE_START);
  5224. break;
  5225. case RESET_KIND_SHUTDOWN:
  5226. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5227. DRV_STATE_UNLOAD);
  5228. break;
  5229. case RESET_KIND_SUSPEND:
  5230. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5231. DRV_STATE_SUSPEND);
  5232. break;
  5233. default:
  5234. break;
  5235. }
  5236. }
  5237. }
  5238. static int tg3_poll_fw(struct tg3 *tp)
  5239. {
  5240. int i;
  5241. u32 val;
  5242. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5243. /* Wait up to 20ms for init done. */
  5244. for (i = 0; i < 200; i++) {
  5245. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5246. return 0;
  5247. udelay(100);
  5248. }
  5249. return -ENODEV;
  5250. }
  5251. /* Wait for firmware initialization to complete. */
  5252. for (i = 0; i < 100000; i++) {
  5253. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5254. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5255. break;
  5256. udelay(10);
  5257. }
  5258. /* Chip might not be fitted with firmware. Some Sun onboard
  5259. * parts are configured like that. So don't signal the timeout
  5260. * of the above loop as an error, but do report the lack of
  5261. * running firmware once.
  5262. */
  5263. if (i >= 100000 &&
  5264. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5265. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5266. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5267. tp->dev->name);
  5268. }
  5269. return 0;
  5270. }
  5271. /* Save PCI command register before chip reset */
  5272. static void tg3_save_pci_state(struct tg3 *tp)
  5273. {
  5274. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5275. }
  5276. /* Restore PCI state after chip reset */
  5277. static void tg3_restore_pci_state(struct tg3 *tp)
  5278. {
  5279. u32 val;
  5280. /* Re-enable indirect register accesses. */
  5281. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5282. tp->misc_host_ctrl);
  5283. /* Set MAX PCI retry to zero. */
  5284. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5285. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5286. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5287. val |= PCISTATE_RETRY_SAME_DMA;
  5288. /* Allow reads and writes to the APE register and memory space. */
  5289. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5290. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5291. PCISTATE_ALLOW_APE_SHMEM_WR;
  5292. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5293. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5294. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5295. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5296. pcie_set_readrq(tp->pdev, 4096);
  5297. else {
  5298. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5299. tp->pci_cacheline_sz);
  5300. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5301. tp->pci_lat_timer);
  5302. }
  5303. }
  5304. /* Make sure PCI-X relaxed ordering bit is clear. */
  5305. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5306. u16 pcix_cmd;
  5307. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5308. &pcix_cmd);
  5309. pcix_cmd &= ~PCI_X_CMD_ERO;
  5310. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5311. pcix_cmd);
  5312. }
  5313. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5314. /* Chip reset on 5780 will reset MSI enable bit,
  5315. * so need to restore it.
  5316. */
  5317. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5318. u16 ctrl;
  5319. pci_read_config_word(tp->pdev,
  5320. tp->msi_cap + PCI_MSI_FLAGS,
  5321. &ctrl);
  5322. pci_write_config_word(tp->pdev,
  5323. tp->msi_cap + PCI_MSI_FLAGS,
  5324. ctrl | PCI_MSI_FLAGS_ENABLE);
  5325. val = tr32(MSGINT_MODE);
  5326. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5327. }
  5328. }
  5329. }
  5330. static void tg3_stop_fw(struct tg3 *);
  5331. /* tp->lock is held. */
  5332. static int tg3_chip_reset(struct tg3 *tp)
  5333. {
  5334. u32 val;
  5335. void (*write_op)(struct tg3 *, u32, u32);
  5336. int i, err;
  5337. tg3_nvram_lock(tp);
  5338. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5339. /* No matching tg3_nvram_unlock() after this because
  5340. * chip reset below will undo the nvram lock.
  5341. */
  5342. tp->nvram_lock_cnt = 0;
  5343. /* GRC_MISC_CFG core clock reset will clear the memory
  5344. * enable bit in PCI register 4 and the MSI enable bit
  5345. * on some chips, so we save relevant registers here.
  5346. */
  5347. tg3_save_pci_state(tp);
  5348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5349. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5350. tw32(GRC_FASTBOOT_PC, 0);
  5351. /*
  5352. * We must avoid the readl() that normally takes place.
  5353. * It locks machines, causes machine checks, and other
  5354. * fun things. So, temporarily disable the 5701
  5355. * hardware workaround, while we do the reset.
  5356. */
  5357. write_op = tp->write32;
  5358. if (write_op == tg3_write_flush_reg32)
  5359. tp->write32 = tg3_write32;
  5360. /* Prevent the irq handler from reading or writing PCI registers
  5361. * during chip reset when the memory enable bit in the PCI command
  5362. * register may be cleared. The chip does not generate interrupt
  5363. * at this time, but the irq handler may still be called due to irq
  5364. * sharing or irqpoll.
  5365. */
  5366. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5367. for (i = 0; i < tp->irq_cnt; i++) {
  5368. struct tg3_napi *tnapi = &tp->napi[i];
  5369. if (tnapi->hw_status) {
  5370. tnapi->hw_status->status = 0;
  5371. tnapi->hw_status->status_tag = 0;
  5372. }
  5373. tnapi->last_tag = 0;
  5374. tnapi->last_irq_tag = 0;
  5375. }
  5376. smp_mb();
  5377. for (i = 0; i < tp->irq_cnt; i++)
  5378. synchronize_irq(tp->napi[i].irq_vec);
  5379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5380. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5381. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5382. }
  5383. /* do the reset */
  5384. val = GRC_MISC_CFG_CORECLK_RESET;
  5385. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5386. if (tr32(0x7e2c) == 0x60) {
  5387. tw32(0x7e2c, 0x20);
  5388. }
  5389. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5390. tw32(GRC_MISC_CFG, (1 << 29));
  5391. val |= (1 << 29);
  5392. }
  5393. }
  5394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5395. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5396. tw32(GRC_VCPU_EXT_CTRL,
  5397. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5398. }
  5399. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5400. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5401. tw32(GRC_MISC_CFG, val);
  5402. /* restore 5701 hardware bug workaround write method */
  5403. tp->write32 = write_op;
  5404. /* Unfortunately, we have to delay before the PCI read back.
  5405. * Some 575X chips even will not respond to a PCI cfg access
  5406. * when the reset command is given to the chip.
  5407. *
  5408. * How do these hardware designers expect things to work
  5409. * properly if the PCI write is posted for a long period
  5410. * of time? It is always necessary to have some method by
  5411. * which a register read back can occur to push the write
  5412. * out which does the reset.
  5413. *
  5414. * For most tg3 variants the trick below was working.
  5415. * Ho hum...
  5416. */
  5417. udelay(120);
  5418. /* Flush PCI posted writes. The normal MMIO registers
  5419. * are inaccessible at this time so this is the only
  5420. * way to make this reliably (actually, this is no longer
  5421. * the case, see above). I tried to use indirect
  5422. * register read/write but this upset some 5701 variants.
  5423. */
  5424. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5425. udelay(120);
  5426. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5427. u16 val16;
  5428. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5429. int i;
  5430. u32 cfg_val;
  5431. /* Wait for link training to complete. */
  5432. for (i = 0; i < 5000; i++)
  5433. udelay(100);
  5434. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5435. pci_write_config_dword(tp->pdev, 0xc4,
  5436. cfg_val | (1 << 15));
  5437. }
  5438. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5439. pci_read_config_word(tp->pdev,
  5440. tp->pcie_cap + PCI_EXP_DEVCTL,
  5441. &val16);
  5442. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5443. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5444. /*
  5445. * Older PCIe devices only support the 128 byte
  5446. * MPS setting. Enforce the restriction.
  5447. */
  5448. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5449. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5450. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5451. pci_write_config_word(tp->pdev,
  5452. tp->pcie_cap + PCI_EXP_DEVCTL,
  5453. val16);
  5454. pcie_set_readrq(tp->pdev, 4096);
  5455. /* Clear error status */
  5456. pci_write_config_word(tp->pdev,
  5457. tp->pcie_cap + PCI_EXP_DEVSTA,
  5458. PCI_EXP_DEVSTA_CED |
  5459. PCI_EXP_DEVSTA_NFED |
  5460. PCI_EXP_DEVSTA_FED |
  5461. PCI_EXP_DEVSTA_URD);
  5462. }
  5463. tg3_restore_pci_state(tp);
  5464. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5465. val = 0;
  5466. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5467. val = tr32(MEMARB_MODE);
  5468. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5469. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5470. tg3_stop_fw(tp);
  5471. tw32(0x5000, 0x400);
  5472. }
  5473. tw32(GRC_MODE, tp->grc_mode);
  5474. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5475. val = tr32(0xc4);
  5476. tw32(0xc4, val | (1 << 15));
  5477. }
  5478. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5480. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5481. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5482. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5483. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5484. }
  5485. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5486. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5487. tw32_f(MAC_MODE, tp->mac_mode);
  5488. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5489. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5490. tw32_f(MAC_MODE, tp->mac_mode);
  5491. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5492. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5493. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5494. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5495. tw32_f(MAC_MODE, tp->mac_mode);
  5496. } else
  5497. tw32_f(MAC_MODE, 0);
  5498. udelay(40);
  5499. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5500. err = tg3_poll_fw(tp);
  5501. if (err)
  5502. return err;
  5503. tg3_mdio_start(tp);
  5504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5505. u8 phy_addr;
  5506. phy_addr = tp->phy_addr;
  5507. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5508. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5509. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5510. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5511. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5512. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5513. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5514. udelay(10);
  5515. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5516. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5517. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5518. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5519. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5520. udelay(10);
  5521. tp->phy_addr = phy_addr;
  5522. }
  5523. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5524. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5525. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5526. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5527. val = tr32(0x7c00);
  5528. tw32(0x7c00, val | (1 << 25));
  5529. }
  5530. /* Reprobe ASF enable state. */
  5531. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5532. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5533. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5534. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5535. u32 nic_cfg;
  5536. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5537. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5538. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5539. tp->last_event_jiffies = jiffies;
  5540. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5541. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5542. }
  5543. }
  5544. return 0;
  5545. }
  5546. /* tp->lock is held. */
  5547. static void tg3_stop_fw(struct tg3 *tp)
  5548. {
  5549. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5550. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5551. /* Wait for RX cpu to ACK the previous event. */
  5552. tg3_wait_for_event_ack(tp);
  5553. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5554. tg3_generate_fw_event(tp);
  5555. /* Wait for RX cpu to ACK this event. */
  5556. tg3_wait_for_event_ack(tp);
  5557. }
  5558. }
  5559. /* tp->lock is held. */
  5560. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5561. {
  5562. int err;
  5563. tg3_stop_fw(tp);
  5564. tg3_write_sig_pre_reset(tp, kind);
  5565. tg3_abort_hw(tp, silent);
  5566. err = tg3_chip_reset(tp);
  5567. __tg3_set_mac_addr(tp, 0);
  5568. tg3_write_sig_legacy(tp, kind);
  5569. tg3_write_sig_post_reset(tp, kind);
  5570. if (err)
  5571. return err;
  5572. return 0;
  5573. }
  5574. #define RX_CPU_SCRATCH_BASE 0x30000
  5575. #define RX_CPU_SCRATCH_SIZE 0x04000
  5576. #define TX_CPU_SCRATCH_BASE 0x34000
  5577. #define TX_CPU_SCRATCH_SIZE 0x04000
  5578. /* tp->lock is held. */
  5579. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5580. {
  5581. int i;
  5582. BUG_ON(offset == TX_CPU_BASE &&
  5583. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5585. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5586. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5587. return 0;
  5588. }
  5589. if (offset == RX_CPU_BASE) {
  5590. for (i = 0; i < 10000; i++) {
  5591. tw32(offset + CPU_STATE, 0xffffffff);
  5592. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5593. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5594. break;
  5595. }
  5596. tw32(offset + CPU_STATE, 0xffffffff);
  5597. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5598. udelay(10);
  5599. } else {
  5600. for (i = 0; i < 10000; i++) {
  5601. tw32(offset + CPU_STATE, 0xffffffff);
  5602. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5603. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5604. break;
  5605. }
  5606. }
  5607. if (i >= 10000) {
  5608. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5609. "and %s CPU\n",
  5610. tp->dev->name,
  5611. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5612. return -ENODEV;
  5613. }
  5614. /* Clear firmware's nvram arbitration. */
  5615. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5616. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5617. return 0;
  5618. }
  5619. struct fw_info {
  5620. unsigned int fw_base;
  5621. unsigned int fw_len;
  5622. const __be32 *fw_data;
  5623. };
  5624. /* tp->lock is held. */
  5625. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5626. int cpu_scratch_size, struct fw_info *info)
  5627. {
  5628. int err, lock_err, i;
  5629. void (*write_op)(struct tg3 *, u32, u32);
  5630. if (cpu_base == TX_CPU_BASE &&
  5631. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5632. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5633. "TX cpu firmware on %s which is 5705.\n",
  5634. tp->dev->name);
  5635. return -EINVAL;
  5636. }
  5637. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5638. write_op = tg3_write_mem;
  5639. else
  5640. write_op = tg3_write_indirect_reg32;
  5641. /* It is possible that bootcode is still loading at this point.
  5642. * Get the nvram lock first before halting the cpu.
  5643. */
  5644. lock_err = tg3_nvram_lock(tp);
  5645. err = tg3_halt_cpu(tp, cpu_base);
  5646. if (!lock_err)
  5647. tg3_nvram_unlock(tp);
  5648. if (err)
  5649. goto out;
  5650. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5651. write_op(tp, cpu_scratch_base + i, 0);
  5652. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5653. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5654. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5655. write_op(tp, (cpu_scratch_base +
  5656. (info->fw_base & 0xffff) +
  5657. (i * sizeof(u32))),
  5658. be32_to_cpu(info->fw_data[i]));
  5659. err = 0;
  5660. out:
  5661. return err;
  5662. }
  5663. /* tp->lock is held. */
  5664. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5665. {
  5666. struct fw_info info;
  5667. const __be32 *fw_data;
  5668. int err, i;
  5669. fw_data = (void *)tp->fw->data;
  5670. /* Firmware blob starts with version numbers, followed by
  5671. start address and length. We are setting complete length.
  5672. length = end_address_of_bss - start_address_of_text.
  5673. Remainder is the blob to be loaded contiguously
  5674. from start address. */
  5675. info.fw_base = be32_to_cpu(fw_data[1]);
  5676. info.fw_len = tp->fw->size - 12;
  5677. info.fw_data = &fw_data[3];
  5678. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5679. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5680. &info);
  5681. if (err)
  5682. return err;
  5683. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5684. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5685. &info);
  5686. if (err)
  5687. return err;
  5688. /* Now startup only the RX cpu. */
  5689. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5690. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5691. for (i = 0; i < 5; i++) {
  5692. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5693. break;
  5694. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5695. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5696. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5697. udelay(1000);
  5698. }
  5699. if (i >= 5) {
  5700. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5701. "to set RX CPU PC, is %08x should be %08x\n",
  5702. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5703. info.fw_base);
  5704. return -ENODEV;
  5705. }
  5706. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5707. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5708. return 0;
  5709. }
  5710. /* 5705 needs a special version of the TSO firmware. */
  5711. /* tp->lock is held. */
  5712. static int tg3_load_tso_firmware(struct tg3 *tp)
  5713. {
  5714. struct fw_info info;
  5715. const __be32 *fw_data;
  5716. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5717. int err, i;
  5718. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5719. return 0;
  5720. fw_data = (void *)tp->fw->data;
  5721. /* Firmware blob starts with version numbers, followed by
  5722. start address and length. We are setting complete length.
  5723. length = end_address_of_bss - start_address_of_text.
  5724. Remainder is the blob to be loaded contiguously
  5725. from start address. */
  5726. info.fw_base = be32_to_cpu(fw_data[1]);
  5727. cpu_scratch_size = tp->fw_len;
  5728. info.fw_len = tp->fw->size - 12;
  5729. info.fw_data = &fw_data[3];
  5730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5731. cpu_base = RX_CPU_BASE;
  5732. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5733. } else {
  5734. cpu_base = TX_CPU_BASE;
  5735. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5736. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5737. }
  5738. err = tg3_load_firmware_cpu(tp, cpu_base,
  5739. cpu_scratch_base, cpu_scratch_size,
  5740. &info);
  5741. if (err)
  5742. return err;
  5743. /* Now startup the cpu. */
  5744. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5745. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5746. for (i = 0; i < 5; i++) {
  5747. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5748. break;
  5749. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5750. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5751. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5752. udelay(1000);
  5753. }
  5754. if (i >= 5) {
  5755. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5756. "to set CPU PC, is %08x should be %08x\n",
  5757. tp->dev->name, tr32(cpu_base + CPU_PC),
  5758. info.fw_base);
  5759. return -ENODEV;
  5760. }
  5761. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5762. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5763. return 0;
  5764. }
  5765. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5766. {
  5767. struct tg3 *tp = netdev_priv(dev);
  5768. struct sockaddr *addr = p;
  5769. int err = 0, skip_mac_1 = 0;
  5770. if (!is_valid_ether_addr(addr->sa_data))
  5771. return -EINVAL;
  5772. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5773. if (!netif_running(dev))
  5774. return 0;
  5775. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5776. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5777. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5778. addr0_low = tr32(MAC_ADDR_0_LOW);
  5779. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5780. addr1_low = tr32(MAC_ADDR_1_LOW);
  5781. /* Skip MAC addr 1 if ASF is using it. */
  5782. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5783. !(addr1_high == 0 && addr1_low == 0))
  5784. skip_mac_1 = 1;
  5785. }
  5786. spin_lock_bh(&tp->lock);
  5787. __tg3_set_mac_addr(tp, skip_mac_1);
  5788. spin_unlock_bh(&tp->lock);
  5789. return err;
  5790. }
  5791. /* tp->lock is held. */
  5792. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5793. dma_addr_t mapping, u32 maxlen_flags,
  5794. u32 nic_addr)
  5795. {
  5796. tg3_write_mem(tp,
  5797. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5798. ((u64) mapping >> 32));
  5799. tg3_write_mem(tp,
  5800. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5801. ((u64) mapping & 0xffffffff));
  5802. tg3_write_mem(tp,
  5803. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5804. maxlen_flags);
  5805. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5806. tg3_write_mem(tp,
  5807. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5808. nic_addr);
  5809. }
  5810. static void __tg3_set_rx_mode(struct net_device *);
  5811. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5812. {
  5813. int i;
  5814. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5815. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5816. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5817. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5818. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5819. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5820. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5821. } else {
  5822. tw32(HOSTCC_TXCOL_TICKS, 0);
  5823. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5824. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5825. tw32(HOSTCC_RXCOL_TICKS, 0);
  5826. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5827. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5828. }
  5829. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5830. u32 val = ec->stats_block_coalesce_usecs;
  5831. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5832. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5833. if (!netif_carrier_ok(tp->dev))
  5834. val = 0;
  5835. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5836. }
  5837. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5838. u32 reg;
  5839. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5840. tw32(reg, ec->rx_coalesce_usecs);
  5841. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5842. tw32(reg, ec->tx_coalesce_usecs);
  5843. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5844. tw32(reg, ec->rx_max_coalesced_frames);
  5845. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5846. tw32(reg, ec->tx_max_coalesced_frames);
  5847. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5848. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5849. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5850. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5851. }
  5852. for (; i < tp->irq_max - 1; i++) {
  5853. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5854. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5855. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5856. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5857. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5858. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5859. }
  5860. }
  5861. /* tp->lock is held. */
  5862. static void tg3_rings_reset(struct tg3 *tp)
  5863. {
  5864. int i;
  5865. u32 stblk, txrcb, rxrcb, limit;
  5866. struct tg3_napi *tnapi = &tp->napi[0];
  5867. /* Disable all transmit rings but the first. */
  5868. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5869. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5870. else
  5871. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5872. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5873. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5874. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5875. BDINFO_FLAGS_DISABLED);
  5876. /* Disable all receive return rings but the first. */
  5877. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5878. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5879. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5880. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5881. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5882. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5883. else
  5884. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5885. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5886. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5887. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5888. BDINFO_FLAGS_DISABLED);
  5889. /* Disable interrupts */
  5890. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5891. /* Zero mailbox registers. */
  5892. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5893. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5894. tp->napi[i].tx_prod = 0;
  5895. tp->napi[i].tx_cons = 0;
  5896. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5897. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5898. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5899. }
  5900. } else {
  5901. tp->napi[0].tx_prod = 0;
  5902. tp->napi[0].tx_cons = 0;
  5903. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5904. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5905. }
  5906. /* Make sure the NIC-based send BD rings are disabled. */
  5907. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5908. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5909. for (i = 0; i < 16; i++)
  5910. tw32_tx_mbox(mbox + i * 8, 0);
  5911. }
  5912. txrcb = NIC_SRAM_SEND_RCB;
  5913. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5914. /* Clear status block in ram. */
  5915. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5916. /* Set status block DMA address */
  5917. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5918. ((u64) tnapi->status_mapping >> 32));
  5919. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5920. ((u64) tnapi->status_mapping & 0xffffffff));
  5921. if (tnapi->tx_ring) {
  5922. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5923. (TG3_TX_RING_SIZE <<
  5924. BDINFO_FLAGS_MAXLEN_SHIFT),
  5925. NIC_SRAM_TX_BUFFER_DESC);
  5926. txrcb += TG3_BDINFO_SIZE;
  5927. }
  5928. if (tnapi->rx_rcb) {
  5929. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5930. (TG3_RX_RCB_RING_SIZE(tp) <<
  5931. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5932. rxrcb += TG3_BDINFO_SIZE;
  5933. }
  5934. stblk = HOSTCC_STATBLCK_RING1;
  5935. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5936. u64 mapping = (u64)tnapi->status_mapping;
  5937. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5938. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5939. /* Clear status block in ram. */
  5940. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5941. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5942. (TG3_TX_RING_SIZE <<
  5943. BDINFO_FLAGS_MAXLEN_SHIFT),
  5944. NIC_SRAM_TX_BUFFER_DESC);
  5945. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5946. (TG3_RX_RCB_RING_SIZE(tp) <<
  5947. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5948. stblk += 8;
  5949. txrcb += TG3_BDINFO_SIZE;
  5950. rxrcb += TG3_BDINFO_SIZE;
  5951. }
  5952. }
  5953. /* tp->lock is held. */
  5954. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5955. {
  5956. u32 val, rdmac_mode;
  5957. int i, err, limit;
  5958. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5959. tg3_disable_ints(tp);
  5960. tg3_stop_fw(tp);
  5961. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5962. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5963. tg3_abort_hw(tp, 1);
  5964. }
  5965. if (reset_phy &&
  5966. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5967. tg3_phy_reset(tp);
  5968. err = tg3_chip_reset(tp);
  5969. if (err)
  5970. return err;
  5971. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5972. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5973. val = tr32(TG3_CPMU_CTRL);
  5974. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5975. tw32(TG3_CPMU_CTRL, val);
  5976. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5977. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5978. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5979. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5980. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5981. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5982. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5983. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5984. val = tr32(TG3_CPMU_HST_ACC);
  5985. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5986. val |= CPMU_HST_ACC_MACCLK_6_25;
  5987. tw32(TG3_CPMU_HST_ACC, val);
  5988. }
  5989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5990. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5991. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5992. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5993. tw32(PCIE_PWR_MGMT_THRESH, val);
  5994. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5995. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5996. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5997. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5998. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5999. }
  6000. /* This works around an issue with Athlon chipsets on
  6001. * B3 tigon3 silicon. This bit has no effect on any
  6002. * other revision. But do not set this on PCI Express
  6003. * chips and don't even touch the clocks if the CPMU is present.
  6004. */
  6005. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6006. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6007. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6008. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6009. }
  6010. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6011. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6012. val = tr32(TG3PCI_PCISTATE);
  6013. val |= PCISTATE_RETRY_SAME_DMA;
  6014. tw32(TG3PCI_PCISTATE, val);
  6015. }
  6016. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6017. /* Allow reads and writes to the
  6018. * APE register and memory space.
  6019. */
  6020. val = tr32(TG3PCI_PCISTATE);
  6021. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6022. PCISTATE_ALLOW_APE_SHMEM_WR;
  6023. tw32(TG3PCI_PCISTATE, val);
  6024. }
  6025. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6026. /* Enable some hw fixes. */
  6027. val = tr32(TG3PCI_MSI_DATA);
  6028. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6029. tw32(TG3PCI_MSI_DATA, val);
  6030. }
  6031. /* Descriptor ring init may make accesses to the
  6032. * NIC SRAM area to setup the TX descriptors, so we
  6033. * can only do this after the hardware has been
  6034. * successfully reset.
  6035. */
  6036. err = tg3_init_rings(tp);
  6037. if (err)
  6038. return err;
  6039. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6040. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6041. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6042. /* This value is determined during the probe time DMA
  6043. * engine test, tg3_test_dma.
  6044. */
  6045. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6046. }
  6047. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6048. GRC_MODE_4X_NIC_SEND_RINGS |
  6049. GRC_MODE_NO_TX_PHDR_CSUM |
  6050. GRC_MODE_NO_RX_PHDR_CSUM);
  6051. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6052. /* Pseudo-header checksum is done by hardware logic and not
  6053. * the offload processers, so make the chip do the pseudo-
  6054. * header checksums on receive. For transmit it is more
  6055. * convenient to do the pseudo-header checksum in software
  6056. * as Linux does that on transmit for us in all cases.
  6057. */
  6058. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6059. tw32(GRC_MODE,
  6060. tp->grc_mode |
  6061. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6062. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6063. val = tr32(GRC_MISC_CFG);
  6064. val &= ~0xff;
  6065. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6066. tw32(GRC_MISC_CFG, val);
  6067. /* Initialize MBUF/DESC pool. */
  6068. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6069. /* Do nothing. */
  6070. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6071. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6073. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6074. else
  6075. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6076. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6077. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6078. }
  6079. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6080. int fw_len;
  6081. fw_len = tp->fw_len;
  6082. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6083. tw32(BUFMGR_MB_POOL_ADDR,
  6084. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6085. tw32(BUFMGR_MB_POOL_SIZE,
  6086. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6087. }
  6088. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6089. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6090. tp->bufmgr_config.mbuf_read_dma_low_water);
  6091. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6092. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6093. tw32(BUFMGR_MB_HIGH_WATER,
  6094. tp->bufmgr_config.mbuf_high_water);
  6095. } else {
  6096. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6097. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6098. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6099. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6100. tw32(BUFMGR_MB_HIGH_WATER,
  6101. tp->bufmgr_config.mbuf_high_water_jumbo);
  6102. }
  6103. tw32(BUFMGR_DMA_LOW_WATER,
  6104. tp->bufmgr_config.dma_low_water);
  6105. tw32(BUFMGR_DMA_HIGH_WATER,
  6106. tp->bufmgr_config.dma_high_water);
  6107. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6108. for (i = 0; i < 2000; i++) {
  6109. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6110. break;
  6111. udelay(10);
  6112. }
  6113. if (i >= 2000) {
  6114. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6115. tp->dev->name);
  6116. return -ENODEV;
  6117. }
  6118. /* Setup replenish threshold. */
  6119. val = tp->rx_pending / 8;
  6120. if (val == 0)
  6121. val = 1;
  6122. else if (val > tp->rx_std_max_post)
  6123. val = tp->rx_std_max_post;
  6124. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6125. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6126. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6127. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6128. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6129. }
  6130. tw32(RCVBDI_STD_THRESH, val);
  6131. /* Initialize TG3_BDINFO's at:
  6132. * RCVDBDI_STD_BD: standard eth size rx ring
  6133. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6134. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6135. *
  6136. * like so:
  6137. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6138. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6139. * ring attribute flags
  6140. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6141. *
  6142. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6143. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6144. *
  6145. * The size of each ring is fixed in the firmware, but the location is
  6146. * configurable.
  6147. */
  6148. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6149. ((u64) tpr->rx_std_mapping >> 32));
  6150. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6151. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6152. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6153. NIC_SRAM_RX_BUFFER_DESC);
  6154. /* Disable the mini ring */
  6155. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6156. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6157. BDINFO_FLAGS_DISABLED);
  6158. /* Program the jumbo buffer descriptor ring control
  6159. * blocks on those devices that have them.
  6160. */
  6161. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6162. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6163. /* Setup replenish threshold. */
  6164. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6165. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6166. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6167. ((u64) tpr->rx_jmb_mapping >> 32));
  6168. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6169. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6170. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6171. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6172. BDINFO_FLAGS_USE_EXT_RECV);
  6173. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6174. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6175. } else {
  6176. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6177. BDINFO_FLAGS_DISABLED);
  6178. }
  6179. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6180. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6181. (RX_STD_MAX_SIZE << 2);
  6182. else
  6183. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6184. } else
  6185. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6186. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6187. tpr->rx_std_ptr = tp->rx_pending;
  6188. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6189. tpr->rx_std_ptr);
  6190. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6191. tp->rx_jumbo_pending : 0;
  6192. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6193. tpr->rx_jmb_ptr);
  6194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6195. tw32(STD_REPLENISH_LWM, 32);
  6196. tw32(JMB_REPLENISH_LWM, 16);
  6197. }
  6198. tg3_rings_reset(tp);
  6199. /* Initialize MAC address and backoff seed. */
  6200. __tg3_set_mac_addr(tp, 0);
  6201. /* MTU + ethernet header + FCS + optional VLAN tag */
  6202. tw32(MAC_RX_MTU_SIZE,
  6203. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6204. /* The slot time is changed by tg3_setup_phy if we
  6205. * run at gigabit with half duplex.
  6206. */
  6207. tw32(MAC_TX_LENGTHS,
  6208. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6209. (6 << TX_LENGTHS_IPG_SHIFT) |
  6210. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6211. /* Receive rules. */
  6212. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6213. tw32(RCVLPC_CONFIG, 0x0181);
  6214. /* Calculate RDMAC_MODE setting early, we need it to determine
  6215. * the RCVLPC_STATE_ENABLE mask.
  6216. */
  6217. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6218. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6219. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6220. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6221. RDMAC_MODE_LNGREAD_ENAB);
  6222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6225. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6226. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6227. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6228. /* If statement applies to 5705 and 5750 PCI devices only */
  6229. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6230. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6231. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6232. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6233. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6234. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6235. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6236. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6237. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6238. }
  6239. }
  6240. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6241. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6242. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6243. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6246. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6247. /* Receive/send statistics. */
  6248. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6249. val = tr32(RCVLPC_STATS_ENABLE);
  6250. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6251. tw32(RCVLPC_STATS_ENABLE, val);
  6252. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6253. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6254. val = tr32(RCVLPC_STATS_ENABLE);
  6255. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6256. tw32(RCVLPC_STATS_ENABLE, val);
  6257. } else {
  6258. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6259. }
  6260. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6261. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6262. tw32(SNDDATAI_STATSCTRL,
  6263. (SNDDATAI_SCTRL_ENABLE |
  6264. SNDDATAI_SCTRL_FASTUPD));
  6265. /* Setup host coalescing engine. */
  6266. tw32(HOSTCC_MODE, 0);
  6267. for (i = 0; i < 2000; i++) {
  6268. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6269. break;
  6270. udelay(10);
  6271. }
  6272. __tg3_set_coalesce(tp, &tp->coal);
  6273. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6274. /* Status/statistics block address. See tg3_timer,
  6275. * the tg3_periodic_fetch_stats call there, and
  6276. * tg3_get_stats to see how this works for 5705/5750 chips.
  6277. */
  6278. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6279. ((u64) tp->stats_mapping >> 32));
  6280. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6281. ((u64) tp->stats_mapping & 0xffffffff));
  6282. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6283. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6284. /* Clear statistics and status block memory areas */
  6285. for (i = NIC_SRAM_STATS_BLK;
  6286. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6287. i += sizeof(u32)) {
  6288. tg3_write_mem(tp, i, 0);
  6289. udelay(40);
  6290. }
  6291. }
  6292. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6293. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6294. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6295. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6296. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6297. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6298. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6299. /* reset to prevent losing 1st rx packet intermittently */
  6300. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6301. udelay(10);
  6302. }
  6303. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6304. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6305. else
  6306. tp->mac_mode = 0;
  6307. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6308. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6309. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6310. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6311. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6312. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6313. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6314. udelay(40);
  6315. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6316. * If TG3_FLG2_IS_NIC is zero, we should read the
  6317. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6318. * whether used as inputs or outputs, are set by boot code after
  6319. * reset.
  6320. */
  6321. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6322. u32 gpio_mask;
  6323. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6324. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6325. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6327. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6328. GRC_LCLCTRL_GPIO_OUTPUT3;
  6329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6330. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6331. tp->grc_local_ctrl &= ~gpio_mask;
  6332. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6333. /* GPIO1 must be driven high for eeprom write protect */
  6334. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6335. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6336. GRC_LCLCTRL_GPIO_OUTPUT1);
  6337. }
  6338. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6339. udelay(100);
  6340. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6341. val = tr32(MSGINT_MODE);
  6342. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6343. tw32(MSGINT_MODE, val);
  6344. }
  6345. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6346. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6347. udelay(40);
  6348. }
  6349. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6350. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6351. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6352. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6353. WDMAC_MODE_LNGREAD_ENAB);
  6354. /* If statement applies to 5705 and 5750 PCI devices only */
  6355. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6356. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6358. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6359. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6360. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6361. /* nothing */
  6362. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6363. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6364. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6365. val |= WDMAC_MODE_RX_ACCEL;
  6366. }
  6367. }
  6368. /* Enable host coalescing bug fix */
  6369. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6370. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6371. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6372. val |= WDMAC_MODE_BURST_ALL_DATA;
  6373. tw32_f(WDMAC_MODE, val);
  6374. udelay(40);
  6375. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6376. u16 pcix_cmd;
  6377. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6378. &pcix_cmd);
  6379. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6380. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6381. pcix_cmd |= PCI_X_CMD_READ_2K;
  6382. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6383. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6384. pcix_cmd |= PCI_X_CMD_READ_2K;
  6385. }
  6386. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6387. pcix_cmd);
  6388. }
  6389. tw32_f(RDMAC_MODE, rdmac_mode);
  6390. udelay(40);
  6391. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6392. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6393. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6395. tw32(SNDDATAC_MODE,
  6396. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6397. else
  6398. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6399. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6400. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6401. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6402. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6403. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6404. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6405. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6406. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6407. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6408. tw32(SNDBDI_MODE, val);
  6409. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6410. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6411. err = tg3_load_5701_a0_firmware_fix(tp);
  6412. if (err)
  6413. return err;
  6414. }
  6415. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6416. err = tg3_load_tso_firmware(tp);
  6417. if (err)
  6418. return err;
  6419. }
  6420. tp->tx_mode = TX_MODE_ENABLE;
  6421. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6422. udelay(100);
  6423. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6424. u32 reg = MAC_RSS_INDIR_TBL_0;
  6425. u8 *ent = (u8 *)&val;
  6426. /* Setup the indirection table */
  6427. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6428. int idx = i % sizeof(val);
  6429. ent[idx] = i % (tp->irq_cnt - 1);
  6430. if (idx == sizeof(val) - 1) {
  6431. tw32(reg, val);
  6432. reg += 4;
  6433. }
  6434. }
  6435. /* Setup the "secret" hash key. */
  6436. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6437. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6438. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6439. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6440. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6441. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6442. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6443. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6444. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6445. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6446. }
  6447. tp->rx_mode = RX_MODE_ENABLE;
  6448. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6449. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6450. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6451. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6452. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6453. RX_MODE_RSS_IPV6_HASH_EN |
  6454. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6455. RX_MODE_RSS_IPV4_HASH_EN |
  6456. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6457. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6458. udelay(10);
  6459. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6460. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6461. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6462. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6463. udelay(10);
  6464. }
  6465. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6466. udelay(10);
  6467. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6468. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6469. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6470. /* Set drive transmission level to 1.2V */
  6471. /* only if the signal pre-emphasis bit is not set */
  6472. val = tr32(MAC_SERDES_CFG);
  6473. val &= 0xfffff000;
  6474. val |= 0x880;
  6475. tw32(MAC_SERDES_CFG, val);
  6476. }
  6477. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6478. tw32(MAC_SERDES_CFG, 0x616000);
  6479. }
  6480. /* Prevent chip from dropping frames when flow control
  6481. * is enabled.
  6482. */
  6483. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6485. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6486. /* Use hardware link auto-negotiation */
  6487. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6488. }
  6489. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6490. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6491. u32 tmp;
  6492. tmp = tr32(SERDES_RX_CTRL);
  6493. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6494. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6495. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6496. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6497. }
  6498. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6499. if (tp->link_config.phy_is_low_power) {
  6500. tp->link_config.phy_is_low_power = 0;
  6501. tp->link_config.speed = tp->link_config.orig_speed;
  6502. tp->link_config.duplex = tp->link_config.orig_duplex;
  6503. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6504. }
  6505. err = tg3_setup_phy(tp, 0);
  6506. if (err)
  6507. return err;
  6508. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6509. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6510. u32 tmp;
  6511. /* Clear CRC stats. */
  6512. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6513. tg3_writephy(tp, MII_TG3_TEST1,
  6514. tmp | MII_TG3_TEST1_CRC_EN);
  6515. tg3_readphy(tp, 0x14, &tmp);
  6516. }
  6517. }
  6518. }
  6519. __tg3_set_rx_mode(tp->dev);
  6520. /* Initialize receive rules. */
  6521. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6522. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6523. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6524. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6525. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6526. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6527. limit = 8;
  6528. else
  6529. limit = 16;
  6530. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6531. limit -= 4;
  6532. switch (limit) {
  6533. case 16:
  6534. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6535. case 15:
  6536. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6537. case 14:
  6538. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6539. case 13:
  6540. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6541. case 12:
  6542. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6543. case 11:
  6544. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6545. case 10:
  6546. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6547. case 9:
  6548. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6549. case 8:
  6550. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6551. case 7:
  6552. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6553. case 6:
  6554. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6555. case 5:
  6556. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6557. case 4:
  6558. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6559. case 3:
  6560. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6561. case 2:
  6562. case 1:
  6563. default:
  6564. break;
  6565. }
  6566. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6567. /* Write our heartbeat update interval to APE. */
  6568. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6569. APE_HOST_HEARTBEAT_INT_DISABLE);
  6570. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6571. return 0;
  6572. }
  6573. /* Called at device open time to get the chip ready for
  6574. * packet processing. Invoked with tp->lock held.
  6575. */
  6576. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6577. {
  6578. tg3_switch_clocks(tp);
  6579. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6580. return tg3_reset_hw(tp, reset_phy);
  6581. }
  6582. #define TG3_STAT_ADD32(PSTAT, REG) \
  6583. do { u32 __val = tr32(REG); \
  6584. (PSTAT)->low += __val; \
  6585. if ((PSTAT)->low < __val) \
  6586. (PSTAT)->high += 1; \
  6587. } while (0)
  6588. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6589. {
  6590. struct tg3_hw_stats *sp = tp->hw_stats;
  6591. if (!netif_carrier_ok(tp->dev))
  6592. return;
  6593. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6594. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6595. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6596. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6597. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6598. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6599. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6600. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6601. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6602. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6603. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6604. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6605. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6606. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6607. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6608. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6609. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6610. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6611. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6612. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6613. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6614. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6615. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6616. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6617. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6618. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6619. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6620. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6621. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6622. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6623. }
  6624. static void tg3_timer(unsigned long __opaque)
  6625. {
  6626. struct tg3 *tp = (struct tg3 *) __opaque;
  6627. if (tp->irq_sync)
  6628. goto restart_timer;
  6629. spin_lock(&tp->lock);
  6630. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6631. /* All of this garbage is because when using non-tagged
  6632. * IRQ status the mailbox/status_block protocol the chip
  6633. * uses with the cpu is race prone.
  6634. */
  6635. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6636. tw32(GRC_LOCAL_CTRL,
  6637. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6638. } else {
  6639. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6640. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6641. }
  6642. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6643. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6644. spin_unlock(&tp->lock);
  6645. schedule_work(&tp->reset_task);
  6646. return;
  6647. }
  6648. }
  6649. /* This part only runs once per second. */
  6650. if (!--tp->timer_counter) {
  6651. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6652. tg3_periodic_fetch_stats(tp);
  6653. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6654. u32 mac_stat;
  6655. int phy_event;
  6656. mac_stat = tr32(MAC_STATUS);
  6657. phy_event = 0;
  6658. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6659. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6660. phy_event = 1;
  6661. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6662. phy_event = 1;
  6663. if (phy_event)
  6664. tg3_setup_phy(tp, 0);
  6665. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6666. u32 mac_stat = tr32(MAC_STATUS);
  6667. int need_setup = 0;
  6668. if (netif_carrier_ok(tp->dev) &&
  6669. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6670. need_setup = 1;
  6671. }
  6672. if (! netif_carrier_ok(tp->dev) &&
  6673. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6674. MAC_STATUS_SIGNAL_DET))) {
  6675. need_setup = 1;
  6676. }
  6677. if (need_setup) {
  6678. if (!tp->serdes_counter) {
  6679. tw32_f(MAC_MODE,
  6680. (tp->mac_mode &
  6681. ~MAC_MODE_PORT_MODE_MASK));
  6682. udelay(40);
  6683. tw32_f(MAC_MODE, tp->mac_mode);
  6684. udelay(40);
  6685. }
  6686. tg3_setup_phy(tp, 0);
  6687. }
  6688. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6689. tg3_serdes_parallel_detect(tp);
  6690. tp->timer_counter = tp->timer_multiplier;
  6691. }
  6692. /* Heartbeat is only sent once every 2 seconds.
  6693. *
  6694. * The heartbeat is to tell the ASF firmware that the host
  6695. * driver is still alive. In the event that the OS crashes,
  6696. * ASF needs to reset the hardware to free up the FIFO space
  6697. * that may be filled with rx packets destined for the host.
  6698. * If the FIFO is full, ASF will no longer function properly.
  6699. *
  6700. * Unintended resets have been reported on real time kernels
  6701. * where the timer doesn't run on time. Netpoll will also have
  6702. * same problem.
  6703. *
  6704. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6705. * to check the ring condition when the heartbeat is expiring
  6706. * before doing the reset. This will prevent most unintended
  6707. * resets.
  6708. */
  6709. if (!--tp->asf_counter) {
  6710. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6711. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6712. tg3_wait_for_event_ack(tp);
  6713. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6714. FWCMD_NICDRV_ALIVE3);
  6715. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6716. /* 5 seconds timeout */
  6717. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6718. tg3_generate_fw_event(tp);
  6719. }
  6720. tp->asf_counter = tp->asf_multiplier;
  6721. }
  6722. spin_unlock(&tp->lock);
  6723. restart_timer:
  6724. tp->timer.expires = jiffies + tp->timer_offset;
  6725. add_timer(&tp->timer);
  6726. }
  6727. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6728. {
  6729. irq_handler_t fn;
  6730. unsigned long flags;
  6731. char *name;
  6732. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6733. if (tp->irq_cnt == 1)
  6734. name = tp->dev->name;
  6735. else {
  6736. name = &tnapi->irq_lbl[0];
  6737. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6738. name[IFNAMSIZ-1] = 0;
  6739. }
  6740. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6741. fn = tg3_msi;
  6742. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6743. fn = tg3_msi_1shot;
  6744. flags = IRQF_SAMPLE_RANDOM;
  6745. } else {
  6746. fn = tg3_interrupt;
  6747. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6748. fn = tg3_interrupt_tagged;
  6749. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6750. }
  6751. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6752. }
  6753. static int tg3_test_interrupt(struct tg3 *tp)
  6754. {
  6755. struct tg3_napi *tnapi = &tp->napi[0];
  6756. struct net_device *dev = tp->dev;
  6757. int err, i, intr_ok = 0;
  6758. u32 val;
  6759. if (!netif_running(dev))
  6760. return -ENODEV;
  6761. tg3_disable_ints(tp);
  6762. free_irq(tnapi->irq_vec, tnapi);
  6763. /*
  6764. * Turn off MSI one shot mode. Otherwise this test has no
  6765. * observable way to know whether the interrupt was delivered.
  6766. */
  6767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6768. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6769. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6770. tw32(MSGINT_MODE, val);
  6771. }
  6772. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6773. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6774. if (err)
  6775. return err;
  6776. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6777. tg3_enable_ints(tp);
  6778. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6779. tnapi->coal_now);
  6780. for (i = 0; i < 5; i++) {
  6781. u32 int_mbox, misc_host_ctrl;
  6782. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6783. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6784. if ((int_mbox != 0) ||
  6785. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6786. intr_ok = 1;
  6787. break;
  6788. }
  6789. msleep(10);
  6790. }
  6791. tg3_disable_ints(tp);
  6792. free_irq(tnapi->irq_vec, tnapi);
  6793. err = tg3_request_irq(tp, 0);
  6794. if (err)
  6795. return err;
  6796. if (intr_ok) {
  6797. /* Reenable MSI one shot mode. */
  6798. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6799. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6800. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6801. tw32(MSGINT_MODE, val);
  6802. }
  6803. return 0;
  6804. }
  6805. return -EIO;
  6806. }
  6807. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6808. * successfully restored
  6809. */
  6810. static int tg3_test_msi(struct tg3 *tp)
  6811. {
  6812. int err;
  6813. u16 pci_cmd;
  6814. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6815. return 0;
  6816. /* Turn off SERR reporting in case MSI terminates with Master
  6817. * Abort.
  6818. */
  6819. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6820. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6821. pci_cmd & ~PCI_COMMAND_SERR);
  6822. err = tg3_test_interrupt(tp);
  6823. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6824. if (!err)
  6825. return 0;
  6826. /* other failures */
  6827. if (err != -EIO)
  6828. return err;
  6829. /* MSI test failed, go back to INTx mode */
  6830. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6831. "switching to INTx mode. Please report this failure to "
  6832. "the PCI maintainer and include system chipset information.\n",
  6833. tp->dev->name);
  6834. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6835. pci_disable_msi(tp->pdev);
  6836. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6837. err = tg3_request_irq(tp, 0);
  6838. if (err)
  6839. return err;
  6840. /* Need to reset the chip because the MSI cycle may have terminated
  6841. * with Master Abort.
  6842. */
  6843. tg3_full_lock(tp, 1);
  6844. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6845. err = tg3_init_hw(tp, 1);
  6846. tg3_full_unlock(tp);
  6847. if (err)
  6848. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6849. return err;
  6850. }
  6851. static int tg3_request_firmware(struct tg3 *tp)
  6852. {
  6853. const __be32 *fw_data;
  6854. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6855. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6856. tp->dev->name, tp->fw_needed);
  6857. return -ENOENT;
  6858. }
  6859. fw_data = (void *)tp->fw->data;
  6860. /* Firmware blob starts with version numbers, followed by
  6861. * start address and _full_ length including BSS sections
  6862. * (which must be longer than the actual data, of course
  6863. */
  6864. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6865. if (tp->fw_len < (tp->fw->size - 12)) {
  6866. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6867. tp->dev->name, tp->fw_len, tp->fw_needed);
  6868. release_firmware(tp->fw);
  6869. tp->fw = NULL;
  6870. return -EINVAL;
  6871. }
  6872. /* We no longer need firmware; we have it. */
  6873. tp->fw_needed = NULL;
  6874. return 0;
  6875. }
  6876. static bool tg3_enable_msix(struct tg3 *tp)
  6877. {
  6878. int i, rc, cpus = num_online_cpus();
  6879. struct msix_entry msix_ent[tp->irq_max];
  6880. if (cpus == 1)
  6881. /* Just fallback to the simpler MSI mode. */
  6882. return false;
  6883. /*
  6884. * We want as many rx rings enabled as there are cpus.
  6885. * The first MSIX vector only deals with link interrupts, etc,
  6886. * so we add one to the number of vectors we are requesting.
  6887. */
  6888. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6889. for (i = 0; i < tp->irq_max; i++) {
  6890. msix_ent[i].entry = i;
  6891. msix_ent[i].vector = 0;
  6892. }
  6893. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6894. if (rc != 0) {
  6895. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6896. return false;
  6897. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6898. return false;
  6899. printk(KERN_NOTICE
  6900. "%s: Requested %d MSI-X vectors, received %d\n",
  6901. tp->dev->name, tp->irq_cnt, rc);
  6902. tp->irq_cnt = rc;
  6903. }
  6904. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6905. for (i = 0; i < tp->irq_max; i++)
  6906. tp->napi[i].irq_vec = msix_ent[i].vector;
  6907. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6908. return true;
  6909. }
  6910. static void tg3_ints_init(struct tg3 *tp)
  6911. {
  6912. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6913. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6914. /* All MSI supporting chips should support tagged
  6915. * status. Assert that this is the case.
  6916. */
  6917. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6918. "Not using MSI.\n", tp->dev->name);
  6919. goto defcfg;
  6920. }
  6921. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6922. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6923. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6924. pci_enable_msi(tp->pdev) == 0)
  6925. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6926. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6927. u32 msi_mode = tr32(MSGINT_MODE);
  6928. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6929. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6930. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6931. }
  6932. defcfg:
  6933. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6934. tp->irq_cnt = 1;
  6935. tp->napi[0].irq_vec = tp->pdev->irq;
  6936. tp->dev->real_num_tx_queues = 1;
  6937. }
  6938. }
  6939. static void tg3_ints_fini(struct tg3 *tp)
  6940. {
  6941. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6942. pci_disable_msix(tp->pdev);
  6943. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6944. pci_disable_msi(tp->pdev);
  6945. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6946. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6947. }
  6948. static int tg3_open(struct net_device *dev)
  6949. {
  6950. struct tg3 *tp = netdev_priv(dev);
  6951. int i, err;
  6952. if (tp->fw_needed) {
  6953. err = tg3_request_firmware(tp);
  6954. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6955. if (err)
  6956. return err;
  6957. } else if (err) {
  6958. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6959. tp->dev->name);
  6960. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6961. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6962. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6963. tp->dev->name);
  6964. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6965. }
  6966. }
  6967. netif_carrier_off(tp->dev);
  6968. err = tg3_set_power_state(tp, PCI_D0);
  6969. if (err)
  6970. return err;
  6971. tg3_full_lock(tp, 0);
  6972. tg3_disable_ints(tp);
  6973. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6974. tg3_full_unlock(tp);
  6975. /*
  6976. * Setup interrupts first so we know how
  6977. * many NAPI resources to allocate
  6978. */
  6979. tg3_ints_init(tp);
  6980. /* The placement of this call is tied
  6981. * to the setup and use of Host TX descriptors.
  6982. */
  6983. err = tg3_alloc_consistent(tp);
  6984. if (err)
  6985. goto err_out1;
  6986. tg3_napi_enable(tp);
  6987. for (i = 0; i < tp->irq_cnt; i++) {
  6988. struct tg3_napi *tnapi = &tp->napi[i];
  6989. err = tg3_request_irq(tp, i);
  6990. if (err) {
  6991. for (i--; i >= 0; i--)
  6992. free_irq(tnapi->irq_vec, tnapi);
  6993. break;
  6994. }
  6995. }
  6996. if (err)
  6997. goto err_out2;
  6998. tg3_full_lock(tp, 0);
  6999. err = tg3_init_hw(tp, 1);
  7000. if (err) {
  7001. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7002. tg3_free_rings(tp);
  7003. } else {
  7004. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7005. tp->timer_offset = HZ;
  7006. else
  7007. tp->timer_offset = HZ / 10;
  7008. BUG_ON(tp->timer_offset > HZ);
  7009. tp->timer_counter = tp->timer_multiplier =
  7010. (HZ / tp->timer_offset);
  7011. tp->asf_counter = tp->asf_multiplier =
  7012. ((HZ / tp->timer_offset) * 2);
  7013. init_timer(&tp->timer);
  7014. tp->timer.expires = jiffies + tp->timer_offset;
  7015. tp->timer.data = (unsigned long) tp;
  7016. tp->timer.function = tg3_timer;
  7017. }
  7018. tg3_full_unlock(tp);
  7019. if (err)
  7020. goto err_out3;
  7021. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7022. err = tg3_test_msi(tp);
  7023. if (err) {
  7024. tg3_full_lock(tp, 0);
  7025. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7026. tg3_free_rings(tp);
  7027. tg3_full_unlock(tp);
  7028. goto err_out2;
  7029. }
  7030. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7031. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7032. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7033. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7034. tw32(PCIE_TRANSACTION_CFG,
  7035. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7036. }
  7037. }
  7038. tg3_phy_start(tp);
  7039. tg3_full_lock(tp, 0);
  7040. add_timer(&tp->timer);
  7041. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7042. tg3_enable_ints(tp);
  7043. tg3_full_unlock(tp);
  7044. netif_tx_start_all_queues(dev);
  7045. return 0;
  7046. err_out3:
  7047. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7048. struct tg3_napi *tnapi = &tp->napi[i];
  7049. free_irq(tnapi->irq_vec, tnapi);
  7050. }
  7051. err_out2:
  7052. tg3_napi_disable(tp);
  7053. tg3_free_consistent(tp);
  7054. err_out1:
  7055. tg3_ints_fini(tp);
  7056. return err;
  7057. }
  7058. #if 0
  7059. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7060. {
  7061. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7062. u16 val16;
  7063. int i;
  7064. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7065. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7066. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7067. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7068. val16, val32);
  7069. /* MAC block */
  7070. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7071. tr32(MAC_MODE), tr32(MAC_STATUS));
  7072. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7073. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7074. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7075. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7076. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7077. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7078. /* Send data initiator control block */
  7079. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7080. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7081. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7082. tr32(SNDDATAI_STATSCTRL));
  7083. /* Send data completion control block */
  7084. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7085. /* Send BD ring selector block */
  7086. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7087. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7088. /* Send BD initiator control block */
  7089. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7090. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7091. /* Send BD completion control block */
  7092. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7093. /* Receive list placement control block */
  7094. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7095. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7096. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7097. tr32(RCVLPC_STATSCTRL));
  7098. /* Receive data and receive BD initiator control block */
  7099. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7100. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7101. /* Receive data completion control block */
  7102. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7103. tr32(RCVDCC_MODE));
  7104. /* Receive BD initiator control block */
  7105. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7106. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7107. /* Receive BD completion control block */
  7108. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7109. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7110. /* Receive list selector control block */
  7111. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7112. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7113. /* Mbuf cluster free block */
  7114. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7115. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7116. /* Host coalescing control block */
  7117. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7118. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7119. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7120. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7121. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7122. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7123. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7124. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7125. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7126. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7127. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7128. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7129. /* Memory arbiter control block */
  7130. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7131. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7132. /* Buffer manager control block */
  7133. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7134. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7135. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7136. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7137. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7138. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7139. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7140. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7141. /* Read DMA control block */
  7142. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7143. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7144. /* Write DMA control block */
  7145. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7146. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7147. /* DMA completion block */
  7148. printk("DEBUG: DMAC_MODE[%08x]\n",
  7149. tr32(DMAC_MODE));
  7150. /* GRC block */
  7151. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7152. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7153. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7154. tr32(GRC_LOCAL_CTRL));
  7155. /* TG3_BDINFOs */
  7156. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7157. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7158. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7159. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7160. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7161. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7162. tr32(RCVDBDI_STD_BD + 0x0),
  7163. tr32(RCVDBDI_STD_BD + 0x4),
  7164. tr32(RCVDBDI_STD_BD + 0x8),
  7165. tr32(RCVDBDI_STD_BD + 0xc));
  7166. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7167. tr32(RCVDBDI_MINI_BD + 0x0),
  7168. tr32(RCVDBDI_MINI_BD + 0x4),
  7169. tr32(RCVDBDI_MINI_BD + 0x8),
  7170. tr32(RCVDBDI_MINI_BD + 0xc));
  7171. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7172. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7173. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7174. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7175. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7176. val32, val32_2, val32_3, val32_4);
  7177. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7178. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7179. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7180. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7181. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7182. val32, val32_2, val32_3, val32_4);
  7183. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7184. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7185. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7186. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7187. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7188. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7189. val32, val32_2, val32_3, val32_4, val32_5);
  7190. /* SW status block */
  7191. printk(KERN_DEBUG
  7192. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7193. sblk->status,
  7194. sblk->status_tag,
  7195. sblk->rx_jumbo_consumer,
  7196. sblk->rx_consumer,
  7197. sblk->rx_mini_consumer,
  7198. sblk->idx[0].rx_producer,
  7199. sblk->idx[0].tx_consumer);
  7200. /* SW statistics block */
  7201. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7202. ((u32 *)tp->hw_stats)[0],
  7203. ((u32 *)tp->hw_stats)[1],
  7204. ((u32 *)tp->hw_stats)[2],
  7205. ((u32 *)tp->hw_stats)[3]);
  7206. /* Mailboxes */
  7207. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7208. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7209. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7210. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7211. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7212. /* NIC side send descriptors. */
  7213. for (i = 0; i < 6; i++) {
  7214. unsigned long txd;
  7215. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7216. + (i * sizeof(struct tg3_tx_buffer_desc));
  7217. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7218. i,
  7219. readl(txd + 0x0), readl(txd + 0x4),
  7220. readl(txd + 0x8), readl(txd + 0xc));
  7221. }
  7222. /* NIC side RX descriptors. */
  7223. for (i = 0; i < 6; i++) {
  7224. unsigned long rxd;
  7225. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7226. + (i * sizeof(struct tg3_rx_buffer_desc));
  7227. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7228. i,
  7229. readl(rxd + 0x0), readl(rxd + 0x4),
  7230. readl(rxd + 0x8), readl(rxd + 0xc));
  7231. rxd += (4 * sizeof(u32));
  7232. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7233. i,
  7234. readl(rxd + 0x0), readl(rxd + 0x4),
  7235. readl(rxd + 0x8), readl(rxd + 0xc));
  7236. }
  7237. for (i = 0; i < 6; i++) {
  7238. unsigned long rxd;
  7239. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7240. + (i * sizeof(struct tg3_rx_buffer_desc));
  7241. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7242. i,
  7243. readl(rxd + 0x0), readl(rxd + 0x4),
  7244. readl(rxd + 0x8), readl(rxd + 0xc));
  7245. rxd += (4 * sizeof(u32));
  7246. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7247. i,
  7248. readl(rxd + 0x0), readl(rxd + 0x4),
  7249. readl(rxd + 0x8), readl(rxd + 0xc));
  7250. }
  7251. }
  7252. #endif
  7253. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7254. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7255. static int tg3_close(struct net_device *dev)
  7256. {
  7257. int i;
  7258. struct tg3 *tp = netdev_priv(dev);
  7259. tg3_napi_disable(tp);
  7260. cancel_work_sync(&tp->reset_task);
  7261. netif_tx_stop_all_queues(dev);
  7262. del_timer_sync(&tp->timer);
  7263. tg3_phy_stop(tp);
  7264. tg3_full_lock(tp, 1);
  7265. #if 0
  7266. tg3_dump_state(tp);
  7267. #endif
  7268. tg3_disable_ints(tp);
  7269. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7270. tg3_free_rings(tp);
  7271. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7272. tg3_full_unlock(tp);
  7273. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7274. struct tg3_napi *tnapi = &tp->napi[i];
  7275. free_irq(tnapi->irq_vec, tnapi);
  7276. }
  7277. tg3_ints_fini(tp);
  7278. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7279. sizeof(tp->net_stats_prev));
  7280. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7281. sizeof(tp->estats_prev));
  7282. tg3_free_consistent(tp);
  7283. tg3_set_power_state(tp, PCI_D3hot);
  7284. netif_carrier_off(tp->dev);
  7285. return 0;
  7286. }
  7287. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7288. {
  7289. unsigned long ret;
  7290. #if (BITS_PER_LONG == 32)
  7291. ret = val->low;
  7292. #else
  7293. ret = ((u64)val->high << 32) | ((u64)val->low);
  7294. #endif
  7295. return ret;
  7296. }
  7297. static inline u64 get_estat64(tg3_stat64_t *val)
  7298. {
  7299. return ((u64)val->high << 32) | ((u64)val->low);
  7300. }
  7301. static unsigned long calc_crc_errors(struct tg3 *tp)
  7302. {
  7303. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7304. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7305. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7307. u32 val;
  7308. spin_lock_bh(&tp->lock);
  7309. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7310. tg3_writephy(tp, MII_TG3_TEST1,
  7311. val | MII_TG3_TEST1_CRC_EN);
  7312. tg3_readphy(tp, 0x14, &val);
  7313. } else
  7314. val = 0;
  7315. spin_unlock_bh(&tp->lock);
  7316. tp->phy_crc_errors += val;
  7317. return tp->phy_crc_errors;
  7318. }
  7319. return get_stat64(&hw_stats->rx_fcs_errors);
  7320. }
  7321. #define ESTAT_ADD(member) \
  7322. estats->member = old_estats->member + \
  7323. get_estat64(&hw_stats->member)
  7324. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7325. {
  7326. struct tg3_ethtool_stats *estats = &tp->estats;
  7327. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7328. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7329. if (!hw_stats)
  7330. return old_estats;
  7331. ESTAT_ADD(rx_octets);
  7332. ESTAT_ADD(rx_fragments);
  7333. ESTAT_ADD(rx_ucast_packets);
  7334. ESTAT_ADD(rx_mcast_packets);
  7335. ESTAT_ADD(rx_bcast_packets);
  7336. ESTAT_ADD(rx_fcs_errors);
  7337. ESTAT_ADD(rx_align_errors);
  7338. ESTAT_ADD(rx_xon_pause_rcvd);
  7339. ESTAT_ADD(rx_xoff_pause_rcvd);
  7340. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7341. ESTAT_ADD(rx_xoff_entered);
  7342. ESTAT_ADD(rx_frame_too_long_errors);
  7343. ESTAT_ADD(rx_jabbers);
  7344. ESTAT_ADD(rx_undersize_packets);
  7345. ESTAT_ADD(rx_in_length_errors);
  7346. ESTAT_ADD(rx_out_length_errors);
  7347. ESTAT_ADD(rx_64_or_less_octet_packets);
  7348. ESTAT_ADD(rx_65_to_127_octet_packets);
  7349. ESTAT_ADD(rx_128_to_255_octet_packets);
  7350. ESTAT_ADD(rx_256_to_511_octet_packets);
  7351. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7352. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7353. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7354. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7355. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7356. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7357. ESTAT_ADD(tx_octets);
  7358. ESTAT_ADD(tx_collisions);
  7359. ESTAT_ADD(tx_xon_sent);
  7360. ESTAT_ADD(tx_xoff_sent);
  7361. ESTAT_ADD(tx_flow_control);
  7362. ESTAT_ADD(tx_mac_errors);
  7363. ESTAT_ADD(tx_single_collisions);
  7364. ESTAT_ADD(tx_mult_collisions);
  7365. ESTAT_ADD(tx_deferred);
  7366. ESTAT_ADD(tx_excessive_collisions);
  7367. ESTAT_ADD(tx_late_collisions);
  7368. ESTAT_ADD(tx_collide_2times);
  7369. ESTAT_ADD(tx_collide_3times);
  7370. ESTAT_ADD(tx_collide_4times);
  7371. ESTAT_ADD(tx_collide_5times);
  7372. ESTAT_ADD(tx_collide_6times);
  7373. ESTAT_ADD(tx_collide_7times);
  7374. ESTAT_ADD(tx_collide_8times);
  7375. ESTAT_ADD(tx_collide_9times);
  7376. ESTAT_ADD(tx_collide_10times);
  7377. ESTAT_ADD(tx_collide_11times);
  7378. ESTAT_ADD(tx_collide_12times);
  7379. ESTAT_ADD(tx_collide_13times);
  7380. ESTAT_ADD(tx_collide_14times);
  7381. ESTAT_ADD(tx_collide_15times);
  7382. ESTAT_ADD(tx_ucast_packets);
  7383. ESTAT_ADD(tx_mcast_packets);
  7384. ESTAT_ADD(tx_bcast_packets);
  7385. ESTAT_ADD(tx_carrier_sense_errors);
  7386. ESTAT_ADD(tx_discards);
  7387. ESTAT_ADD(tx_errors);
  7388. ESTAT_ADD(dma_writeq_full);
  7389. ESTAT_ADD(dma_write_prioq_full);
  7390. ESTAT_ADD(rxbds_empty);
  7391. ESTAT_ADD(rx_discards);
  7392. ESTAT_ADD(rx_errors);
  7393. ESTAT_ADD(rx_threshold_hit);
  7394. ESTAT_ADD(dma_readq_full);
  7395. ESTAT_ADD(dma_read_prioq_full);
  7396. ESTAT_ADD(tx_comp_queue_full);
  7397. ESTAT_ADD(ring_set_send_prod_index);
  7398. ESTAT_ADD(ring_status_update);
  7399. ESTAT_ADD(nic_irqs);
  7400. ESTAT_ADD(nic_avoided_irqs);
  7401. ESTAT_ADD(nic_tx_threshold_hit);
  7402. return estats;
  7403. }
  7404. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7405. {
  7406. struct tg3 *tp = netdev_priv(dev);
  7407. struct net_device_stats *stats = &tp->net_stats;
  7408. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7409. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7410. if (!hw_stats)
  7411. return old_stats;
  7412. stats->rx_packets = old_stats->rx_packets +
  7413. get_stat64(&hw_stats->rx_ucast_packets) +
  7414. get_stat64(&hw_stats->rx_mcast_packets) +
  7415. get_stat64(&hw_stats->rx_bcast_packets);
  7416. stats->tx_packets = old_stats->tx_packets +
  7417. get_stat64(&hw_stats->tx_ucast_packets) +
  7418. get_stat64(&hw_stats->tx_mcast_packets) +
  7419. get_stat64(&hw_stats->tx_bcast_packets);
  7420. stats->rx_bytes = old_stats->rx_bytes +
  7421. get_stat64(&hw_stats->rx_octets);
  7422. stats->tx_bytes = old_stats->tx_bytes +
  7423. get_stat64(&hw_stats->tx_octets);
  7424. stats->rx_errors = old_stats->rx_errors +
  7425. get_stat64(&hw_stats->rx_errors);
  7426. stats->tx_errors = old_stats->tx_errors +
  7427. get_stat64(&hw_stats->tx_errors) +
  7428. get_stat64(&hw_stats->tx_mac_errors) +
  7429. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7430. get_stat64(&hw_stats->tx_discards);
  7431. stats->multicast = old_stats->multicast +
  7432. get_stat64(&hw_stats->rx_mcast_packets);
  7433. stats->collisions = old_stats->collisions +
  7434. get_stat64(&hw_stats->tx_collisions);
  7435. stats->rx_length_errors = old_stats->rx_length_errors +
  7436. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7437. get_stat64(&hw_stats->rx_undersize_packets);
  7438. stats->rx_over_errors = old_stats->rx_over_errors +
  7439. get_stat64(&hw_stats->rxbds_empty);
  7440. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7441. get_stat64(&hw_stats->rx_align_errors);
  7442. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7443. get_stat64(&hw_stats->tx_discards);
  7444. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7445. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7446. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7447. calc_crc_errors(tp);
  7448. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7449. get_stat64(&hw_stats->rx_discards);
  7450. return stats;
  7451. }
  7452. static inline u32 calc_crc(unsigned char *buf, int len)
  7453. {
  7454. u32 reg;
  7455. u32 tmp;
  7456. int j, k;
  7457. reg = 0xffffffff;
  7458. for (j = 0; j < len; j++) {
  7459. reg ^= buf[j];
  7460. for (k = 0; k < 8; k++) {
  7461. tmp = reg & 0x01;
  7462. reg >>= 1;
  7463. if (tmp) {
  7464. reg ^= 0xedb88320;
  7465. }
  7466. }
  7467. }
  7468. return ~reg;
  7469. }
  7470. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7471. {
  7472. /* accept or reject all multicast frames */
  7473. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7474. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7475. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7476. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7477. }
  7478. static void __tg3_set_rx_mode(struct net_device *dev)
  7479. {
  7480. struct tg3 *tp = netdev_priv(dev);
  7481. u32 rx_mode;
  7482. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7483. RX_MODE_KEEP_VLAN_TAG);
  7484. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7485. * flag clear.
  7486. */
  7487. #if TG3_VLAN_TAG_USED
  7488. if (!tp->vlgrp &&
  7489. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7490. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7491. #else
  7492. /* By definition, VLAN is disabled always in this
  7493. * case.
  7494. */
  7495. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7496. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7497. #endif
  7498. if (dev->flags & IFF_PROMISC) {
  7499. /* Promiscuous mode. */
  7500. rx_mode |= RX_MODE_PROMISC;
  7501. } else if (dev->flags & IFF_ALLMULTI) {
  7502. /* Accept all multicast. */
  7503. tg3_set_multi (tp, 1);
  7504. } else if (dev->mc_count < 1) {
  7505. /* Reject all multicast. */
  7506. tg3_set_multi (tp, 0);
  7507. } else {
  7508. /* Accept one or more multicast(s). */
  7509. struct dev_mc_list *mclist;
  7510. unsigned int i;
  7511. u32 mc_filter[4] = { 0, };
  7512. u32 regidx;
  7513. u32 bit;
  7514. u32 crc;
  7515. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7516. i++, mclist = mclist->next) {
  7517. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7518. bit = ~crc & 0x7f;
  7519. regidx = (bit & 0x60) >> 5;
  7520. bit &= 0x1f;
  7521. mc_filter[regidx] |= (1 << bit);
  7522. }
  7523. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7524. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7525. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7526. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7527. }
  7528. if (rx_mode != tp->rx_mode) {
  7529. tp->rx_mode = rx_mode;
  7530. tw32_f(MAC_RX_MODE, rx_mode);
  7531. udelay(10);
  7532. }
  7533. }
  7534. static void tg3_set_rx_mode(struct net_device *dev)
  7535. {
  7536. struct tg3 *tp = netdev_priv(dev);
  7537. if (!netif_running(dev))
  7538. return;
  7539. tg3_full_lock(tp, 0);
  7540. __tg3_set_rx_mode(dev);
  7541. tg3_full_unlock(tp);
  7542. }
  7543. #define TG3_REGDUMP_LEN (32 * 1024)
  7544. static int tg3_get_regs_len(struct net_device *dev)
  7545. {
  7546. return TG3_REGDUMP_LEN;
  7547. }
  7548. static void tg3_get_regs(struct net_device *dev,
  7549. struct ethtool_regs *regs, void *_p)
  7550. {
  7551. u32 *p = _p;
  7552. struct tg3 *tp = netdev_priv(dev);
  7553. u8 *orig_p = _p;
  7554. int i;
  7555. regs->version = 0;
  7556. memset(p, 0, TG3_REGDUMP_LEN);
  7557. if (tp->link_config.phy_is_low_power)
  7558. return;
  7559. tg3_full_lock(tp, 0);
  7560. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7561. #define GET_REG32_LOOP(base,len) \
  7562. do { p = (u32 *)(orig_p + (base)); \
  7563. for (i = 0; i < len; i += 4) \
  7564. __GET_REG32((base) + i); \
  7565. } while (0)
  7566. #define GET_REG32_1(reg) \
  7567. do { p = (u32 *)(orig_p + (reg)); \
  7568. __GET_REG32((reg)); \
  7569. } while (0)
  7570. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7571. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7572. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7573. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7574. GET_REG32_1(SNDDATAC_MODE);
  7575. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7576. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7577. GET_REG32_1(SNDBDC_MODE);
  7578. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7579. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7580. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7581. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7582. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7583. GET_REG32_1(RCVDCC_MODE);
  7584. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7585. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7586. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7587. GET_REG32_1(MBFREE_MODE);
  7588. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7589. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7590. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7591. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7592. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7593. GET_REG32_1(RX_CPU_MODE);
  7594. GET_REG32_1(RX_CPU_STATE);
  7595. GET_REG32_1(RX_CPU_PGMCTR);
  7596. GET_REG32_1(RX_CPU_HWBKPT);
  7597. GET_REG32_1(TX_CPU_MODE);
  7598. GET_REG32_1(TX_CPU_STATE);
  7599. GET_REG32_1(TX_CPU_PGMCTR);
  7600. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7601. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7602. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7603. GET_REG32_1(DMAC_MODE);
  7604. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7605. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7606. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7607. #undef __GET_REG32
  7608. #undef GET_REG32_LOOP
  7609. #undef GET_REG32_1
  7610. tg3_full_unlock(tp);
  7611. }
  7612. static int tg3_get_eeprom_len(struct net_device *dev)
  7613. {
  7614. struct tg3 *tp = netdev_priv(dev);
  7615. return tp->nvram_size;
  7616. }
  7617. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7618. {
  7619. struct tg3 *tp = netdev_priv(dev);
  7620. int ret;
  7621. u8 *pd;
  7622. u32 i, offset, len, b_offset, b_count;
  7623. __be32 val;
  7624. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7625. return -EINVAL;
  7626. if (tp->link_config.phy_is_low_power)
  7627. return -EAGAIN;
  7628. offset = eeprom->offset;
  7629. len = eeprom->len;
  7630. eeprom->len = 0;
  7631. eeprom->magic = TG3_EEPROM_MAGIC;
  7632. if (offset & 3) {
  7633. /* adjustments to start on required 4 byte boundary */
  7634. b_offset = offset & 3;
  7635. b_count = 4 - b_offset;
  7636. if (b_count > len) {
  7637. /* i.e. offset=1 len=2 */
  7638. b_count = len;
  7639. }
  7640. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7641. if (ret)
  7642. return ret;
  7643. memcpy(data, ((char*)&val) + b_offset, b_count);
  7644. len -= b_count;
  7645. offset += b_count;
  7646. eeprom->len += b_count;
  7647. }
  7648. /* read bytes upto the last 4 byte boundary */
  7649. pd = &data[eeprom->len];
  7650. for (i = 0; i < (len - (len & 3)); i += 4) {
  7651. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7652. if (ret) {
  7653. eeprom->len += i;
  7654. return ret;
  7655. }
  7656. memcpy(pd + i, &val, 4);
  7657. }
  7658. eeprom->len += i;
  7659. if (len & 3) {
  7660. /* read last bytes not ending on 4 byte boundary */
  7661. pd = &data[eeprom->len];
  7662. b_count = len & 3;
  7663. b_offset = offset + len - b_count;
  7664. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7665. if (ret)
  7666. return ret;
  7667. memcpy(pd, &val, b_count);
  7668. eeprom->len += b_count;
  7669. }
  7670. return 0;
  7671. }
  7672. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7673. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7674. {
  7675. struct tg3 *tp = netdev_priv(dev);
  7676. int ret;
  7677. u32 offset, len, b_offset, odd_len;
  7678. u8 *buf;
  7679. __be32 start, end;
  7680. if (tp->link_config.phy_is_low_power)
  7681. return -EAGAIN;
  7682. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7683. eeprom->magic != TG3_EEPROM_MAGIC)
  7684. return -EINVAL;
  7685. offset = eeprom->offset;
  7686. len = eeprom->len;
  7687. if ((b_offset = (offset & 3))) {
  7688. /* adjustments to start on required 4 byte boundary */
  7689. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7690. if (ret)
  7691. return ret;
  7692. len += b_offset;
  7693. offset &= ~3;
  7694. if (len < 4)
  7695. len = 4;
  7696. }
  7697. odd_len = 0;
  7698. if (len & 3) {
  7699. /* adjustments to end on required 4 byte boundary */
  7700. odd_len = 1;
  7701. len = (len + 3) & ~3;
  7702. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7703. if (ret)
  7704. return ret;
  7705. }
  7706. buf = data;
  7707. if (b_offset || odd_len) {
  7708. buf = kmalloc(len, GFP_KERNEL);
  7709. if (!buf)
  7710. return -ENOMEM;
  7711. if (b_offset)
  7712. memcpy(buf, &start, 4);
  7713. if (odd_len)
  7714. memcpy(buf+len-4, &end, 4);
  7715. memcpy(buf + b_offset, data, eeprom->len);
  7716. }
  7717. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7718. if (buf != data)
  7719. kfree(buf);
  7720. return ret;
  7721. }
  7722. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7723. {
  7724. struct tg3 *tp = netdev_priv(dev);
  7725. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7726. struct phy_device *phydev;
  7727. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7728. return -EAGAIN;
  7729. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7730. return phy_ethtool_gset(phydev, cmd);
  7731. }
  7732. cmd->supported = (SUPPORTED_Autoneg);
  7733. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7734. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7735. SUPPORTED_1000baseT_Full);
  7736. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7737. cmd->supported |= (SUPPORTED_100baseT_Half |
  7738. SUPPORTED_100baseT_Full |
  7739. SUPPORTED_10baseT_Half |
  7740. SUPPORTED_10baseT_Full |
  7741. SUPPORTED_TP);
  7742. cmd->port = PORT_TP;
  7743. } else {
  7744. cmd->supported |= SUPPORTED_FIBRE;
  7745. cmd->port = PORT_FIBRE;
  7746. }
  7747. cmd->advertising = tp->link_config.advertising;
  7748. if (netif_running(dev)) {
  7749. cmd->speed = tp->link_config.active_speed;
  7750. cmd->duplex = tp->link_config.active_duplex;
  7751. }
  7752. cmd->phy_address = tp->phy_addr;
  7753. cmd->transceiver = XCVR_INTERNAL;
  7754. cmd->autoneg = tp->link_config.autoneg;
  7755. cmd->maxtxpkt = 0;
  7756. cmd->maxrxpkt = 0;
  7757. return 0;
  7758. }
  7759. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7760. {
  7761. struct tg3 *tp = netdev_priv(dev);
  7762. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7763. struct phy_device *phydev;
  7764. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7765. return -EAGAIN;
  7766. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7767. return phy_ethtool_sset(phydev, cmd);
  7768. }
  7769. if (cmd->autoneg != AUTONEG_ENABLE &&
  7770. cmd->autoneg != AUTONEG_DISABLE)
  7771. return -EINVAL;
  7772. if (cmd->autoneg == AUTONEG_DISABLE &&
  7773. cmd->duplex != DUPLEX_FULL &&
  7774. cmd->duplex != DUPLEX_HALF)
  7775. return -EINVAL;
  7776. if (cmd->autoneg == AUTONEG_ENABLE) {
  7777. u32 mask = ADVERTISED_Autoneg |
  7778. ADVERTISED_Pause |
  7779. ADVERTISED_Asym_Pause;
  7780. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7781. mask |= ADVERTISED_1000baseT_Half |
  7782. ADVERTISED_1000baseT_Full;
  7783. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7784. mask |= ADVERTISED_100baseT_Half |
  7785. ADVERTISED_100baseT_Full |
  7786. ADVERTISED_10baseT_Half |
  7787. ADVERTISED_10baseT_Full |
  7788. ADVERTISED_TP;
  7789. else
  7790. mask |= ADVERTISED_FIBRE;
  7791. if (cmd->advertising & ~mask)
  7792. return -EINVAL;
  7793. mask &= (ADVERTISED_1000baseT_Half |
  7794. ADVERTISED_1000baseT_Full |
  7795. ADVERTISED_100baseT_Half |
  7796. ADVERTISED_100baseT_Full |
  7797. ADVERTISED_10baseT_Half |
  7798. ADVERTISED_10baseT_Full);
  7799. cmd->advertising &= mask;
  7800. } else {
  7801. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7802. if (cmd->speed != SPEED_1000)
  7803. return -EINVAL;
  7804. if (cmd->duplex != DUPLEX_FULL)
  7805. return -EINVAL;
  7806. } else {
  7807. if (cmd->speed != SPEED_100 &&
  7808. cmd->speed != SPEED_10)
  7809. return -EINVAL;
  7810. }
  7811. }
  7812. tg3_full_lock(tp, 0);
  7813. tp->link_config.autoneg = cmd->autoneg;
  7814. if (cmd->autoneg == AUTONEG_ENABLE) {
  7815. tp->link_config.advertising = (cmd->advertising |
  7816. ADVERTISED_Autoneg);
  7817. tp->link_config.speed = SPEED_INVALID;
  7818. tp->link_config.duplex = DUPLEX_INVALID;
  7819. } else {
  7820. tp->link_config.advertising = 0;
  7821. tp->link_config.speed = cmd->speed;
  7822. tp->link_config.duplex = cmd->duplex;
  7823. }
  7824. tp->link_config.orig_speed = tp->link_config.speed;
  7825. tp->link_config.orig_duplex = tp->link_config.duplex;
  7826. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7827. if (netif_running(dev))
  7828. tg3_setup_phy(tp, 1);
  7829. tg3_full_unlock(tp);
  7830. return 0;
  7831. }
  7832. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7833. {
  7834. struct tg3 *tp = netdev_priv(dev);
  7835. strcpy(info->driver, DRV_MODULE_NAME);
  7836. strcpy(info->version, DRV_MODULE_VERSION);
  7837. strcpy(info->fw_version, tp->fw_ver);
  7838. strcpy(info->bus_info, pci_name(tp->pdev));
  7839. }
  7840. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7841. {
  7842. struct tg3 *tp = netdev_priv(dev);
  7843. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7844. device_can_wakeup(&tp->pdev->dev))
  7845. wol->supported = WAKE_MAGIC;
  7846. else
  7847. wol->supported = 0;
  7848. wol->wolopts = 0;
  7849. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7850. device_can_wakeup(&tp->pdev->dev))
  7851. wol->wolopts = WAKE_MAGIC;
  7852. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7853. }
  7854. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7855. {
  7856. struct tg3 *tp = netdev_priv(dev);
  7857. struct device *dp = &tp->pdev->dev;
  7858. if (wol->wolopts & ~WAKE_MAGIC)
  7859. return -EINVAL;
  7860. if ((wol->wolopts & WAKE_MAGIC) &&
  7861. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7862. return -EINVAL;
  7863. spin_lock_bh(&tp->lock);
  7864. if (wol->wolopts & WAKE_MAGIC) {
  7865. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7866. device_set_wakeup_enable(dp, true);
  7867. } else {
  7868. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7869. device_set_wakeup_enable(dp, false);
  7870. }
  7871. spin_unlock_bh(&tp->lock);
  7872. return 0;
  7873. }
  7874. static u32 tg3_get_msglevel(struct net_device *dev)
  7875. {
  7876. struct tg3 *tp = netdev_priv(dev);
  7877. return tp->msg_enable;
  7878. }
  7879. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7880. {
  7881. struct tg3 *tp = netdev_priv(dev);
  7882. tp->msg_enable = value;
  7883. }
  7884. static int tg3_set_tso(struct net_device *dev, u32 value)
  7885. {
  7886. struct tg3 *tp = netdev_priv(dev);
  7887. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7888. if (value)
  7889. return -EINVAL;
  7890. return 0;
  7891. }
  7892. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7893. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7894. if (value) {
  7895. dev->features |= NETIF_F_TSO6;
  7896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7897. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7898. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7899. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7902. dev->features |= NETIF_F_TSO_ECN;
  7903. } else
  7904. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7905. }
  7906. return ethtool_op_set_tso(dev, value);
  7907. }
  7908. static int tg3_nway_reset(struct net_device *dev)
  7909. {
  7910. struct tg3 *tp = netdev_priv(dev);
  7911. int r;
  7912. if (!netif_running(dev))
  7913. return -EAGAIN;
  7914. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7915. return -EINVAL;
  7916. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7917. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7918. return -EAGAIN;
  7919. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7920. } else {
  7921. u32 bmcr;
  7922. spin_lock_bh(&tp->lock);
  7923. r = -EINVAL;
  7924. tg3_readphy(tp, MII_BMCR, &bmcr);
  7925. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7926. ((bmcr & BMCR_ANENABLE) ||
  7927. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7928. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7929. BMCR_ANENABLE);
  7930. r = 0;
  7931. }
  7932. spin_unlock_bh(&tp->lock);
  7933. }
  7934. return r;
  7935. }
  7936. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7937. {
  7938. struct tg3 *tp = netdev_priv(dev);
  7939. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7940. ering->rx_mini_max_pending = 0;
  7941. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7942. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7943. else
  7944. ering->rx_jumbo_max_pending = 0;
  7945. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7946. ering->rx_pending = tp->rx_pending;
  7947. ering->rx_mini_pending = 0;
  7948. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7949. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7950. else
  7951. ering->rx_jumbo_pending = 0;
  7952. ering->tx_pending = tp->napi[0].tx_pending;
  7953. }
  7954. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7955. {
  7956. struct tg3 *tp = netdev_priv(dev);
  7957. int i, irq_sync = 0, err = 0;
  7958. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7959. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7960. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7961. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7962. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7963. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7964. return -EINVAL;
  7965. if (netif_running(dev)) {
  7966. tg3_phy_stop(tp);
  7967. tg3_netif_stop(tp);
  7968. irq_sync = 1;
  7969. }
  7970. tg3_full_lock(tp, irq_sync);
  7971. tp->rx_pending = ering->rx_pending;
  7972. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7973. tp->rx_pending > 63)
  7974. tp->rx_pending = 63;
  7975. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7976. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7977. tp->napi[i].tx_pending = ering->tx_pending;
  7978. if (netif_running(dev)) {
  7979. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7980. err = tg3_restart_hw(tp, 1);
  7981. if (!err)
  7982. tg3_netif_start(tp);
  7983. }
  7984. tg3_full_unlock(tp);
  7985. if (irq_sync && !err)
  7986. tg3_phy_start(tp);
  7987. return err;
  7988. }
  7989. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7990. {
  7991. struct tg3 *tp = netdev_priv(dev);
  7992. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7993. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7994. epause->rx_pause = 1;
  7995. else
  7996. epause->rx_pause = 0;
  7997. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7998. epause->tx_pause = 1;
  7999. else
  8000. epause->tx_pause = 0;
  8001. }
  8002. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8003. {
  8004. struct tg3 *tp = netdev_priv(dev);
  8005. int err = 0;
  8006. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8007. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8008. return -EAGAIN;
  8009. if (epause->autoneg) {
  8010. u32 newadv;
  8011. struct phy_device *phydev;
  8012. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8013. if (epause->rx_pause) {
  8014. if (epause->tx_pause)
  8015. newadv = ADVERTISED_Pause;
  8016. else
  8017. newadv = ADVERTISED_Pause |
  8018. ADVERTISED_Asym_Pause;
  8019. } else if (epause->tx_pause) {
  8020. newadv = ADVERTISED_Asym_Pause;
  8021. } else
  8022. newadv = 0;
  8023. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8024. u32 oldadv = phydev->advertising &
  8025. (ADVERTISED_Pause |
  8026. ADVERTISED_Asym_Pause);
  8027. if (oldadv != newadv) {
  8028. phydev->advertising &=
  8029. ~(ADVERTISED_Pause |
  8030. ADVERTISED_Asym_Pause);
  8031. phydev->advertising |= newadv;
  8032. err = phy_start_aneg(phydev);
  8033. }
  8034. } else {
  8035. tp->link_config.advertising &=
  8036. ~(ADVERTISED_Pause |
  8037. ADVERTISED_Asym_Pause);
  8038. tp->link_config.advertising |= newadv;
  8039. }
  8040. } else {
  8041. if (epause->rx_pause)
  8042. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8043. else
  8044. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8045. if (epause->tx_pause)
  8046. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8047. else
  8048. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8049. if (netif_running(dev))
  8050. tg3_setup_flow_control(tp, 0, 0);
  8051. }
  8052. } else {
  8053. int irq_sync = 0;
  8054. if (netif_running(dev)) {
  8055. tg3_netif_stop(tp);
  8056. irq_sync = 1;
  8057. }
  8058. tg3_full_lock(tp, irq_sync);
  8059. if (epause->autoneg)
  8060. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8061. else
  8062. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8063. if (epause->rx_pause)
  8064. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8065. else
  8066. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8067. if (epause->tx_pause)
  8068. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8069. else
  8070. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8071. if (netif_running(dev)) {
  8072. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8073. err = tg3_restart_hw(tp, 1);
  8074. if (!err)
  8075. tg3_netif_start(tp);
  8076. }
  8077. tg3_full_unlock(tp);
  8078. }
  8079. return err;
  8080. }
  8081. static u32 tg3_get_rx_csum(struct net_device *dev)
  8082. {
  8083. struct tg3 *tp = netdev_priv(dev);
  8084. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8085. }
  8086. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8087. {
  8088. struct tg3 *tp = netdev_priv(dev);
  8089. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8090. if (data != 0)
  8091. return -EINVAL;
  8092. return 0;
  8093. }
  8094. spin_lock_bh(&tp->lock);
  8095. if (data)
  8096. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8097. else
  8098. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8099. spin_unlock_bh(&tp->lock);
  8100. return 0;
  8101. }
  8102. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8103. {
  8104. struct tg3 *tp = netdev_priv(dev);
  8105. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8106. if (data != 0)
  8107. return -EINVAL;
  8108. return 0;
  8109. }
  8110. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8111. ethtool_op_set_tx_ipv6_csum(dev, data);
  8112. else
  8113. ethtool_op_set_tx_csum(dev, data);
  8114. return 0;
  8115. }
  8116. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8117. {
  8118. switch (sset) {
  8119. case ETH_SS_TEST:
  8120. return TG3_NUM_TEST;
  8121. case ETH_SS_STATS:
  8122. return TG3_NUM_STATS;
  8123. default:
  8124. return -EOPNOTSUPP;
  8125. }
  8126. }
  8127. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8128. {
  8129. switch (stringset) {
  8130. case ETH_SS_STATS:
  8131. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8132. break;
  8133. case ETH_SS_TEST:
  8134. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8135. break;
  8136. default:
  8137. WARN_ON(1); /* we need a WARN() */
  8138. break;
  8139. }
  8140. }
  8141. static int tg3_phys_id(struct net_device *dev, u32 data)
  8142. {
  8143. struct tg3 *tp = netdev_priv(dev);
  8144. int i;
  8145. if (!netif_running(tp->dev))
  8146. return -EAGAIN;
  8147. if (data == 0)
  8148. data = UINT_MAX / 2;
  8149. for (i = 0; i < (data * 2); i++) {
  8150. if ((i % 2) == 0)
  8151. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8152. LED_CTRL_1000MBPS_ON |
  8153. LED_CTRL_100MBPS_ON |
  8154. LED_CTRL_10MBPS_ON |
  8155. LED_CTRL_TRAFFIC_OVERRIDE |
  8156. LED_CTRL_TRAFFIC_BLINK |
  8157. LED_CTRL_TRAFFIC_LED);
  8158. else
  8159. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8160. LED_CTRL_TRAFFIC_OVERRIDE);
  8161. if (msleep_interruptible(500))
  8162. break;
  8163. }
  8164. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8165. return 0;
  8166. }
  8167. static void tg3_get_ethtool_stats (struct net_device *dev,
  8168. struct ethtool_stats *estats, u64 *tmp_stats)
  8169. {
  8170. struct tg3 *tp = netdev_priv(dev);
  8171. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8172. }
  8173. #define NVRAM_TEST_SIZE 0x100
  8174. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8175. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8176. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8177. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8178. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8179. static int tg3_test_nvram(struct tg3 *tp)
  8180. {
  8181. u32 csum, magic;
  8182. __be32 *buf;
  8183. int i, j, k, err = 0, size;
  8184. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8185. return 0;
  8186. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8187. return -EIO;
  8188. if (magic == TG3_EEPROM_MAGIC)
  8189. size = NVRAM_TEST_SIZE;
  8190. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8191. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8192. TG3_EEPROM_SB_FORMAT_1) {
  8193. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8194. case TG3_EEPROM_SB_REVISION_0:
  8195. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8196. break;
  8197. case TG3_EEPROM_SB_REVISION_2:
  8198. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8199. break;
  8200. case TG3_EEPROM_SB_REVISION_3:
  8201. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8202. break;
  8203. default:
  8204. return 0;
  8205. }
  8206. } else
  8207. return 0;
  8208. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8209. size = NVRAM_SELFBOOT_HW_SIZE;
  8210. else
  8211. return -EIO;
  8212. buf = kmalloc(size, GFP_KERNEL);
  8213. if (buf == NULL)
  8214. return -ENOMEM;
  8215. err = -EIO;
  8216. for (i = 0, j = 0; i < size; i += 4, j++) {
  8217. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8218. if (err)
  8219. break;
  8220. }
  8221. if (i < size)
  8222. goto out;
  8223. /* Selfboot format */
  8224. magic = be32_to_cpu(buf[0]);
  8225. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8226. TG3_EEPROM_MAGIC_FW) {
  8227. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8228. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8229. TG3_EEPROM_SB_REVISION_2) {
  8230. /* For rev 2, the csum doesn't include the MBA. */
  8231. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8232. csum8 += buf8[i];
  8233. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8234. csum8 += buf8[i];
  8235. } else {
  8236. for (i = 0; i < size; i++)
  8237. csum8 += buf8[i];
  8238. }
  8239. if (csum8 == 0) {
  8240. err = 0;
  8241. goto out;
  8242. }
  8243. err = -EIO;
  8244. goto out;
  8245. }
  8246. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8247. TG3_EEPROM_MAGIC_HW) {
  8248. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8249. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8250. u8 *buf8 = (u8 *) buf;
  8251. /* Separate the parity bits and the data bytes. */
  8252. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8253. if ((i == 0) || (i == 8)) {
  8254. int l;
  8255. u8 msk;
  8256. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8257. parity[k++] = buf8[i] & msk;
  8258. i++;
  8259. }
  8260. else if (i == 16) {
  8261. int l;
  8262. u8 msk;
  8263. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8264. parity[k++] = buf8[i] & msk;
  8265. i++;
  8266. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8267. parity[k++] = buf8[i] & msk;
  8268. i++;
  8269. }
  8270. data[j++] = buf8[i];
  8271. }
  8272. err = -EIO;
  8273. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8274. u8 hw8 = hweight8(data[i]);
  8275. if ((hw8 & 0x1) && parity[i])
  8276. goto out;
  8277. else if (!(hw8 & 0x1) && !parity[i])
  8278. goto out;
  8279. }
  8280. err = 0;
  8281. goto out;
  8282. }
  8283. /* Bootstrap checksum at offset 0x10 */
  8284. csum = calc_crc((unsigned char *) buf, 0x10);
  8285. if (csum != be32_to_cpu(buf[0x10/4]))
  8286. goto out;
  8287. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8288. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8289. if (csum != be32_to_cpu(buf[0xfc/4]))
  8290. goto out;
  8291. err = 0;
  8292. out:
  8293. kfree(buf);
  8294. return err;
  8295. }
  8296. #define TG3_SERDES_TIMEOUT_SEC 2
  8297. #define TG3_COPPER_TIMEOUT_SEC 6
  8298. static int tg3_test_link(struct tg3 *tp)
  8299. {
  8300. int i, max;
  8301. if (!netif_running(tp->dev))
  8302. return -ENODEV;
  8303. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8304. max = TG3_SERDES_TIMEOUT_SEC;
  8305. else
  8306. max = TG3_COPPER_TIMEOUT_SEC;
  8307. for (i = 0; i < max; i++) {
  8308. if (netif_carrier_ok(tp->dev))
  8309. return 0;
  8310. if (msleep_interruptible(1000))
  8311. break;
  8312. }
  8313. return -EIO;
  8314. }
  8315. /* Only test the commonly used registers */
  8316. static int tg3_test_registers(struct tg3 *tp)
  8317. {
  8318. int i, is_5705, is_5750;
  8319. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8320. static struct {
  8321. u16 offset;
  8322. u16 flags;
  8323. #define TG3_FL_5705 0x1
  8324. #define TG3_FL_NOT_5705 0x2
  8325. #define TG3_FL_NOT_5788 0x4
  8326. #define TG3_FL_NOT_5750 0x8
  8327. u32 read_mask;
  8328. u32 write_mask;
  8329. } reg_tbl[] = {
  8330. /* MAC Control Registers */
  8331. { MAC_MODE, TG3_FL_NOT_5705,
  8332. 0x00000000, 0x00ef6f8c },
  8333. { MAC_MODE, TG3_FL_5705,
  8334. 0x00000000, 0x01ef6b8c },
  8335. { MAC_STATUS, TG3_FL_NOT_5705,
  8336. 0x03800107, 0x00000000 },
  8337. { MAC_STATUS, TG3_FL_5705,
  8338. 0x03800100, 0x00000000 },
  8339. { MAC_ADDR_0_HIGH, 0x0000,
  8340. 0x00000000, 0x0000ffff },
  8341. { MAC_ADDR_0_LOW, 0x0000,
  8342. 0x00000000, 0xffffffff },
  8343. { MAC_RX_MTU_SIZE, 0x0000,
  8344. 0x00000000, 0x0000ffff },
  8345. { MAC_TX_MODE, 0x0000,
  8346. 0x00000000, 0x00000070 },
  8347. { MAC_TX_LENGTHS, 0x0000,
  8348. 0x00000000, 0x00003fff },
  8349. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8350. 0x00000000, 0x000007fc },
  8351. { MAC_RX_MODE, TG3_FL_5705,
  8352. 0x00000000, 0x000007dc },
  8353. { MAC_HASH_REG_0, 0x0000,
  8354. 0x00000000, 0xffffffff },
  8355. { MAC_HASH_REG_1, 0x0000,
  8356. 0x00000000, 0xffffffff },
  8357. { MAC_HASH_REG_2, 0x0000,
  8358. 0x00000000, 0xffffffff },
  8359. { MAC_HASH_REG_3, 0x0000,
  8360. 0x00000000, 0xffffffff },
  8361. /* Receive Data and Receive BD Initiator Control Registers. */
  8362. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8363. 0x00000000, 0xffffffff },
  8364. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8365. 0x00000000, 0xffffffff },
  8366. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8367. 0x00000000, 0x00000003 },
  8368. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8369. 0x00000000, 0xffffffff },
  8370. { RCVDBDI_STD_BD+0, 0x0000,
  8371. 0x00000000, 0xffffffff },
  8372. { RCVDBDI_STD_BD+4, 0x0000,
  8373. 0x00000000, 0xffffffff },
  8374. { RCVDBDI_STD_BD+8, 0x0000,
  8375. 0x00000000, 0xffff0002 },
  8376. { RCVDBDI_STD_BD+0xc, 0x0000,
  8377. 0x00000000, 0xffffffff },
  8378. /* Receive BD Initiator Control Registers. */
  8379. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8380. 0x00000000, 0xffffffff },
  8381. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8382. 0x00000000, 0x000003ff },
  8383. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8384. 0x00000000, 0xffffffff },
  8385. /* Host Coalescing Control Registers. */
  8386. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8387. 0x00000000, 0x00000004 },
  8388. { HOSTCC_MODE, TG3_FL_5705,
  8389. 0x00000000, 0x000000f6 },
  8390. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8391. 0x00000000, 0xffffffff },
  8392. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8393. 0x00000000, 0x000003ff },
  8394. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8395. 0x00000000, 0xffffffff },
  8396. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8397. 0x00000000, 0x000003ff },
  8398. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8399. 0x00000000, 0xffffffff },
  8400. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8401. 0x00000000, 0x000000ff },
  8402. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8403. 0x00000000, 0xffffffff },
  8404. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8405. 0x00000000, 0x000000ff },
  8406. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8407. 0x00000000, 0xffffffff },
  8408. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8409. 0x00000000, 0xffffffff },
  8410. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8411. 0x00000000, 0xffffffff },
  8412. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8413. 0x00000000, 0x000000ff },
  8414. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8415. 0x00000000, 0xffffffff },
  8416. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8417. 0x00000000, 0x000000ff },
  8418. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8419. 0x00000000, 0xffffffff },
  8420. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8421. 0x00000000, 0xffffffff },
  8422. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8423. 0x00000000, 0xffffffff },
  8424. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8425. 0x00000000, 0xffffffff },
  8426. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8427. 0x00000000, 0xffffffff },
  8428. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8429. 0xffffffff, 0x00000000 },
  8430. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8431. 0xffffffff, 0x00000000 },
  8432. /* Buffer Manager Control Registers. */
  8433. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8434. 0x00000000, 0x007fff80 },
  8435. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8436. 0x00000000, 0x007fffff },
  8437. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8438. 0x00000000, 0x0000003f },
  8439. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8440. 0x00000000, 0x000001ff },
  8441. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8442. 0x00000000, 0x000001ff },
  8443. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8444. 0xffffffff, 0x00000000 },
  8445. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8446. 0xffffffff, 0x00000000 },
  8447. /* Mailbox Registers */
  8448. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8449. 0x00000000, 0x000001ff },
  8450. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8451. 0x00000000, 0x000001ff },
  8452. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8453. 0x00000000, 0x000007ff },
  8454. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8455. 0x00000000, 0x000001ff },
  8456. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8457. };
  8458. is_5705 = is_5750 = 0;
  8459. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8460. is_5705 = 1;
  8461. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8462. is_5750 = 1;
  8463. }
  8464. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8465. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8466. continue;
  8467. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8468. continue;
  8469. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8470. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8471. continue;
  8472. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8473. continue;
  8474. offset = (u32) reg_tbl[i].offset;
  8475. read_mask = reg_tbl[i].read_mask;
  8476. write_mask = reg_tbl[i].write_mask;
  8477. /* Save the original register content */
  8478. save_val = tr32(offset);
  8479. /* Determine the read-only value. */
  8480. read_val = save_val & read_mask;
  8481. /* Write zero to the register, then make sure the read-only bits
  8482. * are not changed and the read/write bits are all zeros.
  8483. */
  8484. tw32(offset, 0);
  8485. val = tr32(offset);
  8486. /* Test the read-only and read/write bits. */
  8487. if (((val & read_mask) != read_val) || (val & write_mask))
  8488. goto out;
  8489. /* Write ones to all the bits defined by RdMask and WrMask, then
  8490. * make sure the read-only bits are not changed and the
  8491. * read/write bits are all ones.
  8492. */
  8493. tw32(offset, read_mask | write_mask);
  8494. val = tr32(offset);
  8495. /* Test the read-only bits. */
  8496. if ((val & read_mask) != read_val)
  8497. goto out;
  8498. /* Test the read/write bits. */
  8499. if ((val & write_mask) != write_mask)
  8500. goto out;
  8501. tw32(offset, save_val);
  8502. }
  8503. return 0;
  8504. out:
  8505. if (netif_msg_hw(tp))
  8506. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8507. offset);
  8508. tw32(offset, save_val);
  8509. return -EIO;
  8510. }
  8511. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8512. {
  8513. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8514. int i;
  8515. u32 j;
  8516. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8517. for (j = 0; j < len; j += 4) {
  8518. u32 val;
  8519. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8520. tg3_read_mem(tp, offset + j, &val);
  8521. if (val != test_pattern[i])
  8522. return -EIO;
  8523. }
  8524. }
  8525. return 0;
  8526. }
  8527. static int tg3_test_memory(struct tg3 *tp)
  8528. {
  8529. static struct mem_entry {
  8530. u32 offset;
  8531. u32 len;
  8532. } mem_tbl_570x[] = {
  8533. { 0x00000000, 0x00b50},
  8534. { 0x00002000, 0x1c000},
  8535. { 0xffffffff, 0x00000}
  8536. }, mem_tbl_5705[] = {
  8537. { 0x00000100, 0x0000c},
  8538. { 0x00000200, 0x00008},
  8539. { 0x00004000, 0x00800},
  8540. { 0x00006000, 0x01000},
  8541. { 0x00008000, 0x02000},
  8542. { 0x00010000, 0x0e000},
  8543. { 0xffffffff, 0x00000}
  8544. }, mem_tbl_5755[] = {
  8545. { 0x00000200, 0x00008},
  8546. { 0x00004000, 0x00800},
  8547. { 0x00006000, 0x00800},
  8548. { 0x00008000, 0x02000},
  8549. { 0x00010000, 0x0c000},
  8550. { 0xffffffff, 0x00000}
  8551. }, mem_tbl_5906[] = {
  8552. { 0x00000200, 0x00008},
  8553. { 0x00004000, 0x00400},
  8554. { 0x00006000, 0x00400},
  8555. { 0x00008000, 0x01000},
  8556. { 0x00010000, 0x01000},
  8557. { 0xffffffff, 0x00000}
  8558. };
  8559. struct mem_entry *mem_tbl;
  8560. int err = 0;
  8561. int i;
  8562. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8563. mem_tbl = mem_tbl_5755;
  8564. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8565. mem_tbl = mem_tbl_5906;
  8566. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8567. mem_tbl = mem_tbl_5705;
  8568. else
  8569. mem_tbl = mem_tbl_570x;
  8570. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8571. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8572. mem_tbl[i].len)) != 0)
  8573. break;
  8574. }
  8575. return err;
  8576. }
  8577. #define TG3_MAC_LOOPBACK 0
  8578. #define TG3_PHY_LOOPBACK 1
  8579. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8580. {
  8581. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8582. u32 desc_idx, coal_now;
  8583. struct sk_buff *skb, *rx_skb;
  8584. u8 *tx_data;
  8585. dma_addr_t map;
  8586. int num_pkts, tx_len, rx_len, i, err;
  8587. struct tg3_rx_buffer_desc *desc;
  8588. struct tg3_napi *tnapi, *rnapi;
  8589. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8590. if (tp->irq_cnt > 1) {
  8591. tnapi = &tp->napi[1];
  8592. rnapi = &tp->napi[1];
  8593. } else {
  8594. tnapi = &tp->napi[0];
  8595. rnapi = &tp->napi[0];
  8596. }
  8597. coal_now = tnapi->coal_now | rnapi->coal_now;
  8598. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8599. /* HW errata - mac loopback fails in some cases on 5780.
  8600. * Normal traffic and PHY loopback are not affected by
  8601. * errata.
  8602. */
  8603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8604. return 0;
  8605. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8606. MAC_MODE_PORT_INT_LPBACK;
  8607. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8608. mac_mode |= MAC_MODE_LINK_POLARITY;
  8609. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8610. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8611. else
  8612. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8613. tw32(MAC_MODE, mac_mode);
  8614. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8615. u32 val;
  8616. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8617. tg3_phy_fet_toggle_apd(tp, false);
  8618. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8619. } else
  8620. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8621. tg3_phy_toggle_automdix(tp, 0);
  8622. tg3_writephy(tp, MII_BMCR, val);
  8623. udelay(40);
  8624. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8625. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8627. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8628. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8629. } else
  8630. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8631. /* reset to prevent losing 1st rx packet intermittently */
  8632. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8633. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8634. udelay(10);
  8635. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8636. }
  8637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8638. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8639. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8640. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8641. mac_mode |= MAC_MODE_LINK_POLARITY;
  8642. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8643. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8644. }
  8645. tw32(MAC_MODE, mac_mode);
  8646. }
  8647. else
  8648. return -EINVAL;
  8649. err = -EIO;
  8650. tx_len = 1514;
  8651. skb = netdev_alloc_skb(tp->dev, tx_len);
  8652. if (!skb)
  8653. return -ENOMEM;
  8654. tx_data = skb_put(skb, tx_len);
  8655. memcpy(tx_data, tp->dev->dev_addr, 6);
  8656. memset(tx_data + 6, 0x0, 8);
  8657. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8658. for (i = 14; i < tx_len; i++)
  8659. tx_data[i] = (u8) (i & 0xff);
  8660. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8661. dev_kfree_skb(skb);
  8662. return -EIO;
  8663. }
  8664. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8665. rnapi->coal_now);
  8666. udelay(10);
  8667. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8668. num_pkts = 0;
  8669. tg3_set_txd(tnapi, tnapi->tx_prod,
  8670. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8671. tnapi->tx_prod++;
  8672. num_pkts++;
  8673. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8674. tr32_mailbox(tnapi->prodmbox);
  8675. udelay(10);
  8676. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8677. for (i = 0; i < 35; i++) {
  8678. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8679. coal_now);
  8680. udelay(10);
  8681. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8682. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8683. if ((tx_idx == tnapi->tx_prod) &&
  8684. (rx_idx == (rx_start_idx + num_pkts)))
  8685. break;
  8686. }
  8687. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8688. dev_kfree_skb(skb);
  8689. if (tx_idx != tnapi->tx_prod)
  8690. goto out;
  8691. if (rx_idx != rx_start_idx + num_pkts)
  8692. goto out;
  8693. desc = &rnapi->rx_rcb[rx_start_idx];
  8694. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8695. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8696. if (opaque_key != RXD_OPAQUE_RING_STD)
  8697. goto out;
  8698. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8699. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8700. goto out;
  8701. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8702. if (rx_len != tx_len)
  8703. goto out;
  8704. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8705. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8706. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8707. for (i = 14; i < tx_len; i++) {
  8708. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8709. goto out;
  8710. }
  8711. err = 0;
  8712. /* tg3_free_rings will unmap and free the rx_skb */
  8713. out:
  8714. return err;
  8715. }
  8716. #define TG3_MAC_LOOPBACK_FAILED 1
  8717. #define TG3_PHY_LOOPBACK_FAILED 2
  8718. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8719. TG3_PHY_LOOPBACK_FAILED)
  8720. static int tg3_test_loopback(struct tg3 *tp)
  8721. {
  8722. int err = 0;
  8723. u32 cpmuctrl = 0;
  8724. if (!netif_running(tp->dev))
  8725. return TG3_LOOPBACK_FAILED;
  8726. err = tg3_reset_hw(tp, 1);
  8727. if (err)
  8728. return TG3_LOOPBACK_FAILED;
  8729. /* Turn off gphy autopowerdown. */
  8730. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8731. tg3_phy_toggle_apd(tp, false);
  8732. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8733. int i;
  8734. u32 status;
  8735. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8736. /* Wait for up to 40 microseconds to acquire lock. */
  8737. for (i = 0; i < 4; i++) {
  8738. status = tr32(TG3_CPMU_MUTEX_GNT);
  8739. if (status == CPMU_MUTEX_GNT_DRIVER)
  8740. break;
  8741. udelay(10);
  8742. }
  8743. if (status != CPMU_MUTEX_GNT_DRIVER)
  8744. return TG3_LOOPBACK_FAILED;
  8745. /* Turn off link-based power management. */
  8746. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8747. tw32(TG3_CPMU_CTRL,
  8748. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8749. CPMU_CTRL_LINK_AWARE_MODE));
  8750. }
  8751. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8752. err |= TG3_MAC_LOOPBACK_FAILED;
  8753. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8754. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8755. /* Release the mutex */
  8756. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8757. }
  8758. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8759. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8760. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8761. err |= TG3_PHY_LOOPBACK_FAILED;
  8762. }
  8763. /* Re-enable gphy autopowerdown. */
  8764. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8765. tg3_phy_toggle_apd(tp, true);
  8766. return err;
  8767. }
  8768. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8769. u64 *data)
  8770. {
  8771. struct tg3 *tp = netdev_priv(dev);
  8772. if (tp->link_config.phy_is_low_power)
  8773. tg3_set_power_state(tp, PCI_D0);
  8774. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8775. if (tg3_test_nvram(tp) != 0) {
  8776. etest->flags |= ETH_TEST_FL_FAILED;
  8777. data[0] = 1;
  8778. }
  8779. if (tg3_test_link(tp) != 0) {
  8780. etest->flags |= ETH_TEST_FL_FAILED;
  8781. data[1] = 1;
  8782. }
  8783. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8784. int err, err2 = 0, irq_sync = 0;
  8785. if (netif_running(dev)) {
  8786. tg3_phy_stop(tp);
  8787. tg3_netif_stop(tp);
  8788. irq_sync = 1;
  8789. }
  8790. tg3_full_lock(tp, irq_sync);
  8791. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8792. err = tg3_nvram_lock(tp);
  8793. tg3_halt_cpu(tp, RX_CPU_BASE);
  8794. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8795. tg3_halt_cpu(tp, TX_CPU_BASE);
  8796. if (!err)
  8797. tg3_nvram_unlock(tp);
  8798. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8799. tg3_phy_reset(tp);
  8800. if (tg3_test_registers(tp) != 0) {
  8801. etest->flags |= ETH_TEST_FL_FAILED;
  8802. data[2] = 1;
  8803. }
  8804. if (tg3_test_memory(tp) != 0) {
  8805. etest->flags |= ETH_TEST_FL_FAILED;
  8806. data[3] = 1;
  8807. }
  8808. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8809. etest->flags |= ETH_TEST_FL_FAILED;
  8810. tg3_full_unlock(tp);
  8811. if (tg3_test_interrupt(tp) != 0) {
  8812. etest->flags |= ETH_TEST_FL_FAILED;
  8813. data[5] = 1;
  8814. }
  8815. tg3_full_lock(tp, 0);
  8816. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8817. if (netif_running(dev)) {
  8818. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8819. err2 = tg3_restart_hw(tp, 1);
  8820. if (!err2)
  8821. tg3_netif_start(tp);
  8822. }
  8823. tg3_full_unlock(tp);
  8824. if (irq_sync && !err2)
  8825. tg3_phy_start(tp);
  8826. }
  8827. if (tp->link_config.phy_is_low_power)
  8828. tg3_set_power_state(tp, PCI_D3hot);
  8829. }
  8830. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8831. {
  8832. struct mii_ioctl_data *data = if_mii(ifr);
  8833. struct tg3 *tp = netdev_priv(dev);
  8834. int err;
  8835. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8836. struct phy_device *phydev;
  8837. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8838. return -EAGAIN;
  8839. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8840. return phy_mii_ioctl(phydev, data, cmd);
  8841. }
  8842. switch(cmd) {
  8843. case SIOCGMIIPHY:
  8844. data->phy_id = tp->phy_addr;
  8845. /* fallthru */
  8846. case SIOCGMIIREG: {
  8847. u32 mii_regval;
  8848. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8849. break; /* We have no PHY */
  8850. if (tp->link_config.phy_is_low_power)
  8851. return -EAGAIN;
  8852. spin_lock_bh(&tp->lock);
  8853. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8854. spin_unlock_bh(&tp->lock);
  8855. data->val_out = mii_regval;
  8856. return err;
  8857. }
  8858. case SIOCSMIIREG:
  8859. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8860. break; /* We have no PHY */
  8861. if (tp->link_config.phy_is_low_power)
  8862. return -EAGAIN;
  8863. spin_lock_bh(&tp->lock);
  8864. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8865. spin_unlock_bh(&tp->lock);
  8866. return err;
  8867. default:
  8868. /* do nothing */
  8869. break;
  8870. }
  8871. return -EOPNOTSUPP;
  8872. }
  8873. #if TG3_VLAN_TAG_USED
  8874. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8875. {
  8876. struct tg3 *tp = netdev_priv(dev);
  8877. if (!netif_running(dev)) {
  8878. tp->vlgrp = grp;
  8879. return;
  8880. }
  8881. tg3_netif_stop(tp);
  8882. tg3_full_lock(tp, 0);
  8883. tp->vlgrp = grp;
  8884. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8885. __tg3_set_rx_mode(dev);
  8886. tg3_netif_start(tp);
  8887. tg3_full_unlock(tp);
  8888. }
  8889. #endif
  8890. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8891. {
  8892. struct tg3 *tp = netdev_priv(dev);
  8893. memcpy(ec, &tp->coal, sizeof(*ec));
  8894. return 0;
  8895. }
  8896. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8897. {
  8898. struct tg3 *tp = netdev_priv(dev);
  8899. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8900. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8901. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8902. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8903. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8904. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8905. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8906. }
  8907. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8908. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8909. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8910. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8911. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8912. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8913. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8914. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8915. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8916. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8917. return -EINVAL;
  8918. /* No rx interrupts will be generated if both are zero */
  8919. if ((ec->rx_coalesce_usecs == 0) &&
  8920. (ec->rx_max_coalesced_frames == 0))
  8921. return -EINVAL;
  8922. /* No tx interrupts will be generated if both are zero */
  8923. if ((ec->tx_coalesce_usecs == 0) &&
  8924. (ec->tx_max_coalesced_frames == 0))
  8925. return -EINVAL;
  8926. /* Only copy relevant parameters, ignore all others. */
  8927. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8928. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8929. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8930. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8931. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8932. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8933. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8934. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8935. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8936. if (netif_running(dev)) {
  8937. tg3_full_lock(tp, 0);
  8938. __tg3_set_coalesce(tp, &tp->coal);
  8939. tg3_full_unlock(tp);
  8940. }
  8941. return 0;
  8942. }
  8943. static const struct ethtool_ops tg3_ethtool_ops = {
  8944. .get_settings = tg3_get_settings,
  8945. .set_settings = tg3_set_settings,
  8946. .get_drvinfo = tg3_get_drvinfo,
  8947. .get_regs_len = tg3_get_regs_len,
  8948. .get_regs = tg3_get_regs,
  8949. .get_wol = tg3_get_wol,
  8950. .set_wol = tg3_set_wol,
  8951. .get_msglevel = tg3_get_msglevel,
  8952. .set_msglevel = tg3_set_msglevel,
  8953. .nway_reset = tg3_nway_reset,
  8954. .get_link = ethtool_op_get_link,
  8955. .get_eeprom_len = tg3_get_eeprom_len,
  8956. .get_eeprom = tg3_get_eeprom,
  8957. .set_eeprom = tg3_set_eeprom,
  8958. .get_ringparam = tg3_get_ringparam,
  8959. .set_ringparam = tg3_set_ringparam,
  8960. .get_pauseparam = tg3_get_pauseparam,
  8961. .set_pauseparam = tg3_set_pauseparam,
  8962. .get_rx_csum = tg3_get_rx_csum,
  8963. .set_rx_csum = tg3_set_rx_csum,
  8964. .set_tx_csum = tg3_set_tx_csum,
  8965. .set_sg = ethtool_op_set_sg,
  8966. .set_tso = tg3_set_tso,
  8967. .self_test = tg3_self_test,
  8968. .get_strings = tg3_get_strings,
  8969. .phys_id = tg3_phys_id,
  8970. .get_ethtool_stats = tg3_get_ethtool_stats,
  8971. .get_coalesce = tg3_get_coalesce,
  8972. .set_coalesce = tg3_set_coalesce,
  8973. .get_sset_count = tg3_get_sset_count,
  8974. };
  8975. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8976. {
  8977. u32 cursize, val, magic;
  8978. tp->nvram_size = EEPROM_CHIP_SIZE;
  8979. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8980. return;
  8981. if ((magic != TG3_EEPROM_MAGIC) &&
  8982. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8983. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8984. return;
  8985. /*
  8986. * Size the chip by reading offsets at increasing powers of two.
  8987. * When we encounter our validation signature, we know the addressing
  8988. * has wrapped around, and thus have our chip size.
  8989. */
  8990. cursize = 0x10;
  8991. while (cursize < tp->nvram_size) {
  8992. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8993. return;
  8994. if (val == magic)
  8995. break;
  8996. cursize <<= 1;
  8997. }
  8998. tp->nvram_size = cursize;
  8999. }
  9000. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9001. {
  9002. u32 val;
  9003. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9004. tg3_nvram_read(tp, 0, &val) != 0)
  9005. return;
  9006. /* Selfboot format */
  9007. if (val != TG3_EEPROM_MAGIC) {
  9008. tg3_get_eeprom_size(tp);
  9009. return;
  9010. }
  9011. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9012. if (val != 0) {
  9013. /* This is confusing. We want to operate on the
  9014. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9015. * call will read from NVRAM and byteswap the data
  9016. * according to the byteswapping settings for all
  9017. * other register accesses. This ensures the data we
  9018. * want will always reside in the lower 16-bits.
  9019. * However, the data in NVRAM is in LE format, which
  9020. * means the data from the NVRAM read will always be
  9021. * opposite the endianness of the CPU. The 16-bit
  9022. * byteswap then brings the data to CPU endianness.
  9023. */
  9024. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9025. return;
  9026. }
  9027. }
  9028. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9029. }
  9030. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9031. {
  9032. u32 nvcfg1;
  9033. nvcfg1 = tr32(NVRAM_CFG1);
  9034. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9035. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9036. } else {
  9037. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9038. tw32(NVRAM_CFG1, nvcfg1);
  9039. }
  9040. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9041. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9042. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9043. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9044. tp->nvram_jedecnum = JEDEC_ATMEL;
  9045. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9046. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9047. break;
  9048. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9049. tp->nvram_jedecnum = JEDEC_ATMEL;
  9050. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9051. break;
  9052. case FLASH_VENDOR_ATMEL_EEPROM:
  9053. tp->nvram_jedecnum = JEDEC_ATMEL;
  9054. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9055. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9056. break;
  9057. case FLASH_VENDOR_ST:
  9058. tp->nvram_jedecnum = JEDEC_ST;
  9059. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9060. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9061. break;
  9062. case FLASH_VENDOR_SAIFUN:
  9063. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9064. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9065. break;
  9066. case FLASH_VENDOR_SST_SMALL:
  9067. case FLASH_VENDOR_SST_LARGE:
  9068. tp->nvram_jedecnum = JEDEC_SST;
  9069. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9070. break;
  9071. }
  9072. } else {
  9073. tp->nvram_jedecnum = JEDEC_ATMEL;
  9074. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9075. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9076. }
  9077. }
  9078. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9079. {
  9080. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9081. case FLASH_5752PAGE_SIZE_256:
  9082. tp->nvram_pagesize = 256;
  9083. break;
  9084. case FLASH_5752PAGE_SIZE_512:
  9085. tp->nvram_pagesize = 512;
  9086. break;
  9087. case FLASH_5752PAGE_SIZE_1K:
  9088. tp->nvram_pagesize = 1024;
  9089. break;
  9090. case FLASH_5752PAGE_SIZE_2K:
  9091. tp->nvram_pagesize = 2048;
  9092. break;
  9093. case FLASH_5752PAGE_SIZE_4K:
  9094. tp->nvram_pagesize = 4096;
  9095. break;
  9096. case FLASH_5752PAGE_SIZE_264:
  9097. tp->nvram_pagesize = 264;
  9098. break;
  9099. case FLASH_5752PAGE_SIZE_528:
  9100. tp->nvram_pagesize = 528;
  9101. break;
  9102. }
  9103. }
  9104. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9105. {
  9106. u32 nvcfg1;
  9107. nvcfg1 = tr32(NVRAM_CFG1);
  9108. /* NVRAM protection for TPM */
  9109. if (nvcfg1 & (1 << 27))
  9110. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9111. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9112. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9113. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9114. tp->nvram_jedecnum = JEDEC_ATMEL;
  9115. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9116. break;
  9117. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9118. tp->nvram_jedecnum = JEDEC_ATMEL;
  9119. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9120. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9121. break;
  9122. case FLASH_5752VENDOR_ST_M45PE10:
  9123. case FLASH_5752VENDOR_ST_M45PE20:
  9124. case FLASH_5752VENDOR_ST_M45PE40:
  9125. tp->nvram_jedecnum = JEDEC_ST;
  9126. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9127. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9128. break;
  9129. }
  9130. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9131. tg3_nvram_get_pagesize(tp, nvcfg1);
  9132. } else {
  9133. /* For eeprom, set pagesize to maximum eeprom size */
  9134. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9135. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9136. tw32(NVRAM_CFG1, nvcfg1);
  9137. }
  9138. }
  9139. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9140. {
  9141. u32 nvcfg1, protect = 0;
  9142. nvcfg1 = tr32(NVRAM_CFG1);
  9143. /* NVRAM protection for TPM */
  9144. if (nvcfg1 & (1 << 27)) {
  9145. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9146. protect = 1;
  9147. }
  9148. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9149. switch (nvcfg1) {
  9150. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9151. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9152. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9153. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9154. tp->nvram_jedecnum = JEDEC_ATMEL;
  9155. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9156. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9157. tp->nvram_pagesize = 264;
  9158. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9159. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9160. tp->nvram_size = (protect ? 0x3e200 :
  9161. TG3_NVRAM_SIZE_512KB);
  9162. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9163. tp->nvram_size = (protect ? 0x1f200 :
  9164. TG3_NVRAM_SIZE_256KB);
  9165. else
  9166. tp->nvram_size = (protect ? 0x1f200 :
  9167. TG3_NVRAM_SIZE_128KB);
  9168. break;
  9169. case FLASH_5752VENDOR_ST_M45PE10:
  9170. case FLASH_5752VENDOR_ST_M45PE20:
  9171. case FLASH_5752VENDOR_ST_M45PE40:
  9172. tp->nvram_jedecnum = JEDEC_ST;
  9173. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9174. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9175. tp->nvram_pagesize = 256;
  9176. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9177. tp->nvram_size = (protect ?
  9178. TG3_NVRAM_SIZE_64KB :
  9179. TG3_NVRAM_SIZE_128KB);
  9180. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9181. tp->nvram_size = (protect ?
  9182. TG3_NVRAM_SIZE_64KB :
  9183. TG3_NVRAM_SIZE_256KB);
  9184. else
  9185. tp->nvram_size = (protect ?
  9186. TG3_NVRAM_SIZE_128KB :
  9187. TG3_NVRAM_SIZE_512KB);
  9188. break;
  9189. }
  9190. }
  9191. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9192. {
  9193. u32 nvcfg1;
  9194. nvcfg1 = tr32(NVRAM_CFG1);
  9195. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9196. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9197. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9198. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9199. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9200. tp->nvram_jedecnum = JEDEC_ATMEL;
  9201. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9202. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9203. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9204. tw32(NVRAM_CFG1, nvcfg1);
  9205. break;
  9206. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9207. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9208. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9209. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9210. tp->nvram_jedecnum = JEDEC_ATMEL;
  9211. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9212. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9213. tp->nvram_pagesize = 264;
  9214. break;
  9215. case FLASH_5752VENDOR_ST_M45PE10:
  9216. case FLASH_5752VENDOR_ST_M45PE20:
  9217. case FLASH_5752VENDOR_ST_M45PE40:
  9218. tp->nvram_jedecnum = JEDEC_ST;
  9219. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9220. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9221. tp->nvram_pagesize = 256;
  9222. break;
  9223. }
  9224. }
  9225. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9226. {
  9227. u32 nvcfg1, protect = 0;
  9228. nvcfg1 = tr32(NVRAM_CFG1);
  9229. /* NVRAM protection for TPM */
  9230. if (nvcfg1 & (1 << 27)) {
  9231. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9232. protect = 1;
  9233. }
  9234. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9235. switch (nvcfg1) {
  9236. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9237. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9238. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9239. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9240. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9241. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9242. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9243. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9244. tp->nvram_jedecnum = JEDEC_ATMEL;
  9245. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9246. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9247. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9248. tp->nvram_pagesize = 256;
  9249. break;
  9250. case FLASH_5761VENDOR_ST_A_M45PE20:
  9251. case FLASH_5761VENDOR_ST_A_M45PE40:
  9252. case FLASH_5761VENDOR_ST_A_M45PE80:
  9253. case FLASH_5761VENDOR_ST_A_M45PE16:
  9254. case FLASH_5761VENDOR_ST_M_M45PE20:
  9255. case FLASH_5761VENDOR_ST_M_M45PE40:
  9256. case FLASH_5761VENDOR_ST_M_M45PE80:
  9257. case FLASH_5761VENDOR_ST_M_M45PE16:
  9258. tp->nvram_jedecnum = JEDEC_ST;
  9259. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9260. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9261. tp->nvram_pagesize = 256;
  9262. break;
  9263. }
  9264. if (protect) {
  9265. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9266. } else {
  9267. switch (nvcfg1) {
  9268. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9269. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9270. case FLASH_5761VENDOR_ST_A_M45PE16:
  9271. case FLASH_5761VENDOR_ST_M_M45PE16:
  9272. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9273. break;
  9274. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9275. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9276. case FLASH_5761VENDOR_ST_A_M45PE80:
  9277. case FLASH_5761VENDOR_ST_M_M45PE80:
  9278. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9279. break;
  9280. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9281. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9282. case FLASH_5761VENDOR_ST_A_M45PE40:
  9283. case FLASH_5761VENDOR_ST_M_M45PE40:
  9284. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9285. break;
  9286. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9287. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9288. case FLASH_5761VENDOR_ST_A_M45PE20:
  9289. case FLASH_5761VENDOR_ST_M_M45PE20:
  9290. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9291. break;
  9292. }
  9293. }
  9294. }
  9295. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9296. {
  9297. tp->nvram_jedecnum = JEDEC_ATMEL;
  9298. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9299. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9300. }
  9301. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9302. {
  9303. u32 nvcfg1;
  9304. nvcfg1 = tr32(NVRAM_CFG1);
  9305. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9306. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9307. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9308. tp->nvram_jedecnum = JEDEC_ATMEL;
  9309. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9310. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9311. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9312. tw32(NVRAM_CFG1, nvcfg1);
  9313. return;
  9314. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9315. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9316. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9317. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9318. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9319. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9320. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9321. tp->nvram_jedecnum = JEDEC_ATMEL;
  9322. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9323. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9324. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9325. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9326. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9327. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9328. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9329. break;
  9330. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9331. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9332. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9333. break;
  9334. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9335. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9336. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9337. break;
  9338. }
  9339. break;
  9340. case FLASH_5752VENDOR_ST_M45PE10:
  9341. case FLASH_5752VENDOR_ST_M45PE20:
  9342. case FLASH_5752VENDOR_ST_M45PE40:
  9343. tp->nvram_jedecnum = JEDEC_ST;
  9344. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9345. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9346. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9347. case FLASH_5752VENDOR_ST_M45PE10:
  9348. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9349. break;
  9350. case FLASH_5752VENDOR_ST_M45PE20:
  9351. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9352. break;
  9353. case FLASH_5752VENDOR_ST_M45PE40:
  9354. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9355. break;
  9356. }
  9357. break;
  9358. default:
  9359. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9360. return;
  9361. }
  9362. tg3_nvram_get_pagesize(tp, nvcfg1);
  9363. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9364. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9365. }
  9366. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9367. {
  9368. u32 nvcfg1;
  9369. nvcfg1 = tr32(NVRAM_CFG1);
  9370. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9371. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9372. case FLASH_5717VENDOR_MICRO_EEPROM:
  9373. tp->nvram_jedecnum = JEDEC_ATMEL;
  9374. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9375. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9376. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9377. tw32(NVRAM_CFG1, nvcfg1);
  9378. return;
  9379. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9380. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9381. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9382. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9383. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9384. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9385. case FLASH_5717VENDOR_ATMEL_45USPT:
  9386. tp->nvram_jedecnum = JEDEC_ATMEL;
  9387. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9388. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9389. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9390. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9391. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9392. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9393. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9394. break;
  9395. default:
  9396. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9397. break;
  9398. }
  9399. break;
  9400. case FLASH_5717VENDOR_ST_M_M25PE10:
  9401. case FLASH_5717VENDOR_ST_A_M25PE10:
  9402. case FLASH_5717VENDOR_ST_M_M45PE10:
  9403. case FLASH_5717VENDOR_ST_A_M45PE10:
  9404. case FLASH_5717VENDOR_ST_M_M25PE20:
  9405. case FLASH_5717VENDOR_ST_A_M25PE20:
  9406. case FLASH_5717VENDOR_ST_M_M45PE20:
  9407. case FLASH_5717VENDOR_ST_A_M45PE20:
  9408. case FLASH_5717VENDOR_ST_25USPT:
  9409. case FLASH_5717VENDOR_ST_45USPT:
  9410. tp->nvram_jedecnum = JEDEC_ST;
  9411. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9412. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9413. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9414. case FLASH_5717VENDOR_ST_M_M25PE20:
  9415. case FLASH_5717VENDOR_ST_A_M25PE20:
  9416. case FLASH_5717VENDOR_ST_M_M45PE20:
  9417. case FLASH_5717VENDOR_ST_A_M45PE20:
  9418. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9419. break;
  9420. default:
  9421. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9422. break;
  9423. }
  9424. break;
  9425. default:
  9426. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9427. return;
  9428. }
  9429. tg3_nvram_get_pagesize(tp, nvcfg1);
  9430. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9431. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9432. }
  9433. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9434. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9435. {
  9436. tw32_f(GRC_EEPROM_ADDR,
  9437. (EEPROM_ADDR_FSM_RESET |
  9438. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9439. EEPROM_ADDR_CLKPERD_SHIFT)));
  9440. msleep(1);
  9441. /* Enable seeprom accesses. */
  9442. tw32_f(GRC_LOCAL_CTRL,
  9443. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9444. udelay(100);
  9445. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9446. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9447. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9448. if (tg3_nvram_lock(tp)) {
  9449. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9450. "tg3_nvram_init failed.\n", tp->dev->name);
  9451. return;
  9452. }
  9453. tg3_enable_nvram_access(tp);
  9454. tp->nvram_size = 0;
  9455. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9456. tg3_get_5752_nvram_info(tp);
  9457. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9458. tg3_get_5755_nvram_info(tp);
  9459. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9462. tg3_get_5787_nvram_info(tp);
  9463. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9464. tg3_get_5761_nvram_info(tp);
  9465. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9466. tg3_get_5906_nvram_info(tp);
  9467. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9468. tg3_get_57780_nvram_info(tp);
  9469. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9470. tg3_get_5717_nvram_info(tp);
  9471. else
  9472. tg3_get_nvram_info(tp);
  9473. if (tp->nvram_size == 0)
  9474. tg3_get_nvram_size(tp);
  9475. tg3_disable_nvram_access(tp);
  9476. tg3_nvram_unlock(tp);
  9477. } else {
  9478. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9479. tg3_get_eeprom_size(tp);
  9480. }
  9481. }
  9482. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9483. u32 offset, u32 len, u8 *buf)
  9484. {
  9485. int i, j, rc = 0;
  9486. u32 val;
  9487. for (i = 0; i < len; i += 4) {
  9488. u32 addr;
  9489. __be32 data;
  9490. addr = offset + i;
  9491. memcpy(&data, buf + i, 4);
  9492. /*
  9493. * The SEEPROM interface expects the data to always be opposite
  9494. * the native endian format. We accomplish this by reversing
  9495. * all the operations that would have been performed on the
  9496. * data from a call to tg3_nvram_read_be32().
  9497. */
  9498. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9499. val = tr32(GRC_EEPROM_ADDR);
  9500. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9501. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9502. EEPROM_ADDR_READ);
  9503. tw32(GRC_EEPROM_ADDR, val |
  9504. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9505. (addr & EEPROM_ADDR_ADDR_MASK) |
  9506. EEPROM_ADDR_START |
  9507. EEPROM_ADDR_WRITE);
  9508. for (j = 0; j < 1000; j++) {
  9509. val = tr32(GRC_EEPROM_ADDR);
  9510. if (val & EEPROM_ADDR_COMPLETE)
  9511. break;
  9512. msleep(1);
  9513. }
  9514. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9515. rc = -EBUSY;
  9516. break;
  9517. }
  9518. }
  9519. return rc;
  9520. }
  9521. /* offset and length are dword aligned */
  9522. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9523. u8 *buf)
  9524. {
  9525. int ret = 0;
  9526. u32 pagesize = tp->nvram_pagesize;
  9527. u32 pagemask = pagesize - 1;
  9528. u32 nvram_cmd;
  9529. u8 *tmp;
  9530. tmp = kmalloc(pagesize, GFP_KERNEL);
  9531. if (tmp == NULL)
  9532. return -ENOMEM;
  9533. while (len) {
  9534. int j;
  9535. u32 phy_addr, page_off, size;
  9536. phy_addr = offset & ~pagemask;
  9537. for (j = 0; j < pagesize; j += 4) {
  9538. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9539. (__be32 *) (tmp + j));
  9540. if (ret)
  9541. break;
  9542. }
  9543. if (ret)
  9544. break;
  9545. page_off = offset & pagemask;
  9546. size = pagesize;
  9547. if (len < size)
  9548. size = len;
  9549. len -= size;
  9550. memcpy(tmp + page_off, buf, size);
  9551. offset = offset + (pagesize - page_off);
  9552. tg3_enable_nvram_access(tp);
  9553. /*
  9554. * Before we can erase the flash page, we need
  9555. * to issue a special "write enable" command.
  9556. */
  9557. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9558. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9559. break;
  9560. /* Erase the target page */
  9561. tw32(NVRAM_ADDR, phy_addr);
  9562. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9563. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9564. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9565. break;
  9566. /* Issue another write enable to start the write. */
  9567. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9568. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9569. break;
  9570. for (j = 0; j < pagesize; j += 4) {
  9571. __be32 data;
  9572. data = *((__be32 *) (tmp + j));
  9573. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9574. tw32(NVRAM_ADDR, phy_addr + j);
  9575. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9576. NVRAM_CMD_WR;
  9577. if (j == 0)
  9578. nvram_cmd |= NVRAM_CMD_FIRST;
  9579. else if (j == (pagesize - 4))
  9580. nvram_cmd |= NVRAM_CMD_LAST;
  9581. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9582. break;
  9583. }
  9584. if (ret)
  9585. break;
  9586. }
  9587. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9588. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9589. kfree(tmp);
  9590. return ret;
  9591. }
  9592. /* offset and length are dword aligned */
  9593. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9594. u8 *buf)
  9595. {
  9596. int i, ret = 0;
  9597. for (i = 0; i < len; i += 4, offset += 4) {
  9598. u32 page_off, phy_addr, nvram_cmd;
  9599. __be32 data;
  9600. memcpy(&data, buf + i, 4);
  9601. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9602. page_off = offset % tp->nvram_pagesize;
  9603. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9604. tw32(NVRAM_ADDR, phy_addr);
  9605. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9606. if ((page_off == 0) || (i == 0))
  9607. nvram_cmd |= NVRAM_CMD_FIRST;
  9608. if (page_off == (tp->nvram_pagesize - 4))
  9609. nvram_cmd |= NVRAM_CMD_LAST;
  9610. if (i == (len - 4))
  9611. nvram_cmd |= NVRAM_CMD_LAST;
  9612. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9613. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9614. (tp->nvram_jedecnum == JEDEC_ST) &&
  9615. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9616. if ((ret = tg3_nvram_exec_cmd(tp,
  9617. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9618. NVRAM_CMD_DONE)))
  9619. break;
  9620. }
  9621. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9622. /* We always do complete word writes to eeprom. */
  9623. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9624. }
  9625. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9626. break;
  9627. }
  9628. return ret;
  9629. }
  9630. /* offset and length are dword aligned */
  9631. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9632. {
  9633. int ret;
  9634. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9635. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9636. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9637. udelay(40);
  9638. }
  9639. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9640. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9641. }
  9642. else {
  9643. u32 grc_mode;
  9644. ret = tg3_nvram_lock(tp);
  9645. if (ret)
  9646. return ret;
  9647. tg3_enable_nvram_access(tp);
  9648. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9649. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9650. tw32(NVRAM_WRITE1, 0x406);
  9651. grc_mode = tr32(GRC_MODE);
  9652. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9653. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9654. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9655. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9656. buf);
  9657. }
  9658. else {
  9659. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9660. buf);
  9661. }
  9662. grc_mode = tr32(GRC_MODE);
  9663. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9664. tg3_disable_nvram_access(tp);
  9665. tg3_nvram_unlock(tp);
  9666. }
  9667. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9668. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9669. udelay(40);
  9670. }
  9671. return ret;
  9672. }
  9673. struct subsys_tbl_ent {
  9674. u16 subsys_vendor, subsys_devid;
  9675. u32 phy_id;
  9676. };
  9677. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9678. /* Broadcom boards. */
  9679. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9680. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9681. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9682. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9683. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9684. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9685. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9686. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9687. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9688. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9689. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9690. /* 3com boards. */
  9691. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9692. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9693. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9694. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9695. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9696. /* DELL boards. */
  9697. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9698. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9699. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9700. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9701. /* Compaq boards. */
  9702. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9703. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9704. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9705. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9706. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9707. /* IBM boards. */
  9708. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9709. };
  9710. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9711. {
  9712. int i;
  9713. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9714. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9715. tp->pdev->subsystem_vendor) &&
  9716. (subsys_id_to_phy_id[i].subsys_devid ==
  9717. tp->pdev->subsystem_device))
  9718. return &subsys_id_to_phy_id[i];
  9719. }
  9720. return NULL;
  9721. }
  9722. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9723. {
  9724. u32 val;
  9725. u16 pmcsr;
  9726. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9727. * so need make sure we're in D0.
  9728. */
  9729. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9730. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9731. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9732. msleep(1);
  9733. /* Make sure register accesses (indirect or otherwise)
  9734. * will function correctly.
  9735. */
  9736. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9737. tp->misc_host_ctrl);
  9738. /* The memory arbiter has to be enabled in order for SRAM accesses
  9739. * to succeed. Normally on powerup the tg3 chip firmware will make
  9740. * sure it is enabled, but other entities such as system netboot
  9741. * code might disable it.
  9742. */
  9743. val = tr32(MEMARB_MODE);
  9744. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9745. tp->phy_id = PHY_ID_INVALID;
  9746. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9747. /* Assume an onboard device and WOL capable by default. */
  9748. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9750. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9751. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9752. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9753. }
  9754. val = tr32(VCPU_CFGSHDW);
  9755. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9756. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9757. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9758. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9759. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9760. goto done;
  9761. }
  9762. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9763. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9764. u32 nic_cfg, led_cfg;
  9765. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9766. int eeprom_phy_serdes = 0;
  9767. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9768. tp->nic_sram_data_cfg = nic_cfg;
  9769. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9770. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9771. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9772. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9773. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9774. (ver > 0) && (ver < 0x100))
  9775. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9776. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9777. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9778. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9779. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9780. eeprom_phy_serdes = 1;
  9781. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9782. if (nic_phy_id != 0) {
  9783. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9784. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9785. eeprom_phy_id = (id1 >> 16) << 10;
  9786. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9787. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9788. } else
  9789. eeprom_phy_id = 0;
  9790. tp->phy_id = eeprom_phy_id;
  9791. if (eeprom_phy_serdes) {
  9792. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9793. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9794. else
  9795. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9796. }
  9797. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9798. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9799. SHASTA_EXT_LED_MODE_MASK);
  9800. else
  9801. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9802. switch (led_cfg) {
  9803. default:
  9804. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9805. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9806. break;
  9807. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9808. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9809. break;
  9810. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9811. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9812. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9813. * read on some older 5700/5701 bootcode.
  9814. */
  9815. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9816. ASIC_REV_5700 ||
  9817. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9818. ASIC_REV_5701)
  9819. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9820. break;
  9821. case SHASTA_EXT_LED_SHARED:
  9822. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9823. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9824. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9825. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9826. LED_CTRL_MODE_PHY_2);
  9827. break;
  9828. case SHASTA_EXT_LED_MAC:
  9829. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9830. break;
  9831. case SHASTA_EXT_LED_COMBO:
  9832. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9833. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9834. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9835. LED_CTRL_MODE_PHY_2);
  9836. break;
  9837. }
  9838. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9839. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9840. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9841. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9842. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9843. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9844. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9845. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9846. if ((tp->pdev->subsystem_vendor ==
  9847. PCI_VENDOR_ID_ARIMA) &&
  9848. (tp->pdev->subsystem_device == 0x205a ||
  9849. tp->pdev->subsystem_device == 0x2063))
  9850. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9851. } else {
  9852. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9853. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9854. }
  9855. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9856. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9857. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9858. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9859. }
  9860. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9861. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9862. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9863. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9864. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9865. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9866. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9867. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9868. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9869. if (cfg2 & (1 << 17))
  9870. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9871. /* serdes signal pre-emphasis in register 0x590 set by */
  9872. /* bootcode if bit 18 is set */
  9873. if (cfg2 & (1 << 18))
  9874. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9875. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9876. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9877. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9878. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9879. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9880. u32 cfg3;
  9881. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9882. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9883. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9884. }
  9885. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9886. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9887. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9888. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9889. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9890. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9891. }
  9892. done:
  9893. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9894. device_set_wakeup_enable(&tp->pdev->dev,
  9895. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9896. }
  9897. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9898. {
  9899. int i;
  9900. u32 val;
  9901. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9902. tw32(OTP_CTRL, cmd);
  9903. /* Wait for up to 1 ms for command to execute. */
  9904. for (i = 0; i < 100; i++) {
  9905. val = tr32(OTP_STATUS);
  9906. if (val & OTP_STATUS_CMD_DONE)
  9907. break;
  9908. udelay(10);
  9909. }
  9910. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9911. }
  9912. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9913. * configuration is a 32-bit value that straddles the alignment boundary.
  9914. * We do two 32-bit reads and then shift and merge the results.
  9915. */
  9916. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9917. {
  9918. u32 bhalf_otp, thalf_otp;
  9919. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9920. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9921. return 0;
  9922. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9923. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9924. return 0;
  9925. thalf_otp = tr32(OTP_READ_DATA);
  9926. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9927. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9928. return 0;
  9929. bhalf_otp = tr32(OTP_READ_DATA);
  9930. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9931. }
  9932. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9933. {
  9934. u32 hw_phy_id_1, hw_phy_id_2;
  9935. u32 hw_phy_id, hw_phy_id_masked;
  9936. int err;
  9937. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9938. return tg3_phy_init(tp);
  9939. /* Reading the PHY ID register can conflict with ASF
  9940. * firmware access to the PHY hardware.
  9941. */
  9942. err = 0;
  9943. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9944. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9945. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9946. } else {
  9947. /* Now read the physical PHY_ID from the chip and verify
  9948. * that it is sane. If it doesn't look good, we fall back
  9949. * to either the hard-coded table based PHY_ID and failing
  9950. * that the value found in the eeprom area.
  9951. */
  9952. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9953. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9954. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9955. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9956. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9957. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9958. }
  9959. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9960. tp->phy_id = hw_phy_id;
  9961. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9962. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9963. else
  9964. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9965. } else {
  9966. if (tp->phy_id != PHY_ID_INVALID) {
  9967. /* Do nothing, phy ID already set up in
  9968. * tg3_get_eeprom_hw_cfg().
  9969. */
  9970. } else {
  9971. struct subsys_tbl_ent *p;
  9972. /* No eeprom signature? Try the hardcoded
  9973. * subsys device table.
  9974. */
  9975. p = lookup_by_subsys(tp);
  9976. if (!p)
  9977. return -ENODEV;
  9978. tp->phy_id = p->phy_id;
  9979. if (!tp->phy_id ||
  9980. tp->phy_id == PHY_ID_BCM8002)
  9981. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9982. }
  9983. }
  9984. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9985. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9986. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9987. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9988. tg3_readphy(tp, MII_BMSR, &bmsr);
  9989. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9990. (bmsr & BMSR_LSTATUS))
  9991. goto skip_phy_reset;
  9992. err = tg3_phy_reset(tp);
  9993. if (err)
  9994. return err;
  9995. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9996. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9997. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9998. tg3_ctrl = 0;
  9999. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10000. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10001. MII_TG3_CTRL_ADV_1000_FULL);
  10002. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10003. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10004. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10005. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10006. }
  10007. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10008. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10009. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10010. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10011. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10012. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10013. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10014. tg3_writephy(tp, MII_BMCR,
  10015. BMCR_ANENABLE | BMCR_ANRESTART);
  10016. }
  10017. tg3_phy_set_wirespeed(tp);
  10018. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10019. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10020. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10021. }
  10022. skip_phy_reset:
  10023. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10024. err = tg3_init_5401phy_dsp(tp);
  10025. if (err)
  10026. return err;
  10027. }
  10028. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10029. err = tg3_init_5401phy_dsp(tp);
  10030. }
  10031. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10032. tp->link_config.advertising =
  10033. (ADVERTISED_1000baseT_Half |
  10034. ADVERTISED_1000baseT_Full |
  10035. ADVERTISED_Autoneg |
  10036. ADVERTISED_FIBRE);
  10037. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10038. tp->link_config.advertising &=
  10039. ~(ADVERTISED_1000baseT_Half |
  10040. ADVERTISED_1000baseT_Full);
  10041. return err;
  10042. }
  10043. static void __devinit tg3_read_partno(struct tg3 *tp)
  10044. {
  10045. unsigned char vpd_data[256]; /* in little-endian format */
  10046. unsigned int i;
  10047. u32 magic;
  10048. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10049. tg3_nvram_read(tp, 0x0, &magic))
  10050. goto out_not_found;
  10051. if (magic == TG3_EEPROM_MAGIC) {
  10052. for (i = 0; i < 256; i += 4) {
  10053. u32 tmp;
  10054. /* The data is in little-endian format in NVRAM.
  10055. * Use the big-endian read routines to preserve
  10056. * the byte order as it exists in NVRAM.
  10057. */
  10058. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10059. goto out_not_found;
  10060. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10061. }
  10062. } else {
  10063. int vpd_cap;
  10064. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10065. for (i = 0; i < 256; i += 4) {
  10066. u32 tmp, j = 0;
  10067. __le32 v;
  10068. u16 tmp16;
  10069. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10070. i);
  10071. while (j++ < 100) {
  10072. pci_read_config_word(tp->pdev, vpd_cap +
  10073. PCI_VPD_ADDR, &tmp16);
  10074. if (tmp16 & 0x8000)
  10075. break;
  10076. msleep(1);
  10077. }
  10078. if (!(tmp16 & 0x8000))
  10079. goto out_not_found;
  10080. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10081. &tmp);
  10082. v = cpu_to_le32(tmp);
  10083. memcpy(&vpd_data[i], &v, sizeof(v));
  10084. }
  10085. }
  10086. /* Now parse and find the part number. */
  10087. for (i = 0; i < 254; ) {
  10088. unsigned char val = vpd_data[i];
  10089. unsigned int block_end;
  10090. if (val == 0x82 || val == 0x91) {
  10091. i = (i + 3 +
  10092. (vpd_data[i + 1] +
  10093. (vpd_data[i + 2] << 8)));
  10094. continue;
  10095. }
  10096. if (val != 0x90)
  10097. goto out_not_found;
  10098. block_end = (i + 3 +
  10099. (vpd_data[i + 1] +
  10100. (vpd_data[i + 2] << 8)));
  10101. i += 3;
  10102. if (block_end > 256)
  10103. goto out_not_found;
  10104. while (i < (block_end - 2)) {
  10105. if (vpd_data[i + 0] == 'P' &&
  10106. vpd_data[i + 1] == 'N') {
  10107. int partno_len = vpd_data[i + 2];
  10108. i += 3;
  10109. if (partno_len > 24 || (partno_len + i) > 256)
  10110. goto out_not_found;
  10111. memcpy(tp->board_part_number,
  10112. &vpd_data[i], partno_len);
  10113. /* Success. */
  10114. return;
  10115. }
  10116. i += 3 + vpd_data[i + 2];
  10117. }
  10118. /* Part number not found. */
  10119. goto out_not_found;
  10120. }
  10121. out_not_found:
  10122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10123. strcpy(tp->board_part_number, "BCM95906");
  10124. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10125. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10126. strcpy(tp->board_part_number, "BCM57780");
  10127. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10128. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10129. strcpy(tp->board_part_number, "BCM57760");
  10130. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10131. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10132. strcpy(tp->board_part_number, "BCM57790");
  10133. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10134. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10135. strcpy(tp->board_part_number, "BCM57788");
  10136. else
  10137. strcpy(tp->board_part_number, "none");
  10138. }
  10139. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10140. {
  10141. u32 val;
  10142. if (tg3_nvram_read(tp, offset, &val) ||
  10143. (val & 0xfc000000) != 0x0c000000 ||
  10144. tg3_nvram_read(tp, offset + 4, &val) ||
  10145. val != 0)
  10146. return 0;
  10147. return 1;
  10148. }
  10149. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10150. {
  10151. u32 val, offset, start, ver_offset;
  10152. int i;
  10153. bool newver = false;
  10154. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10155. tg3_nvram_read(tp, 0x4, &start))
  10156. return;
  10157. offset = tg3_nvram_logical_addr(tp, offset);
  10158. if (tg3_nvram_read(tp, offset, &val))
  10159. return;
  10160. if ((val & 0xfc000000) == 0x0c000000) {
  10161. if (tg3_nvram_read(tp, offset + 4, &val))
  10162. return;
  10163. if (val == 0)
  10164. newver = true;
  10165. }
  10166. if (newver) {
  10167. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10168. return;
  10169. offset = offset + ver_offset - start;
  10170. for (i = 0; i < 16; i += 4) {
  10171. __be32 v;
  10172. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10173. return;
  10174. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10175. }
  10176. } else {
  10177. u32 major, minor;
  10178. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10179. return;
  10180. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10181. TG3_NVM_BCVER_MAJSFT;
  10182. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10183. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10184. }
  10185. }
  10186. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10187. {
  10188. u32 val, major, minor;
  10189. /* Use native endian representation */
  10190. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10191. return;
  10192. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10193. TG3_NVM_HWSB_CFG1_MAJSFT;
  10194. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10195. TG3_NVM_HWSB_CFG1_MINSFT;
  10196. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10197. }
  10198. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10199. {
  10200. u32 offset, major, minor, build;
  10201. tp->fw_ver[0] = 's';
  10202. tp->fw_ver[1] = 'b';
  10203. tp->fw_ver[2] = '\0';
  10204. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10205. return;
  10206. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10207. case TG3_EEPROM_SB_REVISION_0:
  10208. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10209. break;
  10210. case TG3_EEPROM_SB_REVISION_2:
  10211. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10212. break;
  10213. case TG3_EEPROM_SB_REVISION_3:
  10214. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10215. break;
  10216. default:
  10217. return;
  10218. }
  10219. if (tg3_nvram_read(tp, offset, &val))
  10220. return;
  10221. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10222. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10223. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10224. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10225. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10226. if (minor > 99 || build > 26)
  10227. return;
  10228. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10229. if (build > 0) {
  10230. tp->fw_ver[8] = 'a' + build - 1;
  10231. tp->fw_ver[9] = '\0';
  10232. }
  10233. }
  10234. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10235. {
  10236. u32 val, offset, start;
  10237. int i, vlen;
  10238. for (offset = TG3_NVM_DIR_START;
  10239. offset < TG3_NVM_DIR_END;
  10240. offset += TG3_NVM_DIRENT_SIZE) {
  10241. if (tg3_nvram_read(tp, offset, &val))
  10242. return;
  10243. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10244. break;
  10245. }
  10246. if (offset == TG3_NVM_DIR_END)
  10247. return;
  10248. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10249. start = 0x08000000;
  10250. else if (tg3_nvram_read(tp, offset - 4, &start))
  10251. return;
  10252. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10253. !tg3_fw_img_is_valid(tp, offset) ||
  10254. tg3_nvram_read(tp, offset + 8, &val))
  10255. return;
  10256. offset += val - start;
  10257. vlen = strlen(tp->fw_ver);
  10258. tp->fw_ver[vlen++] = ',';
  10259. tp->fw_ver[vlen++] = ' ';
  10260. for (i = 0; i < 4; i++) {
  10261. __be32 v;
  10262. if (tg3_nvram_read_be32(tp, offset, &v))
  10263. return;
  10264. offset += sizeof(v);
  10265. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10266. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10267. break;
  10268. }
  10269. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10270. vlen += sizeof(v);
  10271. }
  10272. }
  10273. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10274. {
  10275. int vlen;
  10276. u32 apedata;
  10277. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10278. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10279. return;
  10280. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10281. if (apedata != APE_SEG_SIG_MAGIC)
  10282. return;
  10283. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10284. if (!(apedata & APE_FW_STATUS_READY))
  10285. return;
  10286. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10287. vlen = strlen(tp->fw_ver);
  10288. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10289. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10290. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10291. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10292. (apedata & APE_FW_VERSION_BLDMSK));
  10293. }
  10294. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10295. {
  10296. u32 val;
  10297. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10298. tp->fw_ver[0] = 's';
  10299. tp->fw_ver[1] = 'b';
  10300. tp->fw_ver[2] = '\0';
  10301. return;
  10302. }
  10303. if (tg3_nvram_read(tp, 0, &val))
  10304. return;
  10305. if (val == TG3_EEPROM_MAGIC)
  10306. tg3_read_bc_ver(tp);
  10307. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10308. tg3_read_sb_ver(tp, val);
  10309. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10310. tg3_read_hwsb_ver(tp);
  10311. else
  10312. return;
  10313. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10314. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10315. return;
  10316. tg3_read_mgmtfw_ver(tp);
  10317. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10318. }
  10319. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10320. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10321. {
  10322. static struct pci_device_id write_reorder_chipsets[] = {
  10323. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10324. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10325. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10326. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10327. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10328. PCI_DEVICE_ID_VIA_8385_0) },
  10329. { },
  10330. };
  10331. u32 misc_ctrl_reg;
  10332. u32 pci_state_reg, grc_misc_cfg;
  10333. u32 val;
  10334. u16 pci_cmd;
  10335. int err;
  10336. /* Force memory write invalidate off. If we leave it on,
  10337. * then on 5700_BX chips we have to enable a workaround.
  10338. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10339. * to match the cacheline size. The Broadcom driver have this
  10340. * workaround but turns MWI off all the times so never uses
  10341. * it. This seems to suggest that the workaround is insufficient.
  10342. */
  10343. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10344. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10345. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10346. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10347. * has the register indirect write enable bit set before
  10348. * we try to access any of the MMIO registers. It is also
  10349. * critical that the PCI-X hw workaround situation is decided
  10350. * before that as well.
  10351. */
  10352. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10353. &misc_ctrl_reg);
  10354. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10355. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10357. u32 prod_id_asic_rev;
  10358. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10359. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10360. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10361. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10362. pci_read_config_dword(tp->pdev,
  10363. TG3PCI_GEN2_PRODID_ASICREV,
  10364. &prod_id_asic_rev);
  10365. else
  10366. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10367. &prod_id_asic_rev);
  10368. tp->pci_chip_rev_id = prod_id_asic_rev;
  10369. }
  10370. /* Wrong chip ID in 5752 A0. This code can be removed later
  10371. * as A0 is not in production.
  10372. */
  10373. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10374. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10375. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10376. * we need to disable memory and use config. cycles
  10377. * only to access all registers. The 5702/03 chips
  10378. * can mistakenly decode the special cycles from the
  10379. * ICH chipsets as memory write cycles, causing corruption
  10380. * of register and memory space. Only certain ICH bridges
  10381. * will drive special cycles with non-zero data during the
  10382. * address phase which can fall within the 5703's address
  10383. * range. This is not an ICH bug as the PCI spec allows
  10384. * non-zero address during special cycles. However, only
  10385. * these ICH bridges are known to drive non-zero addresses
  10386. * during special cycles.
  10387. *
  10388. * Since special cycles do not cross PCI bridges, we only
  10389. * enable this workaround if the 5703 is on the secondary
  10390. * bus of these ICH bridges.
  10391. */
  10392. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10393. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10394. static struct tg3_dev_id {
  10395. u32 vendor;
  10396. u32 device;
  10397. u32 rev;
  10398. } ich_chipsets[] = {
  10399. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10400. PCI_ANY_ID },
  10401. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10402. PCI_ANY_ID },
  10403. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10404. 0xa },
  10405. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10406. PCI_ANY_ID },
  10407. { },
  10408. };
  10409. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10410. struct pci_dev *bridge = NULL;
  10411. while (pci_id->vendor != 0) {
  10412. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10413. bridge);
  10414. if (!bridge) {
  10415. pci_id++;
  10416. continue;
  10417. }
  10418. if (pci_id->rev != PCI_ANY_ID) {
  10419. if (bridge->revision > pci_id->rev)
  10420. continue;
  10421. }
  10422. if (bridge->subordinate &&
  10423. (bridge->subordinate->number ==
  10424. tp->pdev->bus->number)) {
  10425. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10426. pci_dev_put(bridge);
  10427. break;
  10428. }
  10429. }
  10430. }
  10431. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10432. static struct tg3_dev_id {
  10433. u32 vendor;
  10434. u32 device;
  10435. } bridge_chipsets[] = {
  10436. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10437. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10438. { },
  10439. };
  10440. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10441. struct pci_dev *bridge = NULL;
  10442. while (pci_id->vendor != 0) {
  10443. bridge = pci_get_device(pci_id->vendor,
  10444. pci_id->device,
  10445. bridge);
  10446. if (!bridge) {
  10447. pci_id++;
  10448. continue;
  10449. }
  10450. if (bridge->subordinate &&
  10451. (bridge->subordinate->number <=
  10452. tp->pdev->bus->number) &&
  10453. (bridge->subordinate->subordinate >=
  10454. tp->pdev->bus->number)) {
  10455. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10456. pci_dev_put(bridge);
  10457. break;
  10458. }
  10459. }
  10460. }
  10461. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10462. * DMA addresses > 40-bit. This bridge may have other additional
  10463. * 57xx devices behind it in some 4-port NIC designs for example.
  10464. * Any tg3 device found behind the bridge will also need the 40-bit
  10465. * DMA workaround.
  10466. */
  10467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10468. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10469. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10470. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10471. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10472. }
  10473. else {
  10474. struct pci_dev *bridge = NULL;
  10475. do {
  10476. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10477. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10478. bridge);
  10479. if (bridge && bridge->subordinate &&
  10480. (bridge->subordinate->number <=
  10481. tp->pdev->bus->number) &&
  10482. (bridge->subordinate->subordinate >=
  10483. tp->pdev->bus->number)) {
  10484. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10485. pci_dev_put(bridge);
  10486. break;
  10487. }
  10488. } while (bridge);
  10489. }
  10490. /* Initialize misc host control in PCI block. */
  10491. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10492. MISC_HOST_CTRL_CHIPREV);
  10493. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10494. tp->misc_host_ctrl);
  10495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10496. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10498. tp->pdev_peer = tg3_find_peer(tp);
  10499. /* Intentionally exclude ASIC_REV_5906 */
  10500. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10507. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10508. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10511. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10512. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10513. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10514. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10515. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10516. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10517. /* 5700 B0 chips do not support checksumming correctly due
  10518. * to hardware bugs.
  10519. */
  10520. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10521. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10522. else {
  10523. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10524. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10525. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10526. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10527. }
  10528. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10529. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10530. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10531. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10532. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10533. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10534. tp->pdev_peer == tp->pdev))
  10535. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10536. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10537. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10538. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10539. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10540. } else {
  10541. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10542. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10543. ASIC_REV_5750 &&
  10544. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10545. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10546. }
  10547. }
  10548. tp->irq_max = 1;
  10549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10550. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10551. tp->irq_max = TG3_IRQ_MAX_VECS;
  10552. }
  10553. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10555. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10556. else {
  10557. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10558. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10559. }
  10560. }
  10561. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10562. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10563. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10564. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10565. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10566. &pci_state_reg);
  10567. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10568. if (tp->pcie_cap != 0) {
  10569. u16 lnkctl;
  10570. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10571. pcie_set_readrq(tp->pdev, 4096);
  10572. pci_read_config_word(tp->pdev,
  10573. tp->pcie_cap + PCI_EXP_LNKCTL,
  10574. &lnkctl);
  10575. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10577. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10580. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10581. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10582. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10583. }
  10584. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10585. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10586. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10587. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10588. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10589. if (!tp->pcix_cap) {
  10590. printk(KERN_ERR PFX "Cannot find PCI-X "
  10591. "capability, aborting.\n");
  10592. return -EIO;
  10593. }
  10594. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10595. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10596. }
  10597. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10598. * reordering to the mailbox registers done by the host
  10599. * controller can cause major troubles. We read back from
  10600. * every mailbox register write to force the writes to be
  10601. * posted to the chip in order.
  10602. */
  10603. if (pci_dev_present(write_reorder_chipsets) &&
  10604. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10605. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10606. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10607. &tp->pci_cacheline_sz);
  10608. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10609. &tp->pci_lat_timer);
  10610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10611. tp->pci_lat_timer < 64) {
  10612. tp->pci_lat_timer = 64;
  10613. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10614. tp->pci_lat_timer);
  10615. }
  10616. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10617. /* 5700 BX chips need to have their TX producer index
  10618. * mailboxes written twice to workaround a bug.
  10619. */
  10620. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10621. /* If we are in PCI-X mode, enable register write workaround.
  10622. *
  10623. * The workaround is to use indirect register accesses
  10624. * for all chip writes not to mailbox registers.
  10625. */
  10626. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10627. u32 pm_reg;
  10628. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10629. /* The chip can have it's power management PCI config
  10630. * space registers clobbered due to this bug.
  10631. * So explicitly force the chip into D0 here.
  10632. */
  10633. pci_read_config_dword(tp->pdev,
  10634. tp->pm_cap + PCI_PM_CTRL,
  10635. &pm_reg);
  10636. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10637. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10638. pci_write_config_dword(tp->pdev,
  10639. tp->pm_cap + PCI_PM_CTRL,
  10640. pm_reg);
  10641. /* Also, force SERR#/PERR# in PCI command. */
  10642. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10643. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10644. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10645. }
  10646. }
  10647. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10648. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10649. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10650. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10651. /* Chip-specific fixup from Broadcom driver */
  10652. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10653. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10654. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10655. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10656. }
  10657. /* Default fast path register access methods */
  10658. tp->read32 = tg3_read32;
  10659. tp->write32 = tg3_write32;
  10660. tp->read32_mbox = tg3_read32;
  10661. tp->write32_mbox = tg3_write32;
  10662. tp->write32_tx_mbox = tg3_write32;
  10663. tp->write32_rx_mbox = tg3_write32;
  10664. /* Various workaround register access methods */
  10665. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10666. tp->write32 = tg3_write_indirect_reg32;
  10667. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10668. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10669. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10670. /*
  10671. * Back to back register writes can cause problems on these
  10672. * chips, the workaround is to read back all reg writes
  10673. * except those to mailbox regs.
  10674. *
  10675. * See tg3_write_indirect_reg32().
  10676. */
  10677. tp->write32 = tg3_write_flush_reg32;
  10678. }
  10679. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10680. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10681. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10682. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10683. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10684. }
  10685. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10686. tp->read32 = tg3_read_indirect_reg32;
  10687. tp->write32 = tg3_write_indirect_reg32;
  10688. tp->read32_mbox = tg3_read_indirect_mbox;
  10689. tp->write32_mbox = tg3_write_indirect_mbox;
  10690. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10691. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10692. iounmap(tp->regs);
  10693. tp->regs = NULL;
  10694. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10695. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10696. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10697. }
  10698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10699. tp->read32_mbox = tg3_read32_mbox_5906;
  10700. tp->write32_mbox = tg3_write32_mbox_5906;
  10701. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10702. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10703. }
  10704. if (tp->write32 == tg3_write_indirect_reg32 ||
  10705. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10706. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10707. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10708. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10709. /* Get eeprom hw config before calling tg3_set_power_state().
  10710. * In particular, the TG3_FLG2_IS_NIC flag must be
  10711. * determined before calling tg3_set_power_state() so that
  10712. * we know whether or not to switch out of Vaux power.
  10713. * When the flag is set, it means that GPIO1 is used for eeprom
  10714. * write protect and also implies that it is a LOM where GPIOs
  10715. * are not used to switch power.
  10716. */
  10717. tg3_get_eeprom_hw_cfg(tp);
  10718. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10719. /* Allow reads and writes to the
  10720. * APE register and memory space.
  10721. */
  10722. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10723. PCISTATE_ALLOW_APE_SHMEM_WR;
  10724. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10725. pci_state_reg);
  10726. }
  10727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10732. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10733. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10734. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10735. * It is also used as eeprom write protect on LOMs.
  10736. */
  10737. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10738. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10739. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10740. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10741. GRC_LCLCTRL_GPIO_OUTPUT1);
  10742. /* Unused GPIO3 must be driven as output on 5752 because there
  10743. * are no pull-up resistors on unused GPIO pins.
  10744. */
  10745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10746. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10749. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10750. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10751. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10752. /* Turn off the debug UART. */
  10753. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10754. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10755. /* Keep VMain power. */
  10756. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10757. GRC_LCLCTRL_GPIO_OUTPUT0;
  10758. }
  10759. /* Force the chip into D0. */
  10760. err = tg3_set_power_state(tp, PCI_D0);
  10761. if (err) {
  10762. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10763. pci_name(tp->pdev));
  10764. return err;
  10765. }
  10766. /* Derive initial jumbo mode from MTU assigned in
  10767. * ether_setup() via the alloc_etherdev() call
  10768. */
  10769. if (tp->dev->mtu > ETH_DATA_LEN &&
  10770. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10771. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10772. /* Determine WakeOnLan speed to use. */
  10773. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10774. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10775. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10776. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10777. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10778. } else {
  10779. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10780. }
  10781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10782. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10783. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10784. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10785. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10786. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10787. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10788. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10789. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10790. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10791. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10792. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10793. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10794. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10795. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10796. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10797. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10800. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10801. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10805. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10806. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10807. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10808. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10809. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10810. } else
  10811. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10812. }
  10813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10814. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10815. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10816. if (tp->phy_otp == 0)
  10817. tp->phy_otp = TG3_OTP_DEFAULT;
  10818. }
  10819. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10820. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10821. else
  10822. tp->mi_mode = MAC_MI_MODE_BASE;
  10823. tp->coalesce_mode = 0;
  10824. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10825. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10826. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10829. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10830. err = tg3_mdio_init(tp);
  10831. if (err)
  10832. return err;
  10833. /* Initialize data/descriptor byte/word swapping. */
  10834. val = tr32(GRC_MODE);
  10835. val &= GRC_MODE_HOST_STACKUP;
  10836. tw32(GRC_MODE, val | tp->grc_mode);
  10837. tg3_switch_clocks(tp);
  10838. /* Clear this out for sanity. */
  10839. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10840. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10841. &pci_state_reg);
  10842. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10843. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10844. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10845. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10846. chiprevid == CHIPREV_ID_5701_B0 ||
  10847. chiprevid == CHIPREV_ID_5701_B2 ||
  10848. chiprevid == CHIPREV_ID_5701_B5) {
  10849. void __iomem *sram_base;
  10850. /* Write some dummy words into the SRAM status block
  10851. * area, see if it reads back correctly. If the return
  10852. * value is bad, force enable the PCIX workaround.
  10853. */
  10854. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10855. writel(0x00000000, sram_base);
  10856. writel(0x00000000, sram_base + 4);
  10857. writel(0xffffffff, sram_base + 4);
  10858. if (readl(sram_base) != 0x00000000)
  10859. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10860. }
  10861. }
  10862. udelay(50);
  10863. tg3_nvram_init(tp);
  10864. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10865. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10866. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10867. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10868. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10869. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10870. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10871. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10872. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10873. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10874. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10875. HOSTCC_MODE_CLRTICK_TXBD);
  10876. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10877. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10878. tp->misc_host_ctrl);
  10879. }
  10880. /* Preserve the APE MAC_MODE bits */
  10881. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10882. tp->mac_mode = tr32(MAC_MODE) |
  10883. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10884. else
  10885. tp->mac_mode = TG3_DEF_MAC_MODE;
  10886. /* these are limited to 10/100 only */
  10887. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10888. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10889. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10890. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10891. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10892. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10893. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10894. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10895. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10896. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10897. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10898. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10899. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10900. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10901. err = tg3_phy_probe(tp);
  10902. if (err) {
  10903. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10904. pci_name(tp->pdev), err);
  10905. /* ... but do not return immediately ... */
  10906. tg3_mdio_fini(tp);
  10907. }
  10908. tg3_read_partno(tp);
  10909. tg3_read_fw_ver(tp);
  10910. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10911. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10912. } else {
  10913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10914. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10915. else
  10916. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10917. }
  10918. /* 5700 {AX,BX} chips have a broken status block link
  10919. * change bit implementation, so we must use the
  10920. * status register in those cases.
  10921. */
  10922. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10923. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10924. else
  10925. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10926. /* The led_ctrl is set during tg3_phy_probe, here we might
  10927. * have to force the link status polling mechanism based
  10928. * upon subsystem IDs.
  10929. */
  10930. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10931. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10932. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10933. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10934. TG3_FLAG_USE_LINKCHG_REG);
  10935. }
  10936. /* For all SERDES we poll the MAC status register. */
  10937. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10938. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10939. else
  10940. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10941. tp->rx_offset = NET_IP_ALIGN;
  10942. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10943. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10944. tp->rx_offset = 0;
  10945. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10946. /* Increment the rx prod index on the rx std ring by at most
  10947. * 8 for these chips to workaround hw errata.
  10948. */
  10949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10952. tp->rx_std_max_post = 8;
  10953. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10954. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10955. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10956. return err;
  10957. }
  10958. #ifdef CONFIG_SPARC
  10959. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10960. {
  10961. struct net_device *dev = tp->dev;
  10962. struct pci_dev *pdev = tp->pdev;
  10963. struct device_node *dp = pci_device_to_OF_node(pdev);
  10964. const unsigned char *addr;
  10965. int len;
  10966. addr = of_get_property(dp, "local-mac-address", &len);
  10967. if (addr && len == 6) {
  10968. memcpy(dev->dev_addr, addr, 6);
  10969. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10970. return 0;
  10971. }
  10972. return -ENODEV;
  10973. }
  10974. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10975. {
  10976. struct net_device *dev = tp->dev;
  10977. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10978. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10979. return 0;
  10980. }
  10981. #endif
  10982. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10983. {
  10984. struct net_device *dev = tp->dev;
  10985. u32 hi, lo, mac_offset;
  10986. int addr_ok = 0;
  10987. #ifdef CONFIG_SPARC
  10988. if (!tg3_get_macaddr_sparc(tp))
  10989. return 0;
  10990. #endif
  10991. mac_offset = 0x7c;
  10992. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10993. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10994. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10995. mac_offset = 0xcc;
  10996. if (tg3_nvram_lock(tp))
  10997. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10998. else
  10999. tg3_nvram_unlock(tp);
  11000. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11001. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11002. mac_offset = 0xcc;
  11003. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11004. mac_offset = 0x10;
  11005. /* First try to get it from MAC address mailbox. */
  11006. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11007. if ((hi >> 16) == 0x484b) {
  11008. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11009. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11010. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11011. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11012. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11013. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11014. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11015. /* Some old bootcode may report a 0 MAC address in SRAM */
  11016. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11017. }
  11018. if (!addr_ok) {
  11019. /* Next, try NVRAM. */
  11020. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11021. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11022. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11023. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11024. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11025. }
  11026. /* Finally just fetch it out of the MAC control regs. */
  11027. else {
  11028. hi = tr32(MAC_ADDR_0_HIGH);
  11029. lo = tr32(MAC_ADDR_0_LOW);
  11030. dev->dev_addr[5] = lo & 0xff;
  11031. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11032. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11033. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11034. dev->dev_addr[1] = hi & 0xff;
  11035. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11036. }
  11037. }
  11038. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11039. #ifdef CONFIG_SPARC
  11040. if (!tg3_get_default_macaddr_sparc(tp))
  11041. return 0;
  11042. #endif
  11043. return -EINVAL;
  11044. }
  11045. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11046. return 0;
  11047. }
  11048. #define BOUNDARY_SINGLE_CACHELINE 1
  11049. #define BOUNDARY_MULTI_CACHELINE 2
  11050. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11051. {
  11052. int cacheline_size;
  11053. u8 byte;
  11054. int goal;
  11055. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11056. if (byte == 0)
  11057. cacheline_size = 1024;
  11058. else
  11059. cacheline_size = (int) byte * 4;
  11060. /* On 5703 and later chips, the boundary bits have no
  11061. * effect.
  11062. */
  11063. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11064. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11065. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11066. goto out;
  11067. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11068. goal = BOUNDARY_MULTI_CACHELINE;
  11069. #else
  11070. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11071. goal = BOUNDARY_SINGLE_CACHELINE;
  11072. #else
  11073. goal = 0;
  11074. #endif
  11075. #endif
  11076. if (!goal)
  11077. goto out;
  11078. /* PCI controllers on most RISC systems tend to disconnect
  11079. * when a device tries to burst across a cache-line boundary.
  11080. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11081. *
  11082. * Unfortunately, for PCI-E there are only limited
  11083. * write-side controls for this, and thus for reads
  11084. * we will still get the disconnects. We'll also waste
  11085. * these PCI cycles for both read and write for chips
  11086. * other than 5700 and 5701 which do not implement the
  11087. * boundary bits.
  11088. */
  11089. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11090. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11091. switch (cacheline_size) {
  11092. case 16:
  11093. case 32:
  11094. case 64:
  11095. case 128:
  11096. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11097. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11098. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11099. } else {
  11100. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11101. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11102. }
  11103. break;
  11104. case 256:
  11105. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11106. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11107. break;
  11108. default:
  11109. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11110. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11111. break;
  11112. }
  11113. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11114. switch (cacheline_size) {
  11115. case 16:
  11116. case 32:
  11117. case 64:
  11118. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11119. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11120. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11121. break;
  11122. }
  11123. /* fallthrough */
  11124. case 128:
  11125. default:
  11126. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11127. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11128. break;
  11129. }
  11130. } else {
  11131. switch (cacheline_size) {
  11132. case 16:
  11133. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11134. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11135. DMA_RWCTRL_WRITE_BNDRY_16);
  11136. break;
  11137. }
  11138. /* fallthrough */
  11139. case 32:
  11140. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11141. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11142. DMA_RWCTRL_WRITE_BNDRY_32);
  11143. break;
  11144. }
  11145. /* fallthrough */
  11146. case 64:
  11147. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11148. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11149. DMA_RWCTRL_WRITE_BNDRY_64);
  11150. break;
  11151. }
  11152. /* fallthrough */
  11153. case 128:
  11154. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11155. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11156. DMA_RWCTRL_WRITE_BNDRY_128);
  11157. break;
  11158. }
  11159. /* fallthrough */
  11160. case 256:
  11161. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11162. DMA_RWCTRL_WRITE_BNDRY_256);
  11163. break;
  11164. case 512:
  11165. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11166. DMA_RWCTRL_WRITE_BNDRY_512);
  11167. break;
  11168. case 1024:
  11169. default:
  11170. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11171. DMA_RWCTRL_WRITE_BNDRY_1024);
  11172. break;
  11173. }
  11174. }
  11175. out:
  11176. return val;
  11177. }
  11178. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11179. {
  11180. struct tg3_internal_buffer_desc test_desc;
  11181. u32 sram_dma_descs;
  11182. int i, ret;
  11183. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11184. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11185. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11186. tw32(RDMAC_STATUS, 0);
  11187. tw32(WDMAC_STATUS, 0);
  11188. tw32(BUFMGR_MODE, 0);
  11189. tw32(FTQ_RESET, 0);
  11190. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11191. test_desc.addr_lo = buf_dma & 0xffffffff;
  11192. test_desc.nic_mbuf = 0x00002100;
  11193. test_desc.len = size;
  11194. /*
  11195. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11196. * the *second* time the tg3 driver was getting loaded after an
  11197. * initial scan.
  11198. *
  11199. * Broadcom tells me:
  11200. * ...the DMA engine is connected to the GRC block and a DMA
  11201. * reset may affect the GRC block in some unpredictable way...
  11202. * The behavior of resets to individual blocks has not been tested.
  11203. *
  11204. * Broadcom noted the GRC reset will also reset all sub-components.
  11205. */
  11206. if (to_device) {
  11207. test_desc.cqid_sqid = (13 << 8) | 2;
  11208. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11209. udelay(40);
  11210. } else {
  11211. test_desc.cqid_sqid = (16 << 8) | 7;
  11212. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11213. udelay(40);
  11214. }
  11215. test_desc.flags = 0x00000005;
  11216. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11217. u32 val;
  11218. val = *(((u32 *)&test_desc) + i);
  11219. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11220. sram_dma_descs + (i * sizeof(u32)));
  11221. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11222. }
  11223. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11224. if (to_device) {
  11225. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11226. } else {
  11227. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11228. }
  11229. ret = -ENODEV;
  11230. for (i = 0; i < 40; i++) {
  11231. u32 val;
  11232. if (to_device)
  11233. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11234. else
  11235. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11236. if ((val & 0xffff) == sram_dma_descs) {
  11237. ret = 0;
  11238. break;
  11239. }
  11240. udelay(100);
  11241. }
  11242. return ret;
  11243. }
  11244. #define TEST_BUFFER_SIZE 0x2000
  11245. static int __devinit tg3_test_dma(struct tg3 *tp)
  11246. {
  11247. dma_addr_t buf_dma;
  11248. u32 *buf, saved_dma_rwctrl;
  11249. int ret;
  11250. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11251. if (!buf) {
  11252. ret = -ENOMEM;
  11253. goto out_nofree;
  11254. }
  11255. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11256. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11257. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11258. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11259. /* DMA read watermark not used on PCIE */
  11260. tp->dma_rwctrl |= 0x00180000;
  11261. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11262. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11263. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11264. tp->dma_rwctrl |= 0x003f0000;
  11265. else
  11266. tp->dma_rwctrl |= 0x003f000f;
  11267. } else {
  11268. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11269. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11270. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11271. u32 read_water = 0x7;
  11272. /* If the 5704 is behind the EPB bridge, we can
  11273. * do the less restrictive ONE_DMA workaround for
  11274. * better performance.
  11275. */
  11276. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11278. tp->dma_rwctrl |= 0x8000;
  11279. else if (ccval == 0x6 || ccval == 0x7)
  11280. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11281. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11282. read_water = 4;
  11283. /* Set bit 23 to enable PCIX hw bug fix */
  11284. tp->dma_rwctrl |=
  11285. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11286. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11287. (1 << 23);
  11288. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11289. /* 5780 always in PCIX mode */
  11290. tp->dma_rwctrl |= 0x00144000;
  11291. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11292. /* 5714 always in PCIX mode */
  11293. tp->dma_rwctrl |= 0x00148000;
  11294. } else {
  11295. tp->dma_rwctrl |= 0x001b000f;
  11296. }
  11297. }
  11298. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11300. tp->dma_rwctrl &= 0xfffffff0;
  11301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11302. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11303. /* Remove this if it causes problems for some boards. */
  11304. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11305. /* On 5700/5701 chips, we need to set this bit.
  11306. * Otherwise the chip will issue cacheline transactions
  11307. * to streamable DMA memory with not all the byte
  11308. * enables turned on. This is an error on several
  11309. * RISC PCI controllers, in particular sparc64.
  11310. *
  11311. * On 5703/5704 chips, this bit has been reassigned
  11312. * a different meaning. In particular, it is used
  11313. * on those chips to enable a PCI-X workaround.
  11314. */
  11315. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11316. }
  11317. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11318. #if 0
  11319. /* Unneeded, already done by tg3_get_invariants. */
  11320. tg3_switch_clocks(tp);
  11321. #endif
  11322. ret = 0;
  11323. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11324. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11325. goto out;
  11326. /* It is best to perform DMA test with maximum write burst size
  11327. * to expose the 5700/5701 write DMA bug.
  11328. */
  11329. saved_dma_rwctrl = tp->dma_rwctrl;
  11330. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11331. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11332. while (1) {
  11333. u32 *p = buf, i;
  11334. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11335. p[i] = i;
  11336. /* Send the buffer to the chip. */
  11337. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11338. if (ret) {
  11339. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11340. break;
  11341. }
  11342. #if 0
  11343. /* validate data reached card RAM correctly. */
  11344. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11345. u32 val;
  11346. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11347. if (le32_to_cpu(val) != p[i]) {
  11348. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11349. /* ret = -ENODEV here? */
  11350. }
  11351. p[i] = 0;
  11352. }
  11353. #endif
  11354. /* Now read it back. */
  11355. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11356. if (ret) {
  11357. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11358. break;
  11359. }
  11360. /* Verify it. */
  11361. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11362. if (p[i] == i)
  11363. continue;
  11364. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11365. DMA_RWCTRL_WRITE_BNDRY_16) {
  11366. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11367. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11368. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11369. break;
  11370. } else {
  11371. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11372. ret = -ENODEV;
  11373. goto out;
  11374. }
  11375. }
  11376. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11377. /* Success. */
  11378. ret = 0;
  11379. break;
  11380. }
  11381. }
  11382. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11383. DMA_RWCTRL_WRITE_BNDRY_16) {
  11384. static struct pci_device_id dma_wait_state_chipsets[] = {
  11385. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11386. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11387. { },
  11388. };
  11389. /* DMA test passed without adjusting DMA boundary,
  11390. * now look for chipsets that are known to expose the
  11391. * DMA bug without failing the test.
  11392. */
  11393. if (pci_dev_present(dma_wait_state_chipsets)) {
  11394. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11395. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11396. }
  11397. else
  11398. /* Safe to use the calculated DMA boundary. */
  11399. tp->dma_rwctrl = saved_dma_rwctrl;
  11400. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11401. }
  11402. out:
  11403. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11404. out_nofree:
  11405. return ret;
  11406. }
  11407. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11408. {
  11409. tp->link_config.advertising =
  11410. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11411. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11412. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11413. ADVERTISED_Autoneg | ADVERTISED_MII);
  11414. tp->link_config.speed = SPEED_INVALID;
  11415. tp->link_config.duplex = DUPLEX_INVALID;
  11416. tp->link_config.autoneg = AUTONEG_ENABLE;
  11417. tp->link_config.active_speed = SPEED_INVALID;
  11418. tp->link_config.active_duplex = DUPLEX_INVALID;
  11419. tp->link_config.phy_is_low_power = 0;
  11420. tp->link_config.orig_speed = SPEED_INVALID;
  11421. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11422. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11423. }
  11424. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11425. {
  11426. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11427. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11428. tp->bufmgr_config.mbuf_read_dma_low_water =
  11429. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11430. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11431. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11432. tp->bufmgr_config.mbuf_high_water =
  11433. DEFAULT_MB_HIGH_WATER_5705;
  11434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11435. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11436. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11437. tp->bufmgr_config.mbuf_high_water =
  11438. DEFAULT_MB_HIGH_WATER_5906;
  11439. }
  11440. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11441. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11442. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11443. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11444. tp->bufmgr_config.mbuf_high_water_jumbo =
  11445. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11446. } else {
  11447. tp->bufmgr_config.mbuf_read_dma_low_water =
  11448. DEFAULT_MB_RDMA_LOW_WATER;
  11449. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11450. DEFAULT_MB_MACRX_LOW_WATER;
  11451. tp->bufmgr_config.mbuf_high_water =
  11452. DEFAULT_MB_HIGH_WATER;
  11453. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11454. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11455. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11456. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11457. tp->bufmgr_config.mbuf_high_water_jumbo =
  11458. DEFAULT_MB_HIGH_WATER_JUMBO;
  11459. }
  11460. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11461. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11462. }
  11463. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11464. {
  11465. switch (tp->phy_id & PHY_ID_MASK) {
  11466. case PHY_ID_BCM5400: return "5400";
  11467. case PHY_ID_BCM5401: return "5401";
  11468. case PHY_ID_BCM5411: return "5411";
  11469. case PHY_ID_BCM5701: return "5701";
  11470. case PHY_ID_BCM5703: return "5703";
  11471. case PHY_ID_BCM5704: return "5704";
  11472. case PHY_ID_BCM5705: return "5705";
  11473. case PHY_ID_BCM5750: return "5750";
  11474. case PHY_ID_BCM5752: return "5752";
  11475. case PHY_ID_BCM5714: return "5714";
  11476. case PHY_ID_BCM5780: return "5780";
  11477. case PHY_ID_BCM5755: return "5755";
  11478. case PHY_ID_BCM5787: return "5787";
  11479. case PHY_ID_BCM5784: return "5784";
  11480. case PHY_ID_BCM5756: return "5722/5756";
  11481. case PHY_ID_BCM5906: return "5906";
  11482. case PHY_ID_BCM5761: return "5761";
  11483. case PHY_ID_BCM8002: return "8002/serdes";
  11484. case 0: return "serdes";
  11485. default: return "unknown";
  11486. }
  11487. }
  11488. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11489. {
  11490. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11491. strcpy(str, "PCI Express");
  11492. return str;
  11493. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11494. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11495. strcpy(str, "PCIX:");
  11496. if ((clock_ctrl == 7) ||
  11497. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11498. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11499. strcat(str, "133MHz");
  11500. else if (clock_ctrl == 0)
  11501. strcat(str, "33MHz");
  11502. else if (clock_ctrl == 2)
  11503. strcat(str, "50MHz");
  11504. else if (clock_ctrl == 4)
  11505. strcat(str, "66MHz");
  11506. else if (clock_ctrl == 6)
  11507. strcat(str, "100MHz");
  11508. } else {
  11509. strcpy(str, "PCI:");
  11510. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11511. strcat(str, "66MHz");
  11512. else
  11513. strcat(str, "33MHz");
  11514. }
  11515. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11516. strcat(str, ":32-bit");
  11517. else
  11518. strcat(str, ":64-bit");
  11519. return str;
  11520. }
  11521. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11522. {
  11523. struct pci_dev *peer;
  11524. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11525. for (func = 0; func < 8; func++) {
  11526. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11527. if (peer && peer != tp->pdev)
  11528. break;
  11529. pci_dev_put(peer);
  11530. }
  11531. /* 5704 can be configured in single-port mode, set peer to
  11532. * tp->pdev in that case.
  11533. */
  11534. if (!peer) {
  11535. peer = tp->pdev;
  11536. return peer;
  11537. }
  11538. /*
  11539. * We don't need to keep the refcount elevated; there's no way
  11540. * to remove one half of this device without removing the other
  11541. */
  11542. pci_dev_put(peer);
  11543. return peer;
  11544. }
  11545. static void __devinit tg3_init_coal(struct tg3 *tp)
  11546. {
  11547. struct ethtool_coalesce *ec = &tp->coal;
  11548. memset(ec, 0, sizeof(*ec));
  11549. ec->cmd = ETHTOOL_GCOALESCE;
  11550. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11551. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11552. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11553. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11554. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11555. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11556. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11557. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11558. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11559. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11560. HOSTCC_MODE_CLRTICK_TXBD)) {
  11561. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11562. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11563. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11564. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11565. }
  11566. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11567. ec->rx_coalesce_usecs_irq = 0;
  11568. ec->tx_coalesce_usecs_irq = 0;
  11569. ec->stats_block_coalesce_usecs = 0;
  11570. }
  11571. }
  11572. static const struct net_device_ops tg3_netdev_ops = {
  11573. .ndo_open = tg3_open,
  11574. .ndo_stop = tg3_close,
  11575. .ndo_start_xmit = tg3_start_xmit,
  11576. .ndo_get_stats = tg3_get_stats,
  11577. .ndo_validate_addr = eth_validate_addr,
  11578. .ndo_set_multicast_list = tg3_set_rx_mode,
  11579. .ndo_set_mac_address = tg3_set_mac_addr,
  11580. .ndo_do_ioctl = tg3_ioctl,
  11581. .ndo_tx_timeout = tg3_tx_timeout,
  11582. .ndo_change_mtu = tg3_change_mtu,
  11583. #if TG3_VLAN_TAG_USED
  11584. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11585. #endif
  11586. #ifdef CONFIG_NET_POLL_CONTROLLER
  11587. .ndo_poll_controller = tg3_poll_controller,
  11588. #endif
  11589. };
  11590. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11591. .ndo_open = tg3_open,
  11592. .ndo_stop = tg3_close,
  11593. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11594. .ndo_get_stats = tg3_get_stats,
  11595. .ndo_validate_addr = eth_validate_addr,
  11596. .ndo_set_multicast_list = tg3_set_rx_mode,
  11597. .ndo_set_mac_address = tg3_set_mac_addr,
  11598. .ndo_do_ioctl = tg3_ioctl,
  11599. .ndo_tx_timeout = tg3_tx_timeout,
  11600. .ndo_change_mtu = tg3_change_mtu,
  11601. #if TG3_VLAN_TAG_USED
  11602. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11603. #endif
  11604. #ifdef CONFIG_NET_POLL_CONTROLLER
  11605. .ndo_poll_controller = tg3_poll_controller,
  11606. #endif
  11607. };
  11608. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11609. const struct pci_device_id *ent)
  11610. {
  11611. static int tg3_version_printed = 0;
  11612. struct net_device *dev;
  11613. struct tg3 *tp;
  11614. int i, err, pm_cap;
  11615. u32 sndmbx, rcvmbx, intmbx;
  11616. char str[40];
  11617. u64 dma_mask, persist_dma_mask;
  11618. if (tg3_version_printed++ == 0)
  11619. printk(KERN_INFO "%s", version);
  11620. err = pci_enable_device(pdev);
  11621. if (err) {
  11622. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11623. "aborting.\n");
  11624. return err;
  11625. }
  11626. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11627. if (err) {
  11628. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11629. "aborting.\n");
  11630. goto err_out_disable_pdev;
  11631. }
  11632. pci_set_master(pdev);
  11633. /* Find power-management capability. */
  11634. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11635. if (pm_cap == 0) {
  11636. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11637. "aborting.\n");
  11638. err = -EIO;
  11639. goto err_out_free_res;
  11640. }
  11641. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11642. if (!dev) {
  11643. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11644. err = -ENOMEM;
  11645. goto err_out_free_res;
  11646. }
  11647. SET_NETDEV_DEV(dev, &pdev->dev);
  11648. #if TG3_VLAN_TAG_USED
  11649. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11650. #endif
  11651. tp = netdev_priv(dev);
  11652. tp->pdev = pdev;
  11653. tp->dev = dev;
  11654. tp->pm_cap = pm_cap;
  11655. tp->rx_mode = TG3_DEF_RX_MODE;
  11656. tp->tx_mode = TG3_DEF_TX_MODE;
  11657. if (tg3_debug > 0)
  11658. tp->msg_enable = tg3_debug;
  11659. else
  11660. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11661. /* The word/byte swap controls here control register access byte
  11662. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11663. * setting below.
  11664. */
  11665. tp->misc_host_ctrl =
  11666. MISC_HOST_CTRL_MASK_PCI_INT |
  11667. MISC_HOST_CTRL_WORD_SWAP |
  11668. MISC_HOST_CTRL_INDIR_ACCESS |
  11669. MISC_HOST_CTRL_PCISTATE_RW;
  11670. /* The NONFRM (non-frame) byte/word swap controls take effect
  11671. * on descriptor entries, anything which isn't packet data.
  11672. *
  11673. * The StrongARM chips on the board (one for tx, one for rx)
  11674. * are running in big-endian mode.
  11675. */
  11676. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11677. GRC_MODE_WSWAP_NONFRM_DATA);
  11678. #ifdef __BIG_ENDIAN
  11679. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11680. #endif
  11681. spin_lock_init(&tp->lock);
  11682. spin_lock_init(&tp->indirect_lock);
  11683. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11684. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11685. if (!tp->regs) {
  11686. printk(KERN_ERR PFX "Cannot map device registers, "
  11687. "aborting.\n");
  11688. err = -ENOMEM;
  11689. goto err_out_free_dev;
  11690. }
  11691. tg3_init_link_config(tp);
  11692. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11693. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11694. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11695. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11696. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11697. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11698. struct tg3_napi *tnapi = &tp->napi[i];
  11699. tnapi->tp = tp;
  11700. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11701. tnapi->int_mbox = intmbx;
  11702. if (i < 4)
  11703. intmbx += 0x8;
  11704. else
  11705. intmbx += 0x4;
  11706. tnapi->consmbox = rcvmbx;
  11707. tnapi->prodmbox = sndmbx;
  11708. if (i)
  11709. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11710. else
  11711. tnapi->coal_now = HOSTCC_MODE_NOW;
  11712. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11713. break;
  11714. /*
  11715. * If we support MSIX, we'll be using RSS. If we're using
  11716. * RSS, the first vector only handles link interrupts and the
  11717. * remaining vectors handle rx and tx interrupts. Reuse the
  11718. * mailbox values for the next iteration. The values we setup
  11719. * above are still useful for the single vectored mode.
  11720. */
  11721. if (!i)
  11722. continue;
  11723. rcvmbx += 0x8;
  11724. if (sndmbx & 0x4)
  11725. sndmbx -= 0x4;
  11726. else
  11727. sndmbx += 0xc;
  11728. }
  11729. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11730. dev->ethtool_ops = &tg3_ethtool_ops;
  11731. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11732. dev->irq = pdev->irq;
  11733. err = tg3_get_invariants(tp);
  11734. if (err) {
  11735. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11736. "aborting.\n");
  11737. goto err_out_iounmap;
  11738. }
  11739. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11740. dev->netdev_ops = &tg3_netdev_ops;
  11741. else
  11742. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11743. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11744. * device behind the EPB cannot support DMA addresses > 40-bit.
  11745. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11746. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11747. * do DMA address check in tg3_start_xmit().
  11748. */
  11749. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11750. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11751. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11752. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11753. #ifdef CONFIG_HIGHMEM
  11754. dma_mask = DMA_BIT_MASK(64);
  11755. #endif
  11756. } else
  11757. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11758. /* Configure DMA attributes. */
  11759. if (dma_mask > DMA_BIT_MASK(32)) {
  11760. err = pci_set_dma_mask(pdev, dma_mask);
  11761. if (!err) {
  11762. dev->features |= NETIF_F_HIGHDMA;
  11763. err = pci_set_consistent_dma_mask(pdev,
  11764. persist_dma_mask);
  11765. if (err < 0) {
  11766. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11767. "DMA for consistent allocations\n");
  11768. goto err_out_iounmap;
  11769. }
  11770. }
  11771. }
  11772. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11773. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11774. if (err) {
  11775. printk(KERN_ERR PFX "No usable DMA configuration, "
  11776. "aborting.\n");
  11777. goto err_out_iounmap;
  11778. }
  11779. }
  11780. tg3_init_bufmgr_config(tp);
  11781. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11782. tp->fw_needed = FIRMWARE_TG3;
  11783. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11784. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11785. }
  11786. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11788. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11790. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11791. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11792. } else {
  11793. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11795. tp->fw_needed = FIRMWARE_TG3TSO5;
  11796. else
  11797. tp->fw_needed = FIRMWARE_TG3TSO;
  11798. }
  11799. /* TSO is on by default on chips that support hardware TSO.
  11800. * Firmware TSO on older chips gives lower performance, so it
  11801. * is off by default, but can be enabled using ethtool.
  11802. */
  11803. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11804. if (dev->features & NETIF_F_IP_CSUM)
  11805. dev->features |= NETIF_F_TSO;
  11806. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11807. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11808. dev->features |= NETIF_F_TSO6;
  11809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11810. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11811. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11815. dev->features |= NETIF_F_TSO_ECN;
  11816. }
  11817. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11818. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11819. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11820. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11821. tp->rx_pending = 63;
  11822. }
  11823. err = tg3_get_device_address(tp);
  11824. if (err) {
  11825. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11826. "aborting.\n");
  11827. goto err_out_fw;
  11828. }
  11829. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11830. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11831. if (!tp->aperegs) {
  11832. printk(KERN_ERR PFX "Cannot map APE registers, "
  11833. "aborting.\n");
  11834. err = -ENOMEM;
  11835. goto err_out_fw;
  11836. }
  11837. tg3_ape_lock_init(tp);
  11838. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11839. tg3_read_dash_ver(tp);
  11840. }
  11841. /*
  11842. * Reset chip in case UNDI or EFI driver did not shutdown
  11843. * DMA self test will enable WDMAC and we'll see (spurious)
  11844. * pending DMA on the PCI bus at that point.
  11845. */
  11846. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11847. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11848. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11849. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11850. }
  11851. err = tg3_test_dma(tp);
  11852. if (err) {
  11853. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11854. goto err_out_apeunmap;
  11855. }
  11856. /* flow control autonegotiation is default behavior */
  11857. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11858. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11859. tg3_init_coal(tp);
  11860. pci_set_drvdata(pdev, dev);
  11861. err = register_netdev(dev);
  11862. if (err) {
  11863. printk(KERN_ERR PFX "Cannot register net device, "
  11864. "aborting.\n");
  11865. goto err_out_apeunmap;
  11866. }
  11867. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11868. dev->name,
  11869. tp->board_part_number,
  11870. tp->pci_chip_rev_id,
  11871. tg3_bus_string(tp, str),
  11872. dev->dev_addr);
  11873. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11874. struct phy_device *phydev;
  11875. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11876. printk(KERN_INFO
  11877. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11878. tp->dev->name, phydev->drv->name,
  11879. dev_name(&phydev->dev));
  11880. } else
  11881. printk(KERN_INFO
  11882. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11883. tp->dev->name, tg3_phy_string(tp),
  11884. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11885. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11886. "10/100/1000Base-T")),
  11887. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11888. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11889. dev->name,
  11890. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11891. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11892. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11893. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11894. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11895. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11896. dev->name, tp->dma_rwctrl,
  11897. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11898. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11899. return 0;
  11900. err_out_apeunmap:
  11901. if (tp->aperegs) {
  11902. iounmap(tp->aperegs);
  11903. tp->aperegs = NULL;
  11904. }
  11905. err_out_fw:
  11906. if (tp->fw)
  11907. release_firmware(tp->fw);
  11908. err_out_iounmap:
  11909. if (tp->regs) {
  11910. iounmap(tp->regs);
  11911. tp->regs = NULL;
  11912. }
  11913. err_out_free_dev:
  11914. free_netdev(dev);
  11915. err_out_free_res:
  11916. pci_release_regions(pdev);
  11917. err_out_disable_pdev:
  11918. pci_disable_device(pdev);
  11919. pci_set_drvdata(pdev, NULL);
  11920. return err;
  11921. }
  11922. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11923. {
  11924. struct net_device *dev = pci_get_drvdata(pdev);
  11925. if (dev) {
  11926. struct tg3 *tp = netdev_priv(dev);
  11927. if (tp->fw)
  11928. release_firmware(tp->fw);
  11929. flush_scheduled_work();
  11930. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11931. tg3_phy_fini(tp);
  11932. tg3_mdio_fini(tp);
  11933. }
  11934. unregister_netdev(dev);
  11935. if (tp->aperegs) {
  11936. iounmap(tp->aperegs);
  11937. tp->aperegs = NULL;
  11938. }
  11939. if (tp->regs) {
  11940. iounmap(tp->regs);
  11941. tp->regs = NULL;
  11942. }
  11943. free_netdev(dev);
  11944. pci_release_regions(pdev);
  11945. pci_disable_device(pdev);
  11946. pci_set_drvdata(pdev, NULL);
  11947. }
  11948. }
  11949. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11950. {
  11951. struct net_device *dev = pci_get_drvdata(pdev);
  11952. struct tg3 *tp = netdev_priv(dev);
  11953. pci_power_t target_state;
  11954. int err;
  11955. /* PCI register 4 needs to be saved whether netif_running() or not.
  11956. * MSI address and data need to be saved if using MSI and
  11957. * netif_running().
  11958. */
  11959. pci_save_state(pdev);
  11960. if (!netif_running(dev))
  11961. return 0;
  11962. flush_scheduled_work();
  11963. tg3_phy_stop(tp);
  11964. tg3_netif_stop(tp);
  11965. del_timer_sync(&tp->timer);
  11966. tg3_full_lock(tp, 1);
  11967. tg3_disable_ints(tp);
  11968. tg3_full_unlock(tp);
  11969. netif_device_detach(dev);
  11970. tg3_full_lock(tp, 0);
  11971. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11972. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11973. tg3_full_unlock(tp);
  11974. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11975. err = tg3_set_power_state(tp, target_state);
  11976. if (err) {
  11977. int err2;
  11978. tg3_full_lock(tp, 0);
  11979. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11980. err2 = tg3_restart_hw(tp, 1);
  11981. if (err2)
  11982. goto out;
  11983. tp->timer.expires = jiffies + tp->timer_offset;
  11984. add_timer(&tp->timer);
  11985. netif_device_attach(dev);
  11986. tg3_netif_start(tp);
  11987. out:
  11988. tg3_full_unlock(tp);
  11989. if (!err2)
  11990. tg3_phy_start(tp);
  11991. }
  11992. return err;
  11993. }
  11994. static int tg3_resume(struct pci_dev *pdev)
  11995. {
  11996. struct net_device *dev = pci_get_drvdata(pdev);
  11997. struct tg3 *tp = netdev_priv(dev);
  11998. int err;
  11999. pci_restore_state(tp->pdev);
  12000. if (!netif_running(dev))
  12001. return 0;
  12002. err = tg3_set_power_state(tp, PCI_D0);
  12003. if (err)
  12004. return err;
  12005. netif_device_attach(dev);
  12006. tg3_full_lock(tp, 0);
  12007. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12008. err = tg3_restart_hw(tp, 1);
  12009. if (err)
  12010. goto out;
  12011. tp->timer.expires = jiffies + tp->timer_offset;
  12012. add_timer(&tp->timer);
  12013. tg3_netif_start(tp);
  12014. out:
  12015. tg3_full_unlock(tp);
  12016. if (!err)
  12017. tg3_phy_start(tp);
  12018. return err;
  12019. }
  12020. static struct pci_driver tg3_driver = {
  12021. .name = DRV_MODULE_NAME,
  12022. .id_table = tg3_pci_tbl,
  12023. .probe = tg3_init_one,
  12024. .remove = __devexit_p(tg3_remove_one),
  12025. .suspend = tg3_suspend,
  12026. .resume = tg3_resume
  12027. };
  12028. static int __init tg3_init(void)
  12029. {
  12030. return pci_register_driver(&tg3_driver);
  12031. }
  12032. static void __exit tg3_cleanup(void)
  12033. {
  12034. pci_unregister_driver(&tg3_driver);
  12035. }
  12036. module_init(tg3_init);
  12037. module_exit(tg3_cleanup);