nouveau_dma.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #ifndef NOUVEAU_DMA_DEBUG
  29. #define NOUVEAU_DMA_DEBUG 0
  30. #endif
  31. void nv50_dma_push(struct nouveau_channel *, struct nouveau_bo *,
  32. int delta, int length);
  33. /*
  34. * There's a hw race condition where you can't jump to your PUT offset,
  35. * to avoid this we jump to offset + SKIPS and fill the difference with
  36. * NOPs.
  37. *
  38. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  39. * a SKIPS value of 8. Lets assume that the race condition is to do
  40. * with writing into the fetch area, we configure a fetch size of 128
  41. * bytes so we need a larger SKIPS value.
  42. */
  43. #define NOUVEAU_DMA_SKIPS (128 / 4)
  44. /* Hardcoded object assignments to subchannels (subchannel id). */
  45. enum {
  46. NvSubM2MF = 0,
  47. NvSubSw = 1,
  48. NvSub2D = 2,
  49. NvSubCtxSurf2D = 2,
  50. NvSubGdiRect = 3,
  51. NvSubImageBlit = 4
  52. };
  53. /* Object handles. */
  54. enum {
  55. NvM2MF = 0x80000001,
  56. NvDmaFB = 0x80000002,
  57. NvDmaTT = 0x80000003,
  58. NvDmaVRAM = 0x80000004,
  59. NvDmaGART = 0x80000005,
  60. NvNotify0 = 0x80000006,
  61. Nv2D = 0x80000007,
  62. NvCtxSurf2D = 0x80000008,
  63. NvRop = 0x80000009,
  64. NvImagePatt = 0x8000000a,
  65. NvClipRect = 0x8000000b,
  66. NvGdiRect = 0x8000000c,
  67. NvImageBlit = 0x8000000d,
  68. NvSw = 0x8000000e,
  69. NvSema = 0x8000000f,
  70. NvEvoSema0 = 0x80000010,
  71. NvEvoSema1 = 0x80000011,
  72. /* G80+ display objects */
  73. NvEvoVRAM = 0x01000000,
  74. NvEvoFB16 = 0x01000001,
  75. NvEvoFB32 = 0x01000002,
  76. NvEvoVRAM_LP = 0x01000003,
  77. NvEvoSync = 0xcafe0000
  78. };
  79. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  80. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  81. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  82. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  83. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  84. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  85. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  86. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  87. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  88. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  89. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  90. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  91. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  92. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  93. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  94. static __must_check inline int
  95. RING_SPACE(struct nouveau_channel *chan, int size)
  96. {
  97. int ret;
  98. ret = nouveau_dma_wait(chan, 1, size);
  99. if (ret)
  100. return ret;
  101. chan->dma.free -= size;
  102. return 0;
  103. }
  104. static inline void
  105. OUT_RING(struct nouveau_channel *chan, int data)
  106. {
  107. if (NOUVEAU_DMA_DEBUG) {
  108. NV_INFO(chan->dev, "Ch%d/0x%08x: 0x%08x\n",
  109. chan->id, chan->dma.cur << 2, data);
  110. }
  111. nouveau_bo_wr32(chan->pushbuf_bo, chan->dma.cur++, data);
  112. }
  113. extern void
  114. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  115. static inline void
  116. BEGIN_NVC0(struct nouveau_channel *chan, int op, int subc, int mthd, int size)
  117. {
  118. OUT_RING(chan, (op << 28) | (size << 16) | (subc << 13) | (mthd >> 2));
  119. }
  120. static inline void
  121. BEGIN_RING(struct nouveau_channel *chan, int subc, int mthd, int size)
  122. {
  123. OUT_RING(chan, (subc << 13) | (size << 18) | mthd);
  124. }
  125. #define WRITE_PUT(val) do { \
  126. DRM_MEMORYBARRIER(); \
  127. nouveau_bo_rd32(chan->pushbuf_bo, 0); \
  128. nvchan_wr32(chan, chan->user_put, ((val) << 2) + chan->pushbuf_base); \
  129. } while (0)
  130. static inline void
  131. FIRE_RING(struct nouveau_channel *chan)
  132. {
  133. if (NOUVEAU_DMA_DEBUG) {
  134. NV_INFO(chan->dev, "Ch%d/0x%08x: PUSH!\n",
  135. chan->id, chan->dma.cur << 2);
  136. }
  137. if (chan->dma.cur == chan->dma.put)
  138. return;
  139. chan->accel_done = true;
  140. if (chan->dma.ib_max) {
  141. nv50_dma_push(chan, chan->pushbuf_bo, chan->dma.put << 2,
  142. (chan->dma.cur - chan->dma.put) << 2);
  143. } else {
  144. WRITE_PUT(chan->dma.cur);
  145. }
  146. chan->dma.put = chan->dma.cur;
  147. }
  148. static inline void
  149. WIND_RING(struct nouveau_channel *chan)
  150. {
  151. chan->dma.cur = chan->dma.put;
  152. }
  153. #endif