dma.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SoC DMA support
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/clk.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/dma-mapping.h>
  21. #include <asm/mach-jz4740/dma.h>
  22. #include <asm/mach-jz4740/base.h>
  23. #define JZ_REG_DMA_SRC_ADDR(x) (0x00 + (x) * 0x20)
  24. #define JZ_REG_DMA_DST_ADDR(x) (0x04 + (x) * 0x20)
  25. #define JZ_REG_DMA_TRANSFER_COUNT(x) (0x08 + (x) * 0x20)
  26. #define JZ_REG_DMA_REQ_TYPE(x) (0x0C + (x) * 0x20)
  27. #define JZ_REG_DMA_STATUS_CTRL(x) (0x10 + (x) * 0x20)
  28. #define JZ_REG_DMA_CMD(x) (0x14 + (x) * 0x20)
  29. #define JZ_REG_DMA_DESC_ADDR(x) (0x18 + (x) * 0x20)
  30. #define JZ_REG_DMA_CTRL 0x300
  31. #define JZ_REG_DMA_IRQ 0x304
  32. #define JZ_REG_DMA_DOORBELL 0x308
  33. #define JZ_REG_DMA_DOORBELL_SET 0x30C
  34. #define JZ_DMA_STATUS_CTRL_NO_DESC BIT(31)
  35. #define JZ_DMA_STATUS_CTRL_DESC_INV BIT(6)
  36. #define JZ_DMA_STATUS_CTRL_ADDR_ERR BIT(4)
  37. #define JZ_DMA_STATUS_CTRL_TRANSFER_DONE BIT(3)
  38. #define JZ_DMA_STATUS_CTRL_HALT BIT(2)
  39. #define JZ_DMA_STATUS_CTRL_COUNT_TERMINATE BIT(1)
  40. #define JZ_DMA_STATUS_CTRL_ENABLE BIT(0)
  41. #define JZ_DMA_CMD_SRC_INC BIT(23)
  42. #define JZ_DMA_CMD_DST_INC BIT(22)
  43. #define JZ_DMA_CMD_RDIL_MASK (0xf << 16)
  44. #define JZ_DMA_CMD_SRC_WIDTH_MASK (0x3 << 14)
  45. #define JZ_DMA_CMD_DST_WIDTH_MASK (0x3 << 12)
  46. #define JZ_DMA_CMD_INTERVAL_LENGTH_MASK (0x7 << 8)
  47. #define JZ_DMA_CMD_BLOCK_MODE BIT(7)
  48. #define JZ_DMA_CMD_DESC_VALID BIT(4)
  49. #define JZ_DMA_CMD_DESC_VALID_MODE BIT(3)
  50. #define JZ_DMA_CMD_VALID_IRQ_ENABLE BIT(2)
  51. #define JZ_DMA_CMD_TRANSFER_IRQ_ENABLE BIT(1)
  52. #define JZ_DMA_CMD_LINK_ENABLE BIT(0)
  53. #define JZ_DMA_CMD_FLAGS_OFFSET 22
  54. #define JZ_DMA_CMD_RDIL_OFFSET 16
  55. #define JZ_DMA_CMD_SRC_WIDTH_OFFSET 14
  56. #define JZ_DMA_CMD_DST_WIDTH_OFFSET 12
  57. #define JZ_DMA_CMD_TRANSFER_SIZE_OFFSET 8
  58. #define JZ_DMA_CMD_MODE_OFFSET 7
  59. #define JZ_DMA_CTRL_PRIORITY_MASK (0x3 << 8)
  60. #define JZ_DMA_CTRL_HALT BIT(3)
  61. #define JZ_DMA_CTRL_ADDRESS_ERROR BIT(2)
  62. #define JZ_DMA_CTRL_ENABLE BIT(0)
  63. static void __iomem *jz4740_dma_base;
  64. static spinlock_t jz4740_dma_lock;
  65. static inline uint32_t jz4740_dma_read(size_t reg)
  66. {
  67. return readl(jz4740_dma_base + reg);
  68. }
  69. static inline void jz4740_dma_write(size_t reg, uint32_t val)
  70. {
  71. writel(val, jz4740_dma_base + reg);
  72. }
  73. static inline void jz4740_dma_write_mask(size_t reg, uint32_t val, uint32_t mask)
  74. {
  75. uint32_t val2;
  76. val2 = jz4740_dma_read(reg);
  77. val2 &= ~mask;
  78. val2 |= val;
  79. jz4740_dma_write(reg, val2);
  80. }
  81. struct jz4740_dma_chan {
  82. unsigned int id;
  83. void *dev;
  84. const char *name;
  85. enum jz4740_dma_flags flags;
  86. uint32_t transfer_shift;
  87. jz4740_dma_complete_callback_t complete_cb;
  88. unsigned used:1;
  89. };
  90. #define JZ4740_DMA_CHANNEL(_id) { .id = _id }
  91. struct jz4740_dma_chan jz4740_dma_channels[] = {
  92. JZ4740_DMA_CHANNEL(0),
  93. JZ4740_DMA_CHANNEL(1),
  94. JZ4740_DMA_CHANNEL(2),
  95. JZ4740_DMA_CHANNEL(3),
  96. JZ4740_DMA_CHANNEL(4),
  97. JZ4740_DMA_CHANNEL(5),
  98. };
  99. struct jz4740_dma_chan *jz4740_dma_request(void *dev, const char *name)
  100. {
  101. unsigned int i;
  102. struct jz4740_dma_chan *dma = NULL;
  103. spin_lock(&jz4740_dma_lock);
  104. for (i = 0; i < ARRAY_SIZE(jz4740_dma_channels); ++i) {
  105. if (!jz4740_dma_channels[i].used) {
  106. dma = &jz4740_dma_channels[i];
  107. dma->used = 1;
  108. break;
  109. }
  110. }
  111. spin_unlock(&jz4740_dma_lock);
  112. if (!dma)
  113. return NULL;
  114. dma->dev = dev;
  115. dma->name = name;
  116. return dma;
  117. }
  118. EXPORT_SYMBOL_GPL(jz4740_dma_request);
  119. void jz4740_dma_configure(struct jz4740_dma_chan *dma,
  120. const struct jz4740_dma_config *config)
  121. {
  122. uint32_t cmd;
  123. switch (config->transfer_size) {
  124. case JZ4740_DMA_TRANSFER_SIZE_2BYTE:
  125. dma->transfer_shift = 1;
  126. break;
  127. case JZ4740_DMA_TRANSFER_SIZE_4BYTE:
  128. dma->transfer_shift = 2;
  129. break;
  130. case JZ4740_DMA_TRANSFER_SIZE_16BYTE:
  131. dma->transfer_shift = 4;
  132. break;
  133. case JZ4740_DMA_TRANSFER_SIZE_32BYTE:
  134. dma->transfer_shift = 5;
  135. break;
  136. default:
  137. dma->transfer_shift = 0;
  138. break;
  139. }
  140. cmd = config->flags << JZ_DMA_CMD_FLAGS_OFFSET;
  141. cmd |= config->src_width << JZ_DMA_CMD_SRC_WIDTH_OFFSET;
  142. cmd |= config->dst_width << JZ_DMA_CMD_DST_WIDTH_OFFSET;
  143. cmd |= config->transfer_size << JZ_DMA_CMD_TRANSFER_SIZE_OFFSET;
  144. cmd |= config->mode << JZ_DMA_CMD_MODE_OFFSET;
  145. cmd |= JZ_DMA_CMD_TRANSFER_IRQ_ENABLE;
  146. jz4740_dma_write(JZ_REG_DMA_CMD(dma->id), cmd);
  147. jz4740_dma_write(JZ_REG_DMA_STATUS_CTRL(dma->id), 0);
  148. jz4740_dma_write(JZ_REG_DMA_REQ_TYPE(dma->id), config->request_type);
  149. }
  150. EXPORT_SYMBOL_GPL(jz4740_dma_configure);
  151. void jz4740_dma_set_src_addr(struct jz4740_dma_chan *dma, dma_addr_t src)
  152. {
  153. jz4740_dma_write(JZ_REG_DMA_SRC_ADDR(dma->id), src);
  154. }
  155. EXPORT_SYMBOL_GPL(jz4740_dma_set_src_addr);
  156. void jz4740_dma_set_dst_addr(struct jz4740_dma_chan *dma, dma_addr_t dst)
  157. {
  158. jz4740_dma_write(JZ_REG_DMA_DST_ADDR(dma->id), dst);
  159. }
  160. EXPORT_SYMBOL_GPL(jz4740_dma_set_dst_addr);
  161. void jz4740_dma_set_transfer_count(struct jz4740_dma_chan *dma, uint32_t count)
  162. {
  163. count >>= dma->transfer_shift;
  164. jz4740_dma_write(JZ_REG_DMA_TRANSFER_COUNT(dma->id), count);
  165. }
  166. EXPORT_SYMBOL_GPL(jz4740_dma_set_transfer_count);
  167. void jz4740_dma_set_complete_cb(struct jz4740_dma_chan *dma,
  168. jz4740_dma_complete_callback_t cb)
  169. {
  170. dma->complete_cb = cb;
  171. }
  172. EXPORT_SYMBOL_GPL(jz4740_dma_set_complete_cb);
  173. void jz4740_dma_free(struct jz4740_dma_chan *dma)
  174. {
  175. dma->dev = NULL;
  176. dma->complete_cb = NULL;
  177. dma->used = 0;
  178. }
  179. EXPORT_SYMBOL_GPL(jz4740_dma_free);
  180. void jz4740_dma_enable(struct jz4740_dma_chan *dma)
  181. {
  182. jz4740_dma_write_mask(JZ_REG_DMA_STATUS_CTRL(dma->id),
  183. JZ_DMA_STATUS_CTRL_NO_DESC | JZ_DMA_STATUS_CTRL_ENABLE,
  184. JZ_DMA_STATUS_CTRL_HALT | JZ_DMA_STATUS_CTRL_NO_DESC |
  185. JZ_DMA_STATUS_CTRL_ENABLE);
  186. jz4740_dma_write_mask(JZ_REG_DMA_CTRL,
  187. JZ_DMA_CTRL_ENABLE,
  188. JZ_DMA_CTRL_HALT | JZ_DMA_CTRL_ENABLE);
  189. }
  190. EXPORT_SYMBOL_GPL(jz4740_dma_enable);
  191. void jz4740_dma_disable(struct jz4740_dma_chan *dma)
  192. {
  193. jz4740_dma_write_mask(JZ_REG_DMA_STATUS_CTRL(dma->id), 0,
  194. JZ_DMA_STATUS_CTRL_ENABLE);
  195. }
  196. EXPORT_SYMBOL_GPL(jz4740_dma_disable);
  197. uint32_t jz4740_dma_get_residue(const struct jz4740_dma_chan *dma)
  198. {
  199. uint32_t residue;
  200. residue = jz4740_dma_read(JZ_REG_DMA_TRANSFER_COUNT(dma->id));
  201. return residue << dma->transfer_shift;
  202. }
  203. EXPORT_SYMBOL_GPL(jz4740_dma_get_residue);
  204. static void jz4740_dma_chan_irq(struct jz4740_dma_chan *dma)
  205. {
  206. (void) jz4740_dma_read(JZ_REG_DMA_STATUS_CTRL(dma->id));
  207. jz4740_dma_write_mask(JZ_REG_DMA_STATUS_CTRL(dma->id), 0,
  208. JZ_DMA_STATUS_CTRL_ENABLE | JZ_DMA_STATUS_CTRL_TRANSFER_DONE);
  209. if (dma->complete_cb)
  210. dma->complete_cb(dma, 0, dma->dev);
  211. }
  212. static irqreturn_t jz4740_dma_irq(int irq, void *dev_id)
  213. {
  214. uint32_t irq_status;
  215. unsigned int i;
  216. irq_status = readl(jz4740_dma_base + JZ_REG_DMA_IRQ);
  217. for (i = 0; i < 6; ++i) {
  218. if (irq_status & (1 << i))
  219. jz4740_dma_chan_irq(&jz4740_dma_channels[i]);
  220. }
  221. return IRQ_HANDLED;
  222. }
  223. static int jz4740_dma_init(void)
  224. {
  225. struct clk *clk;
  226. unsigned int ret;
  227. jz4740_dma_base = ioremap(JZ4740_DMAC_BASE_ADDR, 0x400);
  228. if (!jz4740_dma_base)
  229. return -EBUSY;
  230. spin_lock_init(&jz4740_dma_lock);
  231. clk = clk_get(NULL, "dma");
  232. if (IS_ERR(clk)) {
  233. ret = PTR_ERR(clk);
  234. printk(KERN_ERR "JZ4740 DMA: Failed to request clock: %d\n",
  235. ret);
  236. goto err_iounmap;
  237. }
  238. ret = request_irq(JZ4740_IRQ_DMAC, jz4740_dma_irq, 0, "DMA", NULL);
  239. if (ret) {
  240. printk(KERN_ERR "JZ4740 DMA: Failed to request irq: %d\n", ret);
  241. goto err_clkput;
  242. }
  243. clk_prepare_enable(clk);
  244. return 0;
  245. err_clkput:
  246. clk_put(clk);
  247. err_iounmap:
  248. iounmap(jz4740_dma_base);
  249. return ret;
  250. }
  251. arch_initcall(jz4740_dma_init);