intel_ringbuffer.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static u32 i915_gem_get_seqno(struct drm_device *dev)
  52. {
  53. drm_i915_private_t *dev_priv = dev->dev_private;
  54. u32 seqno;
  55. seqno = dev_priv->next_seqno;
  56. /* reserve 0 for non-seqno */
  57. if (++dev_priv->next_seqno == 0)
  58. dev_priv->next_seqno = 1;
  59. return seqno;
  60. }
  61. static int
  62. render_ring_flush(struct intel_ring_buffer *ring,
  63. u32 invalidate_domains,
  64. u32 flush_domains)
  65. {
  66. struct drm_device *dev = ring->dev;
  67. u32 cmd;
  68. int ret;
  69. /*
  70. * read/write caches:
  71. *
  72. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  73. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  74. * also flushed at 2d versus 3d pipeline switches.
  75. *
  76. * read-only caches:
  77. *
  78. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  79. * MI_READ_FLUSH is set, and is always flushed on 965.
  80. *
  81. * I915_GEM_DOMAIN_COMMAND may not exist?
  82. *
  83. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  84. * invalidated when MI_EXE_FLUSH is set.
  85. *
  86. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  87. * invalidated with every MI_FLUSH.
  88. *
  89. * TLBs:
  90. *
  91. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  92. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  93. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  94. * are flushed at any MI_FLUSH.
  95. */
  96. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  97. if ((invalidate_domains|flush_domains) &
  98. I915_GEM_DOMAIN_RENDER)
  99. cmd &= ~MI_NO_WRITE_FLUSH;
  100. if (INTEL_INFO(dev)->gen < 4) {
  101. /*
  102. * On the 965, the sampler cache always gets flushed
  103. * and this bit is reserved.
  104. */
  105. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  106. cmd |= MI_READ_FLUSH;
  107. }
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. intel_emit_post_sync_nonzero_flush(ring);
  197. /* Just flush everything. Experiments have shown that reducing the
  198. * number of bits based on the write domains has little performance
  199. * impact.
  200. */
  201. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  202. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  203. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  206. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  208. ret = intel_ring_begin(ring, 6);
  209. if (ret)
  210. return ret;
  211. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  212. intel_ring_emit(ring, flags);
  213. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  214. intel_ring_emit(ring, 0); /* lower dword */
  215. intel_ring_emit(ring, 0); /* uppwer dword */
  216. intel_ring_emit(ring, MI_NOOP);
  217. intel_ring_advance(ring);
  218. return 0;
  219. }
  220. static void ring_write_tail(struct intel_ring_buffer *ring,
  221. u32 value)
  222. {
  223. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  224. I915_WRITE_TAIL(ring, value);
  225. }
  226. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  227. {
  228. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  229. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  230. RING_ACTHD(ring->mmio_base) : ACTHD;
  231. return I915_READ(acthd_reg);
  232. }
  233. static int init_ring_common(struct intel_ring_buffer *ring)
  234. {
  235. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  236. struct drm_i915_gem_object *obj = ring->obj;
  237. u32 head;
  238. /* Stop the ring if it's running. */
  239. I915_WRITE_CTL(ring, 0);
  240. I915_WRITE_HEAD(ring, 0);
  241. ring->write_tail(ring, 0);
  242. /* Initialize the ring. */
  243. I915_WRITE_START(ring, obj->gtt_offset);
  244. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  245. /* G45 ring initialization fails to reset head to zero */
  246. if (head != 0) {
  247. DRM_DEBUG_KMS("%s head not reset to zero "
  248. "ctl %08x head %08x tail %08x start %08x\n",
  249. ring->name,
  250. I915_READ_CTL(ring),
  251. I915_READ_HEAD(ring),
  252. I915_READ_TAIL(ring),
  253. I915_READ_START(ring));
  254. I915_WRITE_HEAD(ring, 0);
  255. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  256. DRM_ERROR("failed to set %s head to zero "
  257. "ctl %08x head %08x tail %08x start %08x\n",
  258. ring->name,
  259. I915_READ_CTL(ring),
  260. I915_READ_HEAD(ring),
  261. I915_READ_TAIL(ring),
  262. I915_READ_START(ring));
  263. }
  264. }
  265. I915_WRITE_CTL(ring,
  266. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  267. | RING_REPORT_64K | RING_VALID);
  268. /* If the head is still not zero, the ring is dead */
  269. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  270. I915_READ_START(ring) != obj->gtt_offset ||
  271. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  272. DRM_ERROR("%s initialization failed "
  273. "ctl %08x head %08x tail %08x start %08x\n",
  274. ring->name,
  275. I915_READ_CTL(ring),
  276. I915_READ_HEAD(ring),
  277. I915_READ_TAIL(ring),
  278. I915_READ_START(ring));
  279. return -EIO;
  280. }
  281. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  282. i915_kernel_lost_context(ring->dev);
  283. else {
  284. ring->head = I915_READ_HEAD(ring);
  285. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  286. ring->space = ring_space(ring);
  287. }
  288. return 0;
  289. }
  290. static int
  291. init_pipe_control(struct intel_ring_buffer *ring)
  292. {
  293. struct pipe_control *pc;
  294. struct drm_i915_gem_object *obj;
  295. int ret;
  296. if (ring->private)
  297. return 0;
  298. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  299. if (!pc)
  300. return -ENOMEM;
  301. obj = i915_gem_alloc_object(ring->dev, 4096);
  302. if (obj == NULL) {
  303. DRM_ERROR("Failed to allocate seqno page\n");
  304. ret = -ENOMEM;
  305. goto err;
  306. }
  307. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  308. ret = i915_gem_object_pin(obj, 4096, true);
  309. if (ret)
  310. goto err_unref;
  311. pc->gtt_offset = obj->gtt_offset;
  312. pc->cpu_page = kmap(obj->pages[0]);
  313. if (pc->cpu_page == NULL)
  314. goto err_unpin;
  315. pc->obj = obj;
  316. ring->private = pc;
  317. return 0;
  318. err_unpin:
  319. i915_gem_object_unpin(obj);
  320. err_unref:
  321. drm_gem_object_unreference(&obj->base);
  322. err:
  323. kfree(pc);
  324. return ret;
  325. }
  326. static void
  327. cleanup_pipe_control(struct intel_ring_buffer *ring)
  328. {
  329. struct pipe_control *pc = ring->private;
  330. struct drm_i915_gem_object *obj;
  331. if (!ring->private)
  332. return;
  333. obj = pc->obj;
  334. kunmap(obj->pages[0]);
  335. i915_gem_object_unpin(obj);
  336. drm_gem_object_unreference(&obj->base);
  337. kfree(pc);
  338. ring->private = NULL;
  339. }
  340. static int init_render_ring(struct intel_ring_buffer *ring)
  341. {
  342. struct drm_device *dev = ring->dev;
  343. struct drm_i915_private *dev_priv = dev->dev_private;
  344. int ret = init_ring_common(ring);
  345. if (INTEL_INFO(dev)->gen > 3) {
  346. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  347. I915_WRITE(MI_MODE, mode);
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (INTEL_INFO(dev)->gen >= 6) {
  359. I915_WRITE(INSTPM,
  360. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  361. }
  362. return ret;
  363. }
  364. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  365. {
  366. if (!ring->private)
  367. return;
  368. cleanup_pipe_control(ring);
  369. }
  370. static void
  371. update_mboxes(struct intel_ring_buffer *ring,
  372. u32 seqno,
  373. u32 mmio_offset)
  374. {
  375. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  376. MI_SEMAPHORE_GLOBAL_GTT |
  377. MI_SEMAPHORE_REGISTER |
  378. MI_SEMAPHORE_UPDATE);
  379. intel_ring_emit(ring, seqno);
  380. intel_ring_emit(ring, mmio_offset);
  381. }
  382. /**
  383. * gen6_add_request - Update the semaphore mailbox registers
  384. *
  385. * @ring - ring that is adding a request
  386. * @seqno - return seqno stuck into the ring
  387. *
  388. * Update the mailbox registers in the *other* rings with the current seqno.
  389. * This acts like a signal in the canonical semaphore.
  390. */
  391. static int
  392. gen6_add_request(struct intel_ring_buffer *ring,
  393. u32 *seqno)
  394. {
  395. u32 mbox1_reg;
  396. u32 mbox2_reg;
  397. int ret;
  398. ret = intel_ring_begin(ring, 10);
  399. if (ret)
  400. return ret;
  401. mbox1_reg = ring->signal_mbox[0];
  402. mbox2_reg = ring->signal_mbox[1];
  403. *seqno = i915_gem_get_seqno(ring->dev);
  404. update_mboxes(ring, *seqno, mbox1_reg);
  405. update_mboxes(ring, *seqno, mbox2_reg);
  406. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  407. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  408. intel_ring_emit(ring, *seqno);
  409. intel_ring_emit(ring, MI_USER_INTERRUPT);
  410. intel_ring_advance(ring);
  411. return 0;
  412. }
  413. /**
  414. * intel_ring_sync - sync the waiter to the signaller on seqno
  415. *
  416. * @waiter - ring that is waiting
  417. * @signaller - ring which has, or will signal
  418. * @seqno - seqno which the waiter will block on
  419. */
  420. static int
  421. intel_ring_sync(struct intel_ring_buffer *waiter,
  422. struct intel_ring_buffer *signaller,
  423. int ring,
  424. u32 seqno)
  425. {
  426. int ret;
  427. u32 dw1 = MI_SEMAPHORE_MBOX |
  428. MI_SEMAPHORE_COMPARE |
  429. MI_SEMAPHORE_REGISTER;
  430. ret = intel_ring_begin(waiter, 4);
  431. if (ret)
  432. return ret;
  433. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  434. intel_ring_emit(waiter, seqno);
  435. intel_ring_emit(waiter, 0);
  436. intel_ring_emit(waiter, MI_NOOP);
  437. intel_ring_advance(waiter);
  438. return 0;
  439. }
  440. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  441. int
  442. render_ring_sync_to(struct intel_ring_buffer *waiter,
  443. struct intel_ring_buffer *signaller,
  444. u32 seqno)
  445. {
  446. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  447. return intel_ring_sync(waiter,
  448. signaller,
  449. RCS,
  450. seqno);
  451. }
  452. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  453. int
  454. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  455. struct intel_ring_buffer *signaller,
  456. u32 seqno)
  457. {
  458. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  459. return intel_ring_sync(waiter,
  460. signaller,
  461. VCS,
  462. seqno);
  463. }
  464. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  465. int
  466. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  467. struct intel_ring_buffer *signaller,
  468. u32 seqno)
  469. {
  470. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  471. return intel_ring_sync(waiter,
  472. signaller,
  473. BCS,
  474. seqno);
  475. }
  476. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  477. do { \
  478. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  479. PIPE_CONTROL_DEPTH_STALL); \
  480. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  481. intel_ring_emit(ring__, 0); \
  482. intel_ring_emit(ring__, 0); \
  483. } while (0)
  484. static int
  485. pc_render_add_request(struct intel_ring_buffer *ring,
  486. u32 *result)
  487. {
  488. struct drm_device *dev = ring->dev;
  489. u32 seqno = i915_gem_get_seqno(dev);
  490. struct pipe_control *pc = ring->private;
  491. u32 scratch_addr = pc->gtt_offset + 128;
  492. int ret;
  493. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  494. * incoherent with writes to memory, i.e. completely fubar,
  495. * so we need to use PIPE_NOTIFY instead.
  496. *
  497. * However, we also need to workaround the qword write
  498. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  499. * memory before requesting an interrupt.
  500. */
  501. ret = intel_ring_begin(ring, 32);
  502. if (ret)
  503. return ret;
  504. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  505. PIPE_CONTROL_WRITE_FLUSH |
  506. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  507. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  508. intel_ring_emit(ring, seqno);
  509. intel_ring_emit(ring, 0);
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128; /* write to separate cachelines */
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. scratch_addr += 128;
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128;
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. scratch_addr += 128;
  520. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  521. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  522. PIPE_CONTROL_WRITE_FLUSH |
  523. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  524. PIPE_CONTROL_NOTIFY);
  525. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  526. intel_ring_emit(ring, seqno);
  527. intel_ring_emit(ring, 0);
  528. intel_ring_advance(ring);
  529. *result = seqno;
  530. return 0;
  531. }
  532. static int
  533. render_ring_add_request(struct intel_ring_buffer *ring,
  534. u32 *result)
  535. {
  536. struct drm_device *dev = ring->dev;
  537. u32 seqno = i915_gem_get_seqno(dev);
  538. int ret;
  539. ret = intel_ring_begin(ring, 4);
  540. if (ret)
  541. return ret;
  542. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  543. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  544. intel_ring_emit(ring, seqno);
  545. intel_ring_emit(ring, MI_USER_INTERRUPT);
  546. intel_ring_advance(ring);
  547. *result = seqno;
  548. return 0;
  549. }
  550. static u32
  551. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  552. {
  553. struct drm_device *dev = ring->dev;
  554. /* Workaround to force correct ordering between irq and seqno writes on
  555. * ivb (and maybe also on snb) by reading from a CS register (like
  556. * ACTHD) before reading the status page. */
  557. if (IS_GEN7(dev))
  558. intel_ring_get_active_head(ring);
  559. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  560. }
  561. static u32
  562. ring_get_seqno(struct intel_ring_buffer *ring)
  563. {
  564. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  565. }
  566. static u32
  567. pc_render_get_seqno(struct intel_ring_buffer *ring)
  568. {
  569. struct pipe_control *pc = ring->private;
  570. return pc->cpu_page[0];
  571. }
  572. static void
  573. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  574. {
  575. dev_priv->gt_irq_mask &= ~mask;
  576. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  577. POSTING_READ(GTIMR);
  578. }
  579. static void
  580. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  581. {
  582. dev_priv->gt_irq_mask |= mask;
  583. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  584. POSTING_READ(GTIMR);
  585. }
  586. static void
  587. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  588. {
  589. dev_priv->irq_mask &= ~mask;
  590. I915_WRITE(IMR, dev_priv->irq_mask);
  591. POSTING_READ(IMR);
  592. }
  593. static void
  594. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  595. {
  596. dev_priv->irq_mask |= mask;
  597. I915_WRITE(IMR, dev_priv->irq_mask);
  598. POSTING_READ(IMR);
  599. }
  600. static bool
  601. render_ring_get_irq(struct intel_ring_buffer *ring)
  602. {
  603. struct drm_device *dev = ring->dev;
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. if (!dev->irq_enabled)
  606. return false;
  607. spin_lock(&ring->irq_lock);
  608. if (ring->irq_refcount++ == 0) {
  609. if (HAS_PCH_SPLIT(dev))
  610. ironlake_enable_irq(dev_priv,
  611. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  612. else
  613. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  614. }
  615. spin_unlock(&ring->irq_lock);
  616. return true;
  617. }
  618. static void
  619. render_ring_put_irq(struct intel_ring_buffer *ring)
  620. {
  621. struct drm_device *dev = ring->dev;
  622. drm_i915_private_t *dev_priv = dev->dev_private;
  623. spin_lock(&ring->irq_lock);
  624. if (--ring->irq_refcount == 0) {
  625. if (HAS_PCH_SPLIT(dev))
  626. ironlake_disable_irq(dev_priv,
  627. GT_USER_INTERRUPT |
  628. GT_PIPE_NOTIFY);
  629. else
  630. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  631. }
  632. spin_unlock(&ring->irq_lock);
  633. }
  634. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  635. {
  636. struct drm_device *dev = ring->dev;
  637. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  638. u32 mmio = 0;
  639. /* The ring status page addresses are no longer next to the rest of
  640. * the ring registers as of gen7.
  641. */
  642. if (IS_GEN7(dev)) {
  643. switch (ring->id) {
  644. case RCS:
  645. mmio = RENDER_HWS_PGA_GEN7;
  646. break;
  647. case BCS:
  648. mmio = BLT_HWS_PGA_GEN7;
  649. break;
  650. case VCS:
  651. mmio = BSD_HWS_PGA_GEN7;
  652. break;
  653. }
  654. } else if (IS_GEN6(ring->dev)) {
  655. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  656. } else {
  657. mmio = RING_HWS_PGA(ring->mmio_base);
  658. }
  659. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  660. POSTING_READ(mmio);
  661. }
  662. static int
  663. bsd_ring_flush(struct intel_ring_buffer *ring,
  664. u32 invalidate_domains,
  665. u32 flush_domains)
  666. {
  667. int ret;
  668. ret = intel_ring_begin(ring, 2);
  669. if (ret)
  670. return ret;
  671. intel_ring_emit(ring, MI_FLUSH);
  672. intel_ring_emit(ring, MI_NOOP);
  673. intel_ring_advance(ring);
  674. return 0;
  675. }
  676. static int
  677. ring_add_request(struct intel_ring_buffer *ring,
  678. u32 *result)
  679. {
  680. u32 seqno;
  681. int ret;
  682. ret = intel_ring_begin(ring, 4);
  683. if (ret)
  684. return ret;
  685. seqno = i915_gem_get_seqno(ring->dev);
  686. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  687. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  688. intel_ring_emit(ring, seqno);
  689. intel_ring_emit(ring, MI_USER_INTERRUPT);
  690. intel_ring_advance(ring);
  691. *result = seqno;
  692. return 0;
  693. }
  694. static bool
  695. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  696. {
  697. struct drm_device *dev = ring->dev;
  698. drm_i915_private_t *dev_priv = dev->dev_private;
  699. if (!dev->irq_enabled)
  700. return false;
  701. /* It looks like we need to prevent the gt from suspending while waiting
  702. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  703. * blt/bsd rings on ivb. */
  704. if (IS_GEN7(dev))
  705. gen6_gt_force_wake_get(dev_priv);
  706. spin_lock(&ring->irq_lock);
  707. if (ring->irq_refcount++ == 0) {
  708. ring->irq_mask &= ~rflag;
  709. I915_WRITE_IMR(ring, ring->irq_mask);
  710. ironlake_enable_irq(dev_priv, gflag);
  711. }
  712. spin_unlock(&ring->irq_lock);
  713. return true;
  714. }
  715. static void
  716. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  717. {
  718. struct drm_device *dev = ring->dev;
  719. drm_i915_private_t *dev_priv = dev->dev_private;
  720. spin_lock(&ring->irq_lock);
  721. if (--ring->irq_refcount == 0) {
  722. ring->irq_mask |= rflag;
  723. I915_WRITE_IMR(ring, ring->irq_mask);
  724. ironlake_disable_irq(dev_priv, gflag);
  725. }
  726. spin_unlock(&ring->irq_lock);
  727. if (IS_GEN7(dev))
  728. gen6_gt_force_wake_put(dev_priv);
  729. }
  730. static bool
  731. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  732. {
  733. struct drm_device *dev = ring->dev;
  734. drm_i915_private_t *dev_priv = dev->dev_private;
  735. if (!dev->irq_enabled)
  736. return false;
  737. spin_lock(&ring->irq_lock);
  738. if (ring->irq_refcount++ == 0) {
  739. if (IS_G4X(dev))
  740. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  741. else
  742. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  743. }
  744. spin_unlock(&ring->irq_lock);
  745. return true;
  746. }
  747. static void
  748. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  749. {
  750. struct drm_device *dev = ring->dev;
  751. drm_i915_private_t *dev_priv = dev->dev_private;
  752. spin_lock(&ring->irq_lock);
  753. if (--ring->irq_refcount == 0) {
  754. if (IS_G4X(dev))
  755. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  756. else
  757. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  758. }
  759. spin_unlock(&ring->irq_lock);
  760. }
  761. static int
  762. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  763. {
  764. int ret;
  765. ret = intel_ring_begin(ring, 2);
  766. if (ret)
  767. return ret;
  768. intel_ring_emit(ring,
  769. MI_BATCH_BUFFER_START | (2 << 6) |
  770. MI_BATCH_NON_SECURE_I965);
  771. intel_ring_emit(ring, offset);
  772. intel_ring_advance(ring);
  773. return 0;
  774. }
  775. static int
  776. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  777. u32 offset, u32 len)
  778. {
  779. struct drm_device *dev = ring->dev;
  780. int ret;
  781. if (IS_I830(dev) || IS_845G(dev)) {
  782. ret = intel_ring_begin(ring, 4);
  783. if (ret)
  784. return ret;
  785. intel_ring_emit(ring, MI_BATCH_BUFFER);
  786. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  787. intel_ring_emit(ring, offset + len - 8);
  788. intel_ring_emit(ring, 0);
  789. } else {
  790. ret = intel_ring_begin(ring, 2);
  791. if (ret)
  792. return ret;
  793. if (INTEL_INFO(dev)->gen >= 4) {
  794. intel_ring_emit(ring,
  795. MI_BATCH_BUFFER_START | (2 << 6) |
  796. MI_BATCH_NON_SECURE_I965);
  797. intel_ring_emit(ring, offset);
  798. } else {
  799. intel_ring_emit(ring,
  800. MI_BATCH_BUFFER_START | (2 << 6));
  801. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  802. }
  803. }
  804. intel_ring_advance(ring);
  805. return 0;
  806. }
  807. static void cleanup_status_page(struct intel_ring_buffer *ring)
  808. {
  809. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  810. struct drm_i915_gem_object *obj;
  811. obj = ring->status_page.obj;
  812. if (obj == NULL)
  813. return;
  814. kunmap(obj->pages[0]);
  815. i915_gem_object_unpin(obj);
  816. drm_gem_object_unreference(&obj->base);
  817. ring->status_page.obj = NULL;
  818. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  819. }
  820. static int init_status_page(struct intel_ring_buffer *ring)
  821. {
  822. struct drm_device *dev = ring->dev;
  823. drm_i915_private_t *dev_priv = dev->dev_private;
  824. struct drm_i915_gem_object *obj;
  825. int ret;
  826. obj = i915_gem_alloc_object(dev, 4096);
  827. if (obj == NULL) {
  828. DRM_ERROR("Failed to allocate status page\n");
  829. ret = -ENOMEM;
  830. goto err;
  831. }
  832. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  833. ret = i915_gem_object_pin(obj, 4096, true);
  834. if (ret != 0) {
  835. goto err_unref;
  836. }
  837. ring->status_page.gfx_addr = obj->gtt_offset;
  838. ring->status_page.page_addr = kmap(obj->pages[0]);
  839. if (ring->status_page.page_addr == NULL) {
  840. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  841. goto err_unpin;
  842. }
  843. ring->status_page.obj = obj;
  844. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  845. intel_ring_setup_status_page(ring);
  846. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  847. ring->name, ring->status_page.gfx_addr);
  848. return 0;
  849. err_unpin:
  850. i915_gem_object_unpin(obj);
  851. err_unref:
  852. drm_gem_object_unreference(&obj->base);
  853. err:
  854. return ret;
  855. }
  856. int intel_init_ring_buffer(struct drm_device *dev,
  857. struct intel_ring_buffer *ring)
  858. {
  859. struct drm_i915_gem_object *obj;
  860. int ret;
  861. ring->dev = dev;
  862. INIT_LIST_HEAD(&ring->active_list);
  863. INIT_LIST_HEAD(&ring->request_list);
  864. INIT_LIST_HEAD(&ring->gpu_write_list);
  865. init_waitqueue_head(&ring->irq_queue);
  866. spin_lock_init(&ring->irq_lock);
  867. ring->irq_mask = ~0;
  868. if (I915_NEED_GFX_HWS(dev)) {
  869. ret = init_status_page(ring);
  870. if (ret)
  871. return ret;
  872. }
  873. obj = i915_gem_alloc_object(dev, ring->size);
  874. if (obj == NULL) {
  875. DRM_ERROR("Failed to allocate ringbuffer\n");
  876. ret = -ENOMEM;
  877. goto err_hws;
  878. }
  879. ring->obj = obj;
  880. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  881. if (ret)
  882. goto err_unref;
  883. ring->map.size = ring->size;
  884. ring->map.offset = dev->agp->base + obj->gtt_offset;
  885. ring->map.type = 0;
  886. ring->map.flags = 0;
  887. ring->map.mtrr = 0;
  888. drm_core_ioremap_wc(&ring->map, dev);
  889. if (ring->map.handle == NULL) {
  890. DRM_ERROR("Failed to map ringbuffer.\n");
  891. ret = -EINVAL;
  892. goto err_unpin;
  893. }
  894. ring->virtual_start = ring->map.handle;
  895. ret = ring->init(ring);
  896. if (ret)
  897. goto err_unmap;
  898. /* Workaround an erratum on the i830 which causes a hang if
  899. * the TAIL pointer points to within the last 2 cachelines
  900. * of the buffer.
  901. */
  902. ring->effective_size = ring->size;
  903. if (IS_I830(ring->dev))
  904. ring->effective_size -= 128;
  905. return 0;
  906. err_unmap:
  907. drm_core_ioremapfree(&ring->map, dev);
  908. err_unpin:
  909. i915_gem_object_unpin(obj);
  910. err_unref:
  911. drm_gem_object_unreference(&obj->base);
  912. ring->obj = NULL;
  913. err_hws:
  914. cleanup_status_page(ring);
  915. return ret;
  916. }
  917. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  918. {
  919. struct drm_i915_private *dev_priv;
  920. int ret;
  921. if (ring->obj == NULL)
  922. return;
  923. /* Disable the ring buffer. The ring must be idle at this point */
  924. dev_priv = ring->dev->dev_private;
  925. ret = intel_wait_ring_idle(ring);
  926. if (ret)
  927. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  928. ring->name, ret);
  929. I915_WRITE_CTL(ring, 0);
  930. drm_core_ioremapfree(&ring->map, ring->dev);
  931. i915_gem_object_unpin(ring->obj);
  932. drm_gem_object_unreference(&ring->obj->base);
  933. ring->obj = NULL;
  934. if (ring->cleanup)
  935. ring->cleanup(ring);
  936. cleanup_status_page(ring);
  937. }
  938. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  939. {
  940. unsigned int *virt;
  941. int rem = ring->size - ring->tail;
  942. if (ring->space < rem) {
  943. int ret = intel_wait_ring_buffer(ring, rem);
  944. if (ret)
  945. return ret;
  946. }
  947. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  948. rem /= 8;
  949. while (rem--) {
  950. *virt++ = MI_NOOP;
  951. *virt++ = MI_NOOP;
  952. }
  953. ring->tail = 0;
  954. ring->space = ring_space(ring);
  955. return 0;
  956. }
  957. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  958. {
  959. struct drm_device *dev = ring->dev;
  960. struct drm_i915_private *dev_priv = dev->dev_private;
  961. unsigned long end;
  962. u32 head;
  963. /* If the reported head position has wrapped or hasn't advanced,
  964. * fallback to the slow and accurate path.
  965. */
  966. head = intel_read_status_page(ring, 4);
  967. if (head > ring->head) {
  968. ring->head = head;
  969. ring->space = ring_space(ring);
  970. if (ring->space >= n)
  971. return 0;
  972. }
  973. trace_i915_ring_wait_begin(ring);
  974. if (drm_core_check_feature(dev, DRIVER_GEM))
  975. /* With GEM the hangcheck timer should kick us out of the loop,
  976. * leaving it early runs the risk of corrupting GEM state (due
  977. * to running on almost untested codepaths). But on resume
  978. * timers don't work yet, so prevent a complete hang in that
  979. * case by choosing an insanely large timeout. */
  980. end = jiffies + 60 * HZ;
  981. else
  982. end = jiffies + 3 * HZ;
  983. do {
  984. ring->head = I915_READ_HEAD(ring);
  985. ring->space = ring_space(ring);
  986. if (ring->space >= n) {
  987. trace_i915_ring_wait_end(ring);
  988. return 0;
  989. }
  990. if (dev->primary->master) {
  991. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  992. if (master_priv->sarea_priv)
  993. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  994. }
  995. msleep(1);
  996. if (atomic_read(&dev_priv->mm.wedged))
  997. return -EAGAIN;
  998. } while (!time_after(jiffies, end));
  999. trace_i915_ring_wait_end(ring);
  1000. return -EBUSY;
  1001. }
  1002. int intel_ring_begin(struct intel_ring_buffer *ring,
  1003. int num_dwords)
  1004. {
  1005. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1006. int n = 4*num_dwords;
  1007. int ret;
  1008. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1009. return -EIO;
  1010. if (unlikely(ring->tail + n > ring->effective_size)) {
  1011. ret = intel_wrap_ring_buffer(ring);
  1012. if (unlikely(ret))
  1013. return ret;
  1014. }
  1015. if (unlikely(ring->space < n)) {
  1016. ret = intel_wait_ring_buffer(ring, n);
  1017. if (unlikely(ret))
  1018. return ret;
  1019. }
  1020. ring->space -= n;
  1021. return 0;
  1022. }
  1023. void intel_ring_advance(struct intel_ring_buffer *ring)
  1024. {
  1025. ring->tail &= ring->size - 1;
  1026. ring->write_tail(ring, ring->tail);
  1027. }
  1028. static const struct intel_ring_buffer render_ring = {
  1029. .name = "render ring",
  1030. .id = RCS,
  1031. .mmio_base = RENDER_RING_BASE,
  1032. .size = 32 * PAGE_SIZE,
  1033. .init = init_render_ring,
  1034. .write_tail = ring_write_tail,
  1035. .flush = render_ring_flush,
  1036. .add_request = render_ring_add_request,
  1037. .get_seqno = ring_get_seqno,
  1038. .irq_get = render_ring_get_irq,
  1039. .irq_put = render_ring_put_irq,
  1040. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  1041. .cleanup = render_ring_cleanup,
  1042. .sync_to = render_ring_sync_to,
  1043. .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
  1044. MI_SEMAPHORE_SYNC_RV,
  1045. MI_SEMAPHORE_SYNC_RB},
  1046. .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
  1047. };
  1048. /* ring buffer for bit-stream decoder */
  1049. static const struct intel_ring_buffer bsd_ring = {
  1050. .name = "bsd ring",
  1051. .id = VCS,
  1052. .mmio_base = BSD_RING_BASE,
  1053. .size = 32 * PAGE_SIZE,
  1054. .init = init_ring_common,
  1055. .write_tail = ring_write_tail,
  1056. .flush = bsd_ring_flush,
  1057. .add_request = ring_add_request,
  1058. .get_seqno = ring_get_seqno,
  1059. .irq_get = bsd_ring_get_irq,
  1060. .irq_put = bsd_ring_put_irq,
  1061. .dispatch_execbuffer = ring_dispatch_execbuffer,
  1062. };
  1063. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1064. u32 value)
  1065. {
  1066. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1067. /* Every tail move must follow the sequence below */
  1068. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1069. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1070. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1071. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1072. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1073. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1074. 50))
  1075. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1076. I915_WRITE_TAIL(ring, value);
  1077. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1078. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1079. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1080. }
  1081. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1082. u32 invalidate, u32 flush)
  1083. {
  1084. uint32_t cmd;
  1085. int ret;
  1086. ret = intel_ring_begin(ring, 4);
  1087. if (ret)
  1088. return ret;
  1089. cmd = MI_FLUSH_DW;
  1090. if (invalidate & I915_GEM_GPU_DOMAINS)
  1091. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1092. intel_ring_emit(ring, cmd);
  1093. intel_ring_emit(ring, 0);
  1094. intel_ring_emit(ring, 0);
  1095. intel_ring_emit(ring, MI_NOOP);
  1096. intel_ring_advance(ring);
  1097. return 0;
  1098. }
  1099. static int
  1100. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1101. u32 offset, u32 len)
  1102. {
  1103. int ret;
  1104. ret = intel_ring_begin(ring, 2);
  1105. if (ret)
  1106. return ret;
  1107. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1108. /* bit0-7 is the length on GEN6+ */
  1109. intel_ring_emit(ring, offset);
  1110. intel_ring_advance(ring);
  1111. return 0;
  1112. }
  1113. static bool
  1114. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  1115. {
  1116. return gen6_ring_get_irq(ring,
  1117. GT_USER_INTERRUPT,
  1118. GEN6_RENDER_USER_INTERRUPT);
  1119. }
  1120. static void
  1121. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  1122. {
  1123. return gen6_ring_put_irq(ring,
  1124. GT_USER_INTERRUPT,
  1125. GEN6_RENDER_USER_INTERRUPT);
  1126. }
  1127. static bool
  1128. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  1129. {
  1130. return gen6_ring_get_irq(ring,
  1131. GT_GEN6_BSD_USER_INTERRUPT,
  1132. GEN6_BSD_USER_INTERRUPT);
  1133. }
  1134. static void
  1135. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  1136. {
  1137. return gen6_ring_put_irq(ring,
  1138. GT_GEN6_BSD_USER_INTERRUPT,
  1139. GEN6_BSD_USER_INTERRUPT);
  1140. }
  1141. /* ring buffer for Video Codec for Gen6+ */
  1142. static const struct intel_ring_buffer gen6_bsd_ring = {
  1143. .name = "gen6 bsd ring",
  1144. .id = VCS,
  1145. .mmio_base = GEN6_BSD_RING_BASE,
  1146. .size = 32 * PAGE_SIZE,
  1147. .init = init_ring_common,
  1148. .write_tail = gen6_bsd_ring_write_tail,
  1149. .flush = gen6_ring_flush,
  1150. .add_request = gen6_add_request,
  1151. .get_seqno = gen6_ring_get_seqno,
  1152. .irq_get = gen6_bsd_ring_get_irq,
  1153. .irq_put = gen6_bsd_ring_put_irq,
  1154. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1155. .sync_to = gen6_bsd_ring_sync_to,
  1156. .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
  1157. MI_SEMAPHORE_SYNC_INVALID,
  1158. MI_SEMAPHORE_SYNC_VB},
  1159. .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
  1160. };
  1161. /* Blitter support (SandyBridge+) */
  1162. static bool
  1163. blt_ring_get_irq(struct intel_ring_buffer *ring)
  1164. {
  1165. return gen6_ring_get_irq(ring,
  1166. GT_BLT_USER_INTERRUPT,
  1167. GEN6_BLITTER_USER_INTERRUPT);
  1168. }
  1169. static void
  1170. blt_ring_put_irq(struct intel_ring_buffer *ring)
  1171. {
  1172. gen6_ring_put_irq(ring,
  1173. GT_BLT_USER_INTERRUPT,
  1174. GEN6_BLITTER_USER_INTERRUPT);
  1175. }
  1176. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1177. u32 invalidate, u32 flush)
  1178. {
  1179. uint32_t cmd;
  1180. int ret;
  1181. ret = intel_ring_begin(ring, 4);
  1182. if (ret)
  1183. return ret;
  1184. cmd = MI_FLUSH_DW;
  1185. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1186. cmd |= MI_INVALIDATE_TLB;
  1187. intel_ring_emit(ring, cmd);
  1188. intel_ring_emit(ring, 0);
  1189. intel_ring_emit(ring, 0);
  1190. intel_ring_emit(ring, MI_NOOP);
  1191. intel_ring_advance(ring);
  1192. return 0;
  1193. }
  1194. static const struct intel_ring_buffer gen6_blt_ring = {
  1195. .name = "blt ring",
  1196. .id = BCS,
  1197. .mmio_base = BLT_RING_BASE,
  1198. .size = 32 * PAGE_SIZE,
  1199. .init = init_ring_common,
  1200. .write_tail = ring_write_tail,
  1201. .flush = blt_ring_flush,
  1202. .add_request = gen6_add_request,
  1203. .get_seqno = gen6_ring_get_seqno,
  1204. .irq_get = blt_ring_get_irq,
  1205. .irq_put = blt_ring_put_irq,
  1206. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1207. .sync_to = gen6_blt_ring_sync_to,
  1208. .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
  1209. MI_SEMAPHORE_SYNC_BV,
  1210. MI_SEMAPHORE_SYNC_INVALID},
  1211. .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
  1212. };
  1213. int intel_init_render_ring_buffer(struct drm_device *dev)
  1214. {
  1215. drm_i915_private_t *dev_priv = dev->dev_private;
  1216. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1217. *ring = render_ring;
  1218. if (INTEL_INFO(dev)->gen >= 6) {
  1219. ring->add_request = gen6_add_request;
  1220. ring->flush = gen6_render_ring_flush;
  1221. ring->irq_get = gen6_render_ring_get_irq;
  1222. ring->irq_put = gen6_render_ring_put_irq;
  1223. ring->get_seqno = gen6_ring_get_seqno;
  1224. } else if (IS_GEN5(dev)) {
  1225. ring->add_request = pc_render_add_request;
  1226. ring->get_seqno = pc_render_get_seqno;
  1227. }
  1228. if (!I915_NEED_GFX_HWS(dev)) {
  1229. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1230. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1231. }
  1232. return intel_init_ring_buffer(dev, ring);
  1233. }
  1234. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1235. {
  1236. drm_i915_private_t *dev_priv = dev->dev_private;
  1237. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1238. *ring = render_ring;
  1239. if (INTEL_INFO(dev)->gen >= 6) {
  1240. ring->add_request = gen6_add_request;
  1241. ring->irq_get = gen6_render_ring_get_irq;
  1242. ring->irq_put = gen6_render_ring_put_irq;
  1243. } else if (IS_GEN5(dev)) {
  1244. ring->add_request = pc_render_add_request;
  1245. ring->get_seqno = pc_render_get_seqno;
  1246. }
  1247. if (!I915_NEED_GFX_HWS(dev))
  1248. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1249. ring->dev = dev;
  1250. INIT_LIST_HEAD(&ring->active_list);
  1251. INIT_LIST_HEAD(&ring->request_list);
  1252. INIT_LIST_HEAD(&ring->gpu_write_list);
  1253. ring->size = size;
  1254. ring->effective_size = ring->size;
  1255. if (IS_I830(ring->dev))
  1256. ring->effective_size -= 128;
  1257. ring->map.offset = start;
  1258. ring->map.size = size;
  1259. ring->map.type = 0;
  1260. ring->map.flags = 0;
  1261. ring->map.mtrr = 0;
  1262. drm_core_ioremap_wc(&ring->map, dev);
  1263. if (ring->map.handle == NULL) {
  1264. DRM_ERROR("can not ioremap virtual address for"
  1265. " ring buffer\n");
  1266. return -ENOMEM;
  1267. }
  1268. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1269. return 0;
  1270. }
  1271. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1272. {
  1273. drm_i915_private_t *dev_priv = dev->dev_private;
  1274. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1275. if (IS_GEN6(dev) || IS_GEN7(dev))
  1276. *ring = gen6_bsd_ring;
  1277. else
  1278. *ring = bsd_ring;
  1279. return intel_init_ring_buffer(dev, ring);
  1280. }
  1281. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1282. {
  1283. drm_i915_private_t *dev_priv = dev->dev_private;
  1284. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1285. *ring = gen6_blt_ring;
  1286. return intel_init_ring_buffer(dev, ring);
  1287. }