lantiq_soc.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License version 2 as published
  4. * by the Free Software Foundation.
  5. *
  6. * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
  7. */
  8. #ifndef _LTQ_XWAY_H__
  9. #define _LTQ_XWAY_H__
  10. #ifdef CONFIG_SOC_TYPE_XWAY
  11. #include <lantiq.h>
  12. /* Chip IDs */
  13. #define SOC_ID_DANUBE1 0x129
  14. #define SOC_ID_DANUBE2 0x12B
  15. #define SOC_ID_TWINPASS 0x12D
  16. #define SOC_ID_AMAZON_SE_1 0x152 /* 50601 */
  17. #define SOC_ID_AMAZON_SE_2 0x153 /* 50600 */
  18. #define SOC_ID_ARX188 0x16C
  19. #define SOC_ID_ARX168_1 0x16D
  20. #define SOC_ID_ARX168_2 0x16E
  21. #define SOC_ID_ARX182 0x16F
  22. #define SOC_ID_GRX188 0x170
  23. #define SOC_ID_GRX168 0x171
  24. #define SOC_ID_VRX288 0x1C0 /* v1.1 */
  25. #define SOC_ID_VRX282 0x1C1 /* v1.1 */
  26. #define SOC_ID_VRX268 0x1C2 /* v1.1 */
  27. #define SOC_ID_GRX268 0x1C8 /* v1.1 */
  28. #define SOC_ID_GRX288 0x1C9 /* v1.1 */
  29. #define SOC_ID_VRX288_2 0x00B /* v1.2 */
  30. #define SOC_ID_VRX268_2 0x00C /* v1.2 */
  31. #define SOC_ID_GRX288_2 0x00D /* v1.2 */
  32. #define SOC_ID_GRX282_2 0x00E /* v1.2 */
  33. /* SoC Types */
  34. #define SOC_TYPE_DANUBE 0x01
  35. #define SOC_TYPE_TWINPASS 0x02
  36. #define SOC_TYPE_AR9 0x03
  37. #define SOC_TYPE_VR9 0x04 /* v1.1 */
  38. #define SOC_TYPE_VR9_2 0x05 /* v1.2 */
  39. #define SOC_TYPE_AMAZON_SE 0x06
  40. /* ASC0/1 - serial port */
  41. #define LTQ_ASC0_BASE_ADDR 0x1E100400
  42. #define LTQ_ASC1_BASE_ADDR 0x1E100C00
  43. #define LTQ_ASC_SIZE 0x400
  44. /* BOOT_SEL - find what boot media we have */
  45. #define BS_EXT_ROM 0x0
  46. #define BS_FLASH 0x1
  47. #define BS_MII0 0x2
  48. #define BS_PCI 0x3
  49. #define BS_UART1 0x4
  50. #define BS_SPI 0x5
  51. #define BS_NAND 0x6
  52. #define BS_RMII0 0x7
  53. /* helpers used to access the cgu */
  54. #define ltq_cgu_w32(x, y) ltq_w32((x), ltq_cgu_membase + (y))
  55. #define ltq_cgu_r32(x) ltq_r32(ltq_cgu_membase + (x))
  56. extern __iomem void *ltq_cgu_membase;
  57. /*
  58. * during early_printk no ioremap is possible
  59. * lets use KSEG1 instead
  60. */
  61. #define LTQ_EARLY_ASC KSEG1ADDR(LTQ_ASC1_BASE_ADDR)
  62. /* RCU - reset control unit */
  63. #define LTQ_RCU_BASE_ADDR 0x1F203000
  64. #define LTQ_RCU_SIZE 0x1000
  65. /* GPTU - general purpose timer unit */
  66. #define LTQ_GPTU_BASE_ADDR 0x18000300
  67. #define LTQ_GPTU_SIZE 0x100
  68. /* EBU - external bus unit */
  69. #define LTQ_EBU_GPIO_START 0x14000000
  70. #define LTQ_EBU_GPIO_SIZE 0x1000
  71. #define LTQ_EBU_BASE_ADDR 0x1E105300
  72. #define LTQ_EBU_SIZE 0x100
  73. #define LTQ_EBU_BUSCON0 0x0060
  74. #define LTQ_EBU_PCC_CON 0x0090
  75. #define LTQ_EBU_PCC_IEN 0x00A4
  76. #define LTQ_EBU_PCC_ISTAT 0x00A0
  77. #define LTQ_EBU_BUSCON1 0x0064
  78. #define LTQ_EBU_ADDRSEL1 0x0024
  79. #define EBU_WRDIS 0x80000000
  80. /* CGU - clock generation unit */
  81. #define LTQ_CGU_BASE_ADDR 0x1F103000
  82. #define LTQ_CGU_SIZE 0x1000
  83. /* ICU - interrupt control unit */
  84. #define LTQ_ICU_BASE_ADDR 0x1F880200
  85. #define LTQ_ICU_SIZE 0x100
  86. /* EIU - external interrupt unit */
  87. #define LTQ_EIU_BASE_ADDR 0x1F101000
  88. #define LTQ_EIU_SIZE 0x1000
  89. /* PMU - power management unit */
  90. #define LTQ_PMU_BASE_ADDR 0x1F102000
  91. #define LTQ_PMU_SIZE 0x1000
  92. #define PMU_DMA 0x0020
  93. #define PMU_USB 0x8041
  94. #define PMU_LED 0x0800
  95. #define PMU_GPT 0x1000
  96. #define PMU_PPE 0x2000
  97. #define PMU_FPI 0x4000
  98. #define PMU_SWITCH 0x10000000
  99. /* ETOP - ethernet */
  100. #define LTQ_ETOP_BASE_ADDR 0x1E180000
  101. #define LTQ_ETOP_SIZE 0x40000
  102. /* DMA */
  103. #define LTQ_DMA_BASE_ADDR 0x1E104100
  104. #define LTQ_DMA_SIZE 0x800
  105. /* PCI */
  106. #define PCI_CR_BASE_ADDR 0x1E105400
  107. #define PCI_CR_SIZE 0x400
  108. /* WDT */
  109. #define LTQ_WDT_BASE_ADDR 0x1F8803F0
  110. #define LTQ_WDT_SIZE 0x10
  111. #define LTQ_RST_CAUSE_WDTRST 0x20
  112. /* STP - serial to parallel conversion unit */
  113. #define LTQ_STP_BASE_ADDR 0x1E100BB0
  114. #define LTQ_STP_SIZE 0x40
  115. /* GPIO */
  116. #define LTQ_GPIO0_BASE_ADDR 0x1E100B10
  117. #define LTQ_GPIO1_BASE_ADDR 0x1E100B40
  118. #define LTQ_GPIO2_BASE_ADDR 0x1E100B70
  119. #define LTQ_GPIO_SIZE 0x30
  120. /* SSC */
  121. #define LTQ_SSC_BASE_ADDR 0x1e100800
  122. #define LTQ_SSC_SIZE 0x100
  123. /* MEI - dsl core */
  124. #define LTQ_MEI_BASE_ADDR 0x1E116000
  125. /* DEU - data encryption unit */
  126. #define LTQ_DEU_BASE_ADDR 0x1E103100
  127. /* MPS - multi processor unit (voice) */
  128. #define LTQ_MPS_BASE_ADDR (KSEG1 + 0x1F107000)
  129. #define LTQ_MPS_CHIPID ((u32 *)(LTQ_MPS_BASE_ADDR + 0x0344))
  130. /* request a non-gpio and set the PIO config */
  131. extern void ltq_pmu_enable(unsigned int module);
  132. extern void ltq_pmu_disable(unsigned int module);
  133. static inline int ltq_is_ar9(void)
  134. {
  135. return (ltq_get_soc_type() == SOC_TYPE_AR9);
  136. }
  137. static inline int ltq_is_vr9(void)
  138. {
  139. return (ltq_get_soc_type() == SOC_TYPE_VR9);
  140. }
  141. #endif /* CONFIG_SOC_TYPE_XWAY */
  142. #endif /* _LTQ_XWAY_H__ */