intel_ringbuffer.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. struct drm_device *dev = ring->dev;
  57. u32 cmd;
  58. int ret;
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  101. (IS_G4X(dev) || IS_GEN5(dev)))
  102. cmd |= MI_INVALIDATE_ISP;
  103. ret = intel_ring_begin(ring, 2);
  104. if (ret)
  105. return ret;
  106. intel_ring_emit(ring, cmd);
  107. intel_ring_emit(ring, MI_NOOP);
  108. intel_ring_advance(ring);
  109. return 0;
  110. }
  111. /**
  112. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  113. * implementing two workarounds on gen6. From section 1.4.7.1
  114. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  115. *
  116. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  117. * produced by non-pipelined state commands), software needs to first
  118. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  119. * 0.
  120. *
  121. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  122. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  123. *
  124. * And the workaround for these two requires this workaround first:
  125. *
  126. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  127. * BEFORE the pipe-control with a post-sync op and no write-cache
  128. * flushes.
  129. *
  130. * And this last workaround is tricky because of the requirements on
  131. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  132. * volume 2 part 1:
  133. *
  134. * "1 of the following must also be set:
  135. * - Render Target Cache Flush Enable ([12] of DW1)
  136. * - Depth Cache Flush Enable ([0] of DW1)
  137. * - Stall at Pixel Scoreboard ([1] of DW1)
  138. * - Depth Stall ([13] of DW1)
  139. * - Post-Sync Operation ([13] of DW1)
  140. * - Notify Enable ([8] of DW1)"
  141. *
  142. * The cache flushes require the workaround flush that triggered this
  143. * one, so we can't use it. Depth stall would trigger the same.
  144. * Post-sync nonzero is what triggered this second workaround, so we
  145. * can't use that one either. Notify enable is IRQs, which aren't
  146. * really our business. That leaves only stall at scoreboard.
  147. */
  148. static int
  149. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  150. {
  151. struct pipe_control *pc = ring->private;
  152. u32 scratch_addr = pc->gtt_offset + 128;
  153. int ret;
  154. ret = intel_ring_begin(ring, 6);
  155. if (ret)
  156. return ret;
  157. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  158. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  159. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  160. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  161. intel_ring_emit(ring, 0); /* low dword */
  162. intel_ring_emit(ring, 0); /* high dword */
  163. intel_ring_emit(ring, MI_NOOP);
  164. intel_ring_advance(ring);
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0);
  172. intel_ring_emit(ring, 0);
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. return 0;
  176. }
  177. static int
  178. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  179. u32 invalidate_domains, u32 flush_domains)
  180. {
  181. u32 flags = 0;
  182. struct pipe_control *pc = ring->private;
  183. u32 scratch_addr = pc->gtt_offset + 128;
  184. int ret;
  185. /* Force SNB workarounds for PIPE_CONTROL flushes */
  186. intel_emit_post_sync_nonzero_flush(ring);
  187. /* Just flush everything. Experiments have shown that reducing the
  188. * number of bits based on the write domains has little performance
  189. * impact.
  190. */
  191. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  192. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  193. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  194. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  195. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  196. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  197. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  198. ret = intel_ring_begin(ring, 6);
  199. if (ret)
  200. return ret;
  201. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  202. intel_ring_emit(ring, flags);
  203. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  204. intel_ring_emit(ring, 0); /* lower dword */
  205. intel_ring_emit(ring, 0); /* uppwer dword */
  206. intel_ring_emit(ring, MI_NOOP);
  207. intel_ring_advance(ring);
  208. return 0;
  209. }
  210. static void ring_write_tail(struct intel_ring_buffer *ring,
  211. u32 value)
  212. {
  213. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  214. I915_WRITE_TAIL(ring, value);
  215. }
  216. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  217. {
  218. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  219. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  220. RING_ACTHD(ring->mmio_base) : ACTHD;
  221. return I915_READ(acthd_reg);
  222. }
  223. static int init_ring_common(struct intel_ring_buffer *ring)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. struct drm_i915_gem_object *obj = ring->obj;
  227. u32 head;
  228. /* Stop the ring if it's running. */
  229. I915_WRITE_CTL(ring, 0);
  230. I915_WRITE_HEAD(ring, 0);
  231. ring->write_tail(ring, 0);
  232. /* Initialize the ring. */
  233. I915_WRITE_START(ring, obj->gtt_offset);
  234. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  235. /* G45 ring initialization fails to reset head to zero */
  236. if (head != 0) {
  237. DRM_DEBUG_KMS("%s head not reset to zero "
  238. "ctl %08x head %08x tail %08x start %08x\n",
  239. ring->name,
  240. I915_READ_CTL(ring),
  241. I915_READ_HEAD(ring),
  242. I915_READ_TAIL(ring),
  243. I915_READ_START(ring));
  244. I915_WRITE_HEAD(ring, 0);
  245. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  246. DRM_ERROR("failed to set %s head to zero "
  247. "ctl %08x head %08x tail %08x start %08x\n",
  248. ring->name,
  249. I915_READ_CTL(ring),
  250. I915_READ_HEAD(ring),
  251. I915_READ_TAIL(ring),
  252. I915_READ_START(ring));
  253. }
  254. }
  255. I915_WRITE_CTL(ring,
  256. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  257. | RING_VALID);
  258. /* If the head is still not zero, the ring is dead */
  259. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  260. I915_READ_START(ring) != obj->gtt_offset ||
  261. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  262. DRM_ERROR("%s initialization failed "
  263. "ctl %08x head %08x tail %08x start %08x\n",
  264. ring->name,
  265. I915_READ_CTL(ring),
  266. I915_READ_HEAD(ring),
  267. I915_READ_TAIL(ring),
  268. I915_READ_START(ring));
  269. return -EIO;
  270. }
  271. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  272. i915_kernel_lost_context(ring->dev);
  273. else {
  274. ring->head = I915_READ_HEAD(ring);
  275. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  276. ring->space = ring_space(ring);
  277. }
  278. return 0;
  279. }
  280. static int
  281. init_pipe_control(struct intel_ring_buffer *ring)
  282. {
  283. struct pipe_control *pc;
  284. struct drm_i915_gem_object *obj;
  285. int ret;
  286. if (ring->private)
  287. return 0;
  288. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  289. if (!pc)
  290. return -ENOMEM;
  291. obj = i915_gem_alloc_object(ring->dev, 4096);
  292. if (obj == NULL) {
  293. DRM_ERROR("Failed to allocate seqno page\n");
  294. ret = -ENOMEM;
  295. goto err;
  296. }
  297. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  298. ret = i915_gem_object_pin(obj, 4096, true);
  299. if (ret)
  300. goto err_unref;
  301. pc->gtt_offset = obj->gtt_offset;
  302. pc->cpu_page = kmap(obj->pages[0]);
  303. if (pc->cpu_page == NULL)
  304. goto err_unpin;
  305. pc->obj = obj;
  306. ring->private = pc;
  307. return 0;
  308. err_unpin:
  309. i915_gem_object_unpin(obj);
  310. err_unref:
  311. drm_gem_object_unreference(&obj->base);
  312. err:
  313. kfree(pc);
  314. return ret;
  315. }
  316. static void
  317. cleanup_pipe_control(struct intel_ring_buffer *ring)
  318. {
  319. struct pipe_control *pc = ring->private;
  320. struct drm_i915_gem_object *obj;
  321. if (!ring->private)
  322. return;
  323. obj = pc->obj;
  324. kunmap(obj->pages[0]);
  325. i915_gem_object_unpin(obj);
  326. drm_gem_object_unreference(&obj->base);
  327. kfree(pc);
  328. ring->private = NULL;
  329. }
  330. static int init_render_ring(struct intel_ring_buffer *ring)
  331. {
  332. struct drm_device *dev = ring->dev;
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. int ret = init_ring_common(ring);
  335. if (INTEL_INFO(dev)->gen > 3) {
  336. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  337. I915_WRITE(MI_MODE, mode);
  338. if (IS_GEN7(dev))
  339. I915_WRITE(GFX_MODE_GEN7,
  340. GFX_MODE_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  341. GFX_MODE_ENABLE(GFX_REPLAY_MODE));
  342. }
  343. if (INTEL_INFO(dev)->gen >= 5) {
  344. ret = init_pipe_control(ring);
  345. if (ret)
  346. return ret;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 6) {
  349. I915_WRITE(INSTPM,
  350. INSTPM_FORCE_ORDERING << 16 | INSTPM_FORCE_ORDERING);
  351. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  352. * "If this bit is set, STCunit will have LRA as replacement
  353. * policy. [...] This bit must be reset. LRA replacement
  354. * policy is not supported."
  355. */
  356. I915_WRITE(CACHE_MODE_0,
  357. CM0_STC_EVICT_DISABLE_LRA_SNB << CM0_MASK_SHIFT);
  358. }
  359. return ret;
  360. }
  361. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  362. {
  363. if (!ring->private)
  364. return;
  365. cleanup_pipe_control(ring);
  366. }
  367. static void
  368. update_mboxes(struct intel_ring_buffer *ring,
  369. u32 seqno,
  370. u32 mmio_offset)
  371. {
  372. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  373. MI_SEMAPHORE_GLOBAL_GTT |
  374. MI_SEMAPHORE_REGISTER |
  375. MI_SEMAPHORE_UPDATE);
  376. intel_ring_emit(ring, seqno);
  377. intel_ring_emit(ring, mmio_offset);
  378. }
  379. /**
  380. * gen6_add_request - Update the semaphore mailbox registers
  381. *
  382. * @ring - ring that is adding a request
  383. * @seqno - return seqno stuck into the ring
  384. *
  385. * Update the mailbox registers in the *other* rings with the current seqno.
  386. * This acts like a signal in the canonical semaphore.
  387. */
  388. static int
  389. gen6_add_request(struct intel_ring_buffer *ring,
  390. u32 *seqno)
  391. {
  392. u32 mbox1_reg;
  393. u32 mbox2_reg;
  394. int ret;
  395. ret = intel_ring_begin(ring, 10);
  396. if (ret)
  397. return ret;
  398. mbox1_reg = ring->signal_mbox[0];
  399. mbox2_reg = ring->signal_mbox[1];
  400. *seqno = i915_gem_next_request_seqno(ring);
  401. update_mboxes(ring, *seqno, mbox1_reg);
  402. update_mboxes(ring, *seqno, mbox2_reg);
  403. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  404. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  405. intel_ring_emit(ring, *seqno);
  406. intel_ring_emit(ring, MI_USER_INTERRUPT);
  407. intel_ring_advance(ring);
  408. return 0;
  409. }
  410. /**
  411. * intel_ring_sync - sync the waiter to the signaller on seqno
  412. *
  413. * @waiter - ring that is waiting
  414. * @signaller - ring which has, or will signal
  415. * @seqno - seqno which the waiter will block on
  416. */
  417. static int
  418. intel_ring_sync(struct intel_ring_buffer *waiter,
  419. struct intel_ring_buffer *signaller,
  420. int ring,
  421. u32 seqno)
  422. {
  423. int ret;
  424. u32 dw1 = MI_SEMAPHORE_MBOX |
  425. MI_SEMAPHORE_COMPARE |
  426. MI_SEMAPHORE_REGISTER;
  427. ret = intel_ring_begin(waiter, 4);
  428. if (ret)
  429. return ret;
  430. intel_ring_emit(waiter, dw1 | signaller->semaphore_register[ring]);
  431. intel_ring_emit(waiter, seqno);
  432. intel_ring_emit(waiter, 0);
  433. intel_ring_emit(waiter, MI_NOOP);
  434. intel_ring_advance(waiter);
  435. return 0;
  436. }
  437. /* VCS->RCS (RVSYNC) or BCS->RCS (RBSYNC) */
  438. int
  439. render_ring_sync_to(struct intel_ring_buffer *waiter,
  440. struct intel_ring_buffer *signaller,
  441. u32 seqno)
  442. {
  443. WARN_ON(signaller->semaphore_register[RCS] == MI_SEMAPHORE_SYNC_INVALID);
  444. return intel_ring_sync(waiter,
  445. signaller,
  446. RCS,
  447. seqno);
  448. }
  449. /* RCS->VCS (VRSYNC) or BCS->VCS (VBSYNC) */
  450. int
  451. gen6_bsd_ring_sync_to(struct intel_ring_buffer *waiter,
  452. struct intel_ring_buffer *signaller,
  453. u32 seqno)
  454. {
  455. WARN_ON(signaller->semaphore_register[VCS] == MI_SEMAPHORE_SYNC_INVALID);
  456. return intel_ring_sync(waiter,
  457. signaller,
  458. VCS,
  459. seqno);
  460. }
  461. /* RCS->BCS (BRSYNC) or VCS->BCS (BVSYNC) */
  462. int
  463. gen6_blt_ring_sync_to(struct intel_ring_buffer *waiter,
  464. struct intel_ring_buffer *signaller,
  465. u32 seqno)
  466. {
  467. WARN_ON(signaller->semaphore_register[BCS] == MI_SEMAPHORE_SYNC_INVALID);
  468. return intel_ring_sync(waiter,
  469. signaller,
  470. BCS,
  471. seqno);
  472. }
  473. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  474. do { \
  475. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  476. PIPE_CONTROL_DEPTH_STALL); \
  477. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  478. intel_ring_emit(ring__, 0); \
  479. intel_ring_emit(ring__, 0); \
  480. } while (0)
  481. static int
  482. pc_render_add_request(struct intel_ring_buffer *ring,
  483. u32 *result)
  484. {
  485. u32 seqno = i915_gem_next_request_seqno(ring);
  486. struct pipe_control *pc = ring->private;
  487. u32 scratch_addr = pc->gtt_offset + 128;
  488. int ret;
  489. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  490. * incoherent with writes to memory, i.e. completely fubar,
  491. * so we need to use PIPE_NOTIFY instead.
  492. *
  493. * However, we also need to workaround the qword write
  494. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  495. * memory before requesting an interrupt.
  496. */
  497. ret = intel_ring_begin(ring, 32);
  498. if (ret)
  499. return ret;
  500. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  501. PIPE_CONTROL_WRITE_FLUSH |
  502. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  503. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  504. intel_ring_emit(ring, seqno);
  505. intel_ring_emit(ring, 0);
  506. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  507. scratch_addr += 128; /* write to separate cachelines */
  508. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  509. scratch_addr += 128;
  510. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  511. scratch_addr += 128;
  512. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  513. scratch_addr += 128;
  514. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  515. scratch_addr += 128;
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  518. PIPE_CONTROL_WRITE_FLUSH |
  519. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  520. PIPE_CONTROL_NOTIFY);
  521. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  522. intel_ring_emit(ring, seqno);
  523. intel_ring_emit(ring, 0);
  524. intel_ring_advance(ring);
  525. *result = seqno;
  526. return 0;
  527. }
  528. static int
  529. render_ring_add_request(struct intel_ring_buffer *ring,
  530. u32 *result)
  531. {
  532. u32 seqno = i915_gem_next_request_seqno(ring);
  533. int ret;
  534. ret = intel_ring_begin(ring, 4);
  535. if (ret)
  536. return ret;
  537. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  538. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  539. intel_ring_emit(ring, seqno);
  540. intel_ring_emit(ring, MI_USER_INTERRUPT);
  541. intel_ring_advance(ring);
  542. *result = seqno;
  543. return 0;
  544. }
  545. static u32
  546. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  547. {
  548. struct drm_device *dev = ring->dev;
  549. /* Workaround to force correct ordering between irq and seqno writes on
  550. * ivb (and maybe also on snb) by reading from a CS register (like
  551. * ACTHD) before reading the status page. */
  552. if (IS_GEN6(dev) || IS_GEN7(dev))
  553. intel_ring_get_active_head(ring);
  554. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  555. }
  556. static u32
  557. ring_get_seqno(struct intel_ring_buffer *ring)
  558. {
  559. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  560. }
  561. static u32
  562. pc_render_get_seqno(struct intel_ring_buffer *ring)
  563. {
  564. struct pipe_control *pc = ring->private;
  565. return pc->cpu_page[0];
  566. }
  567. static void
  568. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  569. {
  570. dev_priv->gt_irq_mask &= ~mask;
  571. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  572. POSTING_READ(GTIMR);
  573. }
  574. static void
  575. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  576. {
  577. dev_priv->gt_irq_mask |= mask;
  578. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  579. POSTING_READ(GTIMR);
  580. }
  581. static void
  582. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  583. {
  584. dev_priv->irq_mask &= ~mask;
  585. I915_WRITE(IMR, dev_priv->irq_mask);
  586. POSTING_READ(IMR);
  587. }
  588. static void
  589. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  590. {
  591. dev_priv->irq_mask |= mask;
  592. I915_WRITE(IMR, dev_priv->irq_mask);
  593. POSTING_READ(IMR);
  594. }
  595. static bool
  596. render_ring_get_irq(struct intel_ring_buffer *ring)
  597. {
  598. struct drm_device *dev = ring->dev;
  599. drm_i915_private_t *dev_priv = dev->dev_private;
  600. if (!dev->irq_enabled)
  601. return false;
  602. spin_lock(&ring->irq_lock);
  603. if (ring->irq_refcount++ == 0) {
  604. if (HAS_PCH_SPLIT(dev))
  605. ironlake_enable_irq(dev_priv,
  606. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  607. else
  608. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  609. }
  610. spin_unlock(&ring->irq_lock);
  611. return true;
  612. }
  613. static void
  614. render_ring_put_irq(struct intel_ring_buffer *ring)
  615. {
  616. struct drm_device *dev = ring->dev;
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. spin_lock(&ring->irq_lock);
  619. if (--ring->irq_refcount == 0) {
  620. if (HAS_PCH_SPLIT(dev))
  621. ironlake_disable_irq(dev_priv,
  622. GT_USER_INTERRUPT |
  623. GT_PIPE_NOTIFY);
  624. else
  625. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  626. }
  627. spin_unlock(&ring->irq_lock);
  628. }
  629. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  630. {
  631. struct drm_device *dev = ring->dev;
  632. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  633. u32 mmio = 0;
  634. /* The ring status page addresses are no longer next to the rest of
  635. * the ring registers as of gen7.
  636. */
  637. if (IS_GEN7(dev)) {
  638. switch (ring->id) {
  639. case RCS:
  640. mmio = RENDER_HWS_PGA_GEN7;
  641. break;
  642. case BCS:
  643. mmio = BLT_HWS_PGA_GEN7;
  644. break;
  645. case VCS:
  646. mmio = BSD_HWS_PGA_GEN7;
  647. break;
  648. }
  649. } else if (IS_GEN6(ring->dev)) {
  650. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  651. } else {
  652. mmio = RING_HWS_PGA(ring->mmio_base);
  653. }
  654. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  655. POSTING_READ(mmio);
  656. }
  657. static int
  658. bsd_ring_flush(struct intel_ring_buffer *ring,
  659. u32 invalidate_domains,
  660. u32 flush_domains)
  661. {
  662. int ret;
  663. ret = intel_ring_begin(ring, 2);
  664. if (ret)
  665. return ret;
  666. intel_ring_emit(ring, MI_FLUSH);
  667. intel_ring_emit(ring, MI_NOOP);
  668. intel_ring_advance(ring);
  669. return 0;
  670. }
  671. static int
  672. ring_add_request(struct intel_ring_buffer *ring,
  673. u32 *result)
  674. {
  675. u32 seqno;
  676. int ret;
  677. ret = intel_ring_begin(ring, 4);
  678. if (ret)
  679. return ret;
  680. seqno = i915_gem_next_request_seqno(ring);
  681. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  682. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  683. intel_ring_emit(ring, seqno);
  684. intel_ring_emit(ring, MI_USER_INTERRUPT);
  685. intel_ring_advance(ring);
  686. *result = seqno;
  687. return 0;
  688. }
  689. static bool
  690. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  691. {
  692. struct drm_device *dev = ring->dev;
  693. drm_i915_private_t *dev_priv = dev->dev_private;
  694. if (!dev->irq_enabled)
  695. return false;
  696. /* It looks like we need to prevent the gt from suspending while waiting
  697. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  698. * blt/bsd rings on ivb. */
  699. gen6_gt_force_wake_get(dev_priv);
  700. spin_lock(&ring->irq_lock);
  701. if (ring->irq_refcount++ == 0) {
  702. ring->irq_mask &= ~rflag;
  703. I915_WRITE_IMR(ring, ring->irq_mask);
  704. ironlake_enable_irq(dev_priv, gflag);
  705. }
  706. spin_unlock(&ring->irq_lock);
  707. return true;
  708. }
  709. static void
  710. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  711. {
  712. struct drm_device *dev = ring->dev;
  713. drm_i915_private_t *dev_priv = dev->dev_private;
  714. spin_lock(&ring->irq_lock);
  715. if (--ring->irq_refcount == 0) {
  716. ring->irq_mask |= rflag;
  717. I915_WRITE_IMR(ring, ring->irq_mask);
  718. ironlake_disable_irq(dev_priv, gflag);
  719. }
  720. spin_unlock(&ring->irq_lock);
  721. gen6_gt_force_wake_put(dev_priv);
  722. }
  723. static bool
  724. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  725. {
  726. struct drm_device *dev = ring->dev;
  727. drm_i915_private_t *dev_priv = dev->dev_private;
  728. if (!dev->irq_enabled)
  729. return false;
  730. spin_lock(&ring->irq_lock);
  731. if (ring->irq_refcount++ == 0) {
  732. if (IS_G4X(dev))
  733. i915_enable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  734. else
  735. ironlake_enable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  736. }
  737. spin_unlock(&ring->irq_lock);
  738. return true;
  739. }
  740. static void
  741. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  742. {
  743. struct drm_device *dev = ring->dev;
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. spin_lock(&ring->irq_lock);
  746. if (--ring->irq_refcount == 0) {
  747. if (IS_G4X(dev))
  748. i915_disable_irq(dev_priv, I915_BSD_USER_INTERRUPT);
  749. else
  750. ironlake_disable_irq(dev_priv, GT_BSD_USER_INTERRUPT);
  751. }
  752. spin_unlock(&ring->irq_lock);
  753. }
  754. static int
  755. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  756. {
  757. int ret;
  758. ret = intel_ring_begin(ring, 2);
  759. if (ret)
  760. return ret;
  761. intel_ring_emit(ring,
  762. MI_BATCH_BUFFER_START | (2 << 6) |
  763. MI_BATCH_NON_SECURE_I965);
  764. intel_ring_emit(ring, offset);
  765. intel_ring_advance(ring);
  766. return 0;
  767. }
  768. static int
  769. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  770. u32 offset, u32 len)
  771. {
  772. struct drm_device *dev = ring->dev;
  773. int ret;
  774. if (IS_I830(dev) || IS_845G(dev)) {
  775. ret = intel_ring_begin(ring, 4);
  776. if (ret)
  777. return ret;
  778. intel_ring_emit(ring, MI_BATCH_BUFFER);
  779. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  780. intel_ring_emit(ring, offset + len - 8);
  781. intel_ring_emit(ring, 0);
  782. } else {
  783. ret = intel_ring_begin(ring, 2);
  784. if (ret)
  785. return ret;
  786. if (INTEL_INFO(dev)->gen >= 4) {
  787. intel_ring_emit(ring,
  788. MI_BATCH_BUFFER_START | (2 << 6) |
  789. MI_BATCH_NON_SECURE_I965);
  790. intel_ring_emit(ring, offset);
  791. } else {
  792. intel_ring_emit(ring,
  793. MI_BATCH_BUFFER_START | (2 << 6));
  794. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  795. }
  796. }
  797. intel_ring_advance(ring);
  798. return 0;
  799. }
  800. static void cleanup_status_page(struct intel_ring_buffer *ring)
  801. {
  802. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  803. struct drm_i915_gem_object *obj;
  804. obj = ring->status_page.obj;
  805. if (obj == NULL)
  806. return;
  807. kunmap(obj->pages[0]);
  808. i915_gem_object_unpin(obj);
  809. drm_gem_object_unreference(&obj->base);
  810. ring->status_page.obj = NULL;
  811. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  812. }
  813. static int init_status_page(struct intel_ring_buffer *ring)
  814. {
  815. struct drm_device *dev = ring->dev;
  816. drm_i915_private_t *dev_priv = dev->dev_private;
  817. struct drm_i915_gem_object *obj;
  818. int ret;
  819. obj = i915_gem_alloc_object(dev, 4096);
  820. if (obj == NULL) {
  821. DRM_ERROR("Failed to allocate status page\n");
  822. ret = -ENOMEM;
  823. goto err;
  824. }
  825. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  826. ret = i915_gem_object_pin(obj, 4096, true);
  827. if (ret != 0) {
  828. goto err_unref;
  829. }
  830. ring->status_page.gfx_addr = obj->gtt_offset;
  831. ring->status_page.page_addr = kmap(obj->pages[0]);
  832. if (ring->status_page.page_addr == NULL) {
  833. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  834. goto err_unpin;
  835. }
  836. ring->status_page.obj = obj;
  837. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  838. intel_ring_setup_status_page(ring);
  839. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  840. ring->name, ring->status_page.gfx_addr);
  841. return 0;
  842. err_unpin:
  843. i915_gem_object_unpin(obj);
  844. err_unref:
  845. drm_gem_object_unreference(&obj->base);
  846. err:
  847. return ret;
  848. }
  849. int intel_init_ring_buffer(struct drm_device *dev,
  850. struct intel_ring_buffer *ring)
  851. {
  852. struct drm_i915_gem_object *obj;
  853. int ret;
  854. ring->dev = dev;
  855. INIT_LIST_HEAD(&ring->active_list);
  856. INIT_LIST_HEAD(&ring->request_list);
  857. INIT_LIST_HEAD(&ring->gpu_write_list);
  858. init_waitqueue_head(&ring->irq_queue);
  859. spin_lock_init(&ring->irq_lock);
  860. ring->irq_mask = ~0;
  861. if (I915_NEED_GFX_HWS(dev)) {
  862. ret = init_status_page(ring);
  863. if (ret)
  864. return ret;
  865. }
  866. obj = i915_gem_alloc_object(dev, ring->size);
  867. if (obj == NULL) {
  868. DRM_ERROR("Failed to allocate ringbuffer\n");
  869. ret = -ENOMEM;
  870. goto err_hws;
  871. }
  872. ring->obj = obj;
  873. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  874. if (ret)
  875. goto err_unref;
  876. ring->map.size = ring->size;
  877. ring->map.offset = dev->agp->base + obj->gtt_offset;
  878. ring->map.type = 0;
  879. ring->map.flags = 0;
  880. ring->map.mtrr = 0;
  881. drm_core_ioremap_wc(&ring->map, dev);
  882. if (ring->map.handle == NULL) {
  883. DRM_ERROR("Failed to map ringbuffer.\n");
  884. ret = -EINVAL;
  885. goto err_unpin;
  886. }
  887. ring->virtual_start = ring->map.handle;
  888. ret = ring->init(ring);
  889. if (ret)
  890. goto err_unmap;
  891. /* Workaround an erratum on the i830 which causes a hang if
  892. * the TAIL pointer points to within the last 2 cachelines
  893. * of the buffer.
  894. */
  895. ring->effective_size = ring->size;
  896. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  897. ring->effective_size -= 128;
  898. return 0;
  899. err_unmap:
  900. drm_core_ioremapfree(&ring->map, dev);
  901. err_unpin:
  902. i915_gem_object_unpin(obj);
  903. err_unref:
  904. drm_gem_object_unreference(&obj->base);
  905. ring->obj = NULL;
  906. err_hws:
  907. cleanup_status_page(ring);
  908. return ret;
  909. }
  910. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  911. {
  912. struct drm_i915_private *dev_priv;
  913. int ret;
  914. if (ring->obj == NULL)
  915. return;
  916. /* Disable the ring buffer. The ring must be idle at this point */
  917. dev_priv = ring->dev->dev_private;
  918. ret = intel_wait_ring_idle(ring);
  919. if (ret)
  920. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  921. ring->name, ret);
  922. I915_WRITE_CTL(ring, 0);
  923. drm_core_ioremapfree(&ring->map, ring->dev);
  924. i915_gem_object_unpin(ring->obj);
  925. drm_gem_object_unreference(&ring->obj->base);
  926. ring->obj = NULL;
  927. if (ring->cleanup)
  928. ring->cleanup(ring);
  929. cleanup_status_page(ring);
  930. }
  931. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  932. {
  933. unsigned int *virt;
  934. int rem = ring->size - ring->tail;
  935. if (ring->space < rem) {
  936. int ret = intel_wait_ring_buffer(ring, rem);
  937. if (ret)
  938. return ret;
  939. }
  940. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  941. rem /= 8;
  942. while (rem--) {
  943. *virt++ = MI_NOOP;
  944. *virt++ = MI_NOOP;
  945. }
  946. ring->tail = 0;
  947. ring->space = ring_space(ring);
  948. return 0;
  949. }
  950. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  951. {
  952. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  953. bool was_interruptible;
  954. int ret;
  955. /* XXX As we have not yet audited all the paths to check that
  956. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  957. * allow us to be interruptible by a signal.
  958. */
  959. was_interruptible = dev_priv->mm.interruptible;
  960. dev_priv->mm.interruptible = false;
  961. ret = i915_wait_request(ring, seqno, true);
  962. dev_priv->mm.interruptible = was_interruptible;
  963. return ret;
  964. }
  965. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  966. {
  967. struct drm_i915_gem_request *request;
  968. u32 seqno = 0;
  969. int ret;
  970. i915_gem_retire_requests_ring(ring);
  971. if (ring->last_retired_head != -1) {
  972. ring->head = ring->last_retired_head;
  973. ring->last_retired_head = -1;
  974. ring->space = ring_space(ring);
  975. if (ring->space >= n)
  976. return 0;
  977. }
  978. list_for_each_entry(request, &ring->request_list, list) {
  979. int space;
  980. if (request->tail == -1)
  981. continue;
  982. space = request->tail - (ring->tail + 8);
  983. if (space < 0)
  984. space += ring->size;
  985. if (space >= n) {
  986. seqno = request->seqno;
  987. break;
  988. }
  989. /* Consume this request in case we need more space than
  990. * is available and so need to prevent a race between
  991. * updating last_retired_head and direct reads of
  992. * I915_RING_HEAD. It also provides a nice sanity check.
  993. */
  994. request->tail = -1;
  995. }
  996. if (seqno == 0)
  997. return -ENOSPC;
  998. ret = intel_ring_wait_seqno(ring, seqno);
  999. if (ret)
  1000. return ret;
  1001. if (WARN_ON(ring->last_retired_head == -1))
  1002. return -ENOSPC;
  1003. ring->head = ring->last_retired_head;
  1004. ring->last_retired_head = -1;
  1005. ring->space = ring_space(ring);
  1006. if (WARN_ON(ring->space < n))
  1007. return -ENOSPC;
  1008. return 0;
  1009. }
  1010. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1011. {
  1012. struct drm_device *dev = ring->dev;
  1013. struct drm_i915_private *dev_priv = dev->dev_private;
  1014. unsigned long end;
  1015. int ret;
  1016. ret = intel_ring_wait_request(ring, n);
  1017. if (ret != -ENOSPC)
  1018. return ret;
  1019. trace_i915_ring_wait_begin(ring);
  1020. if (drm_core_check_feature(dev, DRIVER_GEM))
  1021. /* With GEM the hangcheck timer should kick us out of the loop,
  1022. * leaving it early runs the risk of corrupting GEM state (due
  1023. * to running on almost untested codepaths). But on resume
  1024. * timers don't work yet, so prevent a complete hang in that
  1025. * case by choosing an insanely large timeout. */
  1026. end = jiffies + 60 * HZ;
  1027. else
  1028. end = jiffies + 3 * HZ;
  1029. do {
  1030. ring->head = I915_READ_HEAD(ring);
  1031. ring->space = ring_space(ring);
  1032. if (ring->space >= n) {
  1033. trace_i915_ring_wait_end(ring);
  1034. return 0;
  1035. }
  1036. if (dev->primary->master) {
  1037. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1038. if (master_priv->sarea_priv)
  1039. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1040. }
  1041. msleep(1);
  1042. if (atomic_read(&dev_priv->mm.wedged))
  1043. return -EAGAIN;
  1044. } while (!time_after(jiffies, end));
  1045. trace_i915_ring_wait_end(ring);
  1046. return -EBUSY;
  1047. }
  1048. int intel_ring_begin(struct intel_ring_buffer *ring,
  1049. int num_dwords)
  1050. {
  1051. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1052. int n = 4*num_dwords;
  1053. int ret;
  1054. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1055. return -EIO;
  1056. if (unlikely(ring->tail + n > ring->effective_size)) {
  1057. ret = intel_wrap_ring_buffer(ring);
  1058. if (unlikely(ret))
  1059. return ret;
  1060. }
  1061. if (unlikely(ring->space < n)) {
  1062. ret = intel_wait_ring_buffer(ring, n);
  1063. if (unlikely(ret))
  1064. return ret;
  1065. }
  1066. ring->space -= n;
  1067. return 0;
  1068. }
  1069. void intel_ring_advance(struct intel_ring_buffer *ring)
  1070. {
  1071. ring->tail &= ring->size - 1;
  1072. ring->write_tail(ring, ring->tail);
  1073. }
  1074. static const struct intel_ring_buffer render_ring = {
  1075. .name = "render ring",
  1076. .id = RCS,
  1077. .mmio_base = RENDER_RING_BASE,
  1078. .size = 32 * PAGE_SIZE,
  1079. .init = init_render_ring,
  1080. .write_tail = ring_write_tail,
  1081. .flush = render_ring_flush,
  1082. .add_request = render_ring_add_request,
  1083. .get_seqno = ring_get_seqno,
  1084. .irq_get = render_ring_get_irq,
  1085. .irq_put = render_ring_put_irq,
  1086. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  1087. .cleanup = render_ring_cleanup,
  1088. .sync_to = render_ring_sync_to,
  1089. .semaphore_register = {MI_SEMAPHORE_SYNC_INVALID,
  1090. MI_SEMAPHORE_SYNC_RV,
  1091. MI_SEMAPHORE_SYNC_RB},
  1092. .signal_mbox = {GEN6_VRSYNC, GEN6_BRSYNC},
  1093. };
  1094. /* ring buffer for bit-stream decoder */
  1095. static const struct intel_ring_buffer bsd_ring = {
  1096. .name = "bsd ring",
  1097. .id = VCS,
  1098. .mmio_base = BSD_RING_BASE,
  1099. .size = 32 * PAGE_SIZE,
  1100. .init = init_ring_common,
  1101. .write_tail = ring_write_tail,
  1102. .flush = bsd_ring_flush,
  1103. .add_request = ring_add_request,
  1104. .get_seqno = ring_get_seqno,
  1105. .irq_get = bsd_ring_get_irq,
  1106. .irq_put = bsd_ring_put_irq,
  1107. .dispatch_execbuffer = ring_dispatch_execbuffer,
  1108. };
  1109. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1110. u32 value)
  1111. {
  1112. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1113. /* Every tail move must follow the sequence below */
  1114. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1115. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1116. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1117. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1118. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1119. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1120. 50))
  1121. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1122. I915_WRITE_TAIL(ring, value);
  1123. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1124. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1125. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1126. }
  1127. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1128. u32 invalidate, u32 flush)
  1129. {
  1130. uint32_t cmd;
  1131. int ret;
  1132. ret = intel_ring_begin(ring, 4);
  1133. if (ret)
  1134. return ret;
  1135. cmd = MI_FLUSH_DW;
  1136. if (invalidate & I915_GEM_GPU_DOMAINS)
  1137. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1138. intel_ring_emit(ring, cmd);
  1139. intel_ring_emit(ring, 0);
  1140. intel_ring_emit(ring, 0);
  1141. intel_ring_emit(ring, MI_NOOP);
  1142. intel_ring_advance(ring);
  1143. return 0;
  1144. }
  1145. static int
  1146. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1147. u32 offset, u32 len)
  1148. {
  1149. int ret;
  1150. ret = intel_ring_begin(ring, 2);
  1151. if (ret)
  1152. return ret;
  1153. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1154. /* bit0-7 is the length on GEN6+ */
  1155. intel_ring_emit(ring, offset);
  1156. intel_ring_advance(ring);
  1157. return 0;
  1158. }
  1159. static bool
  1160. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  1161. {
  1162. return gen6_ring_get_irq(ring,
  1163. GT_USER_INTERRUPT,
  1164. GEN6_RENDER_USER_INTERRUPT);
  1165. }
  1166. static void
  1167. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  1168. {
  1169. return gen6_ring_put_irq(ring,
  1170. GT_USER_INTERRUPT,
  1171. GEN6_RENDER_USER_INTERRUPT);
  1172. }
  1173. static bool
  1174. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  1175. {
  1176. return gen6_ring_get_irq(ring,
  1177. GT_GEN6_BSD_USER_INTERRUPT,
  1178. GEN6_BSD_USER_INTERRUPT);
  1179. }
  1180. static void
  1181. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  1182. {
  1183. return gen6_ring_put_irq(ring,
  1184. GT_GEN6_BSD_USER_INTERRUPT,
  1185. GEN6_BSD_USER_INTERRUPT);
  1186. }
  1187. /* ring buffer for Video Codec for Gen6+ */
  1188. static const struct intel_ring_buffer gen6_bsd_ring = {
  1189. .name = "gen6 bsd ring",
  1190. .id = VCS,
  1191. .mmio_base = GEN6_BSD_RING_BASE,
  1192. .size = 32 * PAGE_SIZE,
  1193. .init = init_ring_common,
  1194. .write_tail = gen6_bsd_ring_write_tail,
  1195. .flush = gen6_ring_flush,
  1196. .add_request = gen6_add_request,
  1197. .get_seqno = gen6_ring_get_seqno,
  1198. .irq_get = gen6_bsd_ring_get_irq,
  1199. .irq_put = gen6_bsd_ring_put_irq,
  1200. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1201. .sync_to = gen6_bsd_ring_sync_to,
  1202. .semaphore_register = {MI_SEMAPHORE_SYNC_VR,
  1203. MI_SEMAPHORE_SYNC_INVALID,
  1204. MI_SEMAPHORE_SYNC_VB},
  1205. .signal_mbox = {GEN6_RVSYNC, GEN6_BVSYNC},
  1206. };
  1207. /* Blitter support (SandyBridge+) */
  1208. static bool
  1209. blt_ring_get_irq(struct intel_ring_buffer *ring)
  1210. {
  1211. return gen6_ring_get_irq(ring,
  1212. GT_BLT_USER_INTERRUPT,
  1213. GEN6_BLITTER_USER_INTERRUPT);
  1214. }
  1215. static void
  1216. blt_ring_put_irq(struct intel_ring_buffer *ring)
  1217. {
  1218. gen6_ring_put_irq(ring,
  1219. GT_BLT_USER_INTERRUPT,
  1220. GEN6_BLITTER_USER_INTERRUPT);
  1221. }
  1222. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1223. u32 invalidate, u32 flush)
  1224. {
  1225. uint32_t cmd;
  1226. int ret;
  1227. ret = intel_ring_begin(ring, 4);
  1228. if (ret)
  1229. return ret;
  1230. cmd = MI_FLUSH_DW;
  1231. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1232. cmd |= MI_INVALIDATE_TLB;
  1233. intel_ring_emit(ring, cmd);
  1234. intel_ring_emit(ring, 0);
  1235. intel_ring_emit(ring, 0);
  1236. intel_ring_emit(ring, MI_NOOP);
  1237. intel_ring_advance(ring);
  1238. return 0;
  1239. }
  1240. static const struct intel_ring_buffer gen6_blt_ring = {
  1241. .name = "blt ring",
  1242. .id = BCS,
  1243. .mmio_base = BLT_RING_BASE,
  1244. .size = 32 * PAGE_SIZE,
  1245. .init = init_ring_common,
  1246. .write_tail = ring_write_tail,
  1247. .flush = blt_ring_flush,
  1248. .add_request = gen6_add_request,
  1249. .get_seqno = gen6_ring_get_seqno,
  1250. .irq_get = blt_ring_get_irq,
  1251. .irq_put = blt_ring_put_irq,
  1252. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1253. .sync_to = gen6_blt_ring_sync_to,
  1254. .semaphore_register = {MI_SEMAPHORE_SYNC_BR,
  1255. MI_SEMAPHORE_SYNC_BV,
  1256. MI_SEMAPHORE_SYNC_INVALID},
  1257. .signal_mbox = {GEN6_RBSYNC, GEN6_VBSYNC},
  1258. };
  1259. int intel_init_render_ring_buffer(struct drm_device *dev)
  1260. {
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1263. *ring = render_ring;
  1264. if (INTEL_INFO(dev)->gen >= 6) {
  1265. ring->add_request = gen6_add_request;
  1266. ring->flush = gen6_render_ring_flush;
  1267. ring->irq_get = gen6_render_ring_get_irq;
  1268. ring->irq_put = gen6_render_ring_put_irq;
  1269. ring->get_seqno = gen6_ring_get_seqno;
  1270. } else if (IS_GEN5(dev)) {
  1271. ring->add_request = pc_render_add_request;
  1272. ring->get_seqno = pc_render_get_seqno;
  1273. }
  1274. if (!I915_NEED_GFX_HWS(dev)) {
  1275. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1276. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1277. }
  1278. return intel_init_ring_buffer(dev, ring);
  1279. }
  1280. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1281. {
  1282. drm_i915_private_t *dev_priv = dev->dev_private;
  1283. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1284. *ring = render_ring;
  1285. if (INTEL_INFO(dev)->gen >= 6) {
  1286. ring->add_request = gen6_add_request;
  1287. ring->irq_get = gen6_render_ring_get_irq;
  1288. ring->irq_put = gen6_render_ring_put_irq;
  1289. } else if (IS_GEN5(dev)) {
  1290. ring->add_request = pc_render_add_request;
  1291. ring->get_seqno = pc_render_get_seqno;
  1292. }
  1293. if (!I915_NEED_GFX_HWS(dev))
  1294. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1295. ring->dev = dev;
  1296. INIT_LIST_HEAD(&ring->active_list);
  1297. INIT_LIST_HEAD(&ring->request_list);
  1298. INIT_LIST_HEAD(&ring->gpu_write_list);
  1299. ring->size = size;
  1300. ring->effective_size = ring->size;
  1301. if (IS_I830(ring->dev))
  1302. ring->effective_size -= 128;
  1303. ring->map.offset = start;
  1304. ring->map.size = size;
  1305. ring->map.type = 0;
  1306. ring->map.flags = 0;
  1307. ring->map.mtrr = 0;
  1308. drm_core_ioremap_wc(&ring->map, dev);
  1309. if (ring->map.handle == NULL) {
  1310. DRM_ERROR("can not ioremap virtual address for"
  1311. " ring buffer\n");
  1312. return -ENOMEM;
  1313. }
  1314. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1315. return 0;
  1316. }
  1317. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1318. {
  1319. drm_i915_private_t *dev_priv = dev->dev_private;
  1320. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1321. if (IS_GEN6(dev) || IS_GEN7(dev))
  1322. *ring = gen6_bsd_ring;
  1323. else
  1324. *ring = bsd_ring;
  1325. return intel_init_ring_buffer(dev, ring);
  1326. }
  1327. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1328. {
  1329. drm_i915_private_t *dev_priv = dev->dev_private;
  1330. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1331. *ring = gen6_blt_ring;
  1332. return intel_init_ring_buffer(dev, ring);
  1333. }