main.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/err.h>
  24. #include <linux/wl12xx.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #define WL12XX_TX_HW_BLOCK_SPARE_DEFAULT 1
  34. #define WL12XX_TX_HW_BLOCK_GEM_SPARE 2
  35. #define WL12XX_TX_HW_BLOCK_SIZE 252
  36. static const u8 wl12xx_rate_to_idx_2ghz[] = {
  37. /* MCS rates are used only with 11n */
  38. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  39. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  40. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  41. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  42. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  43. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  44. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  45. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  46. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  47. 11, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  48. 10, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  49. 9, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  50. 8, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  51. /* TI-specific rate */
  52. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  53. 7, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  54. 6, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  55. 3, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  56. 5, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  57. 4, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  58. 2, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  59. 1, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  60. 0 /* WL12XX_CONF_HW_RXTX_RATE_1 */
  61. };
  62. static const u8 wl12xx_rate_to_idx_5ghz[] = {
  63. /* MCS rates are used only with 11n */
  64. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  65. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  66. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  67. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  68. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  69. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  70. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  71. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  72. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  73. 7, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  74. 6, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  75. 5, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  76. 4, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  77. /* TI-specific rate */
  78. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  79. 3, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  80. 2, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  81. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  82. 1, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  83. 0, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  84. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  85. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  86. CONF_HW_RXTX_RATE_UNSUPPORTED /* WL12XX_CONF_HW_RXTX_RATE_1 */
  87. };
  88. static const u8 *wl12xx_band_rate_to_idx[] = {
  89. [IEEE80211_BAND_2GHZ] = wl12xx_rate_to_idx_2ghz,
  90. [IEEE80211_BAND_5GHZ] = wl12xx_rate_to_idx_5ghz
  91. };
  92. enum wl12xx_hw_rates {
  93. WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI = 0,
  94. WL12XX_CONF_HW_RXTX_RATE_MCS7,
  95. WL12XX_CONF_HW_RXTX_RATE_MCS6,
  96. WL12XX_CONF_HW_RXTX_RATE_MCS5,
  97. WL12XX_CONF_HW_RXTX_RATE_MCS4,
  98. WL12XX_CONF_HW_RXTX_RATE_MCS3,
  99. WL12XX_CONF_HW_RXTX_RATE_MCS2,
  100. WL12XX_CONF_HW_RXTX_RATE_MCS1,
  101. WL12XX_CONF_HW_RXTX_RATE_MCS0,
  102. WL12XX_CONF_HW_RXTX_RATE_54,
  103. WL12XX_CONF_HW_RXTX_RATE_48,
  104. WL12XX_CONF_HW_RXTX_RATE_36,
  105. WL12XX_CONF_HW_RXTX_RATE_24,
  106. WL12XX_CONF_HW_RXTX_RATE_22,
  107. WL12XX_CONF_HW_RXTX_RATE_18,
  108. WL12XX_CONF_HW_RXTX_RATE_12,
  109. WL12XX_CONF_HW_RXTX_RATE_11,
  110. WL12XX_CONF_HW_RXTX_RATE_9,
  111. WL12XX_CONF_HW_RXTX_RATE_6,
  112. WL12XX_CONF_HW_RXTX_RATE_5_5,
  113. WL12XX_CONF_HW_RXTX_RATE_2,
  114. WL12XX_CONF_HW_RXTX_RATE_1,
  115. WL12XX_CONF_HW_RXTX_RATE_MAX,
  116. };
  117. static struct wlcore_partition_set wl12xx_ptable[PART_TABLE_LEN] = {
  118. [PART_DOWN] = {
  119. .mem = {
  120. .start = 0x00000000,
  121. .size = 0x000177c0
  122. },
  123. .reg = {
  124. .start = REGISTERS_BASE,
  125. .size = 0x00008800
  126. },
  127. .mem2 = {
  128. .start = 0x00000000,
  129. .size = 0x00000000
  130. },
  131. .mem3 = {
  132. .start = 0x00000000,
  133. .size = 0x00000000
  134. },
  135. },
  136. [PART_BOOT] = { /* in wl12xx we can use a mix of work and down
  137. * partition here */
  138. .mem = {
  139. .start = 0x00040000,
  140. .size = 0x00014fc0
  141. },
  142. .reg = {
  143. .start = REGISTERS_BASE,
  144. .size = 0x00008800
  145. },
  146. .mem2 = {
  147. .start = 0x00000000,
  148. .size = 0x00000000
  149. },
  150. .mem3 = {
  151. .start = 0x00000000,
  152. .size = 0x00000000
  153. },
  154. },
  155. [PART_WORK] = {
  156. .mem = {
  157. .start = 0x00040000,
  158. .size = 0x00014fc0
  159. },
  160. .reg = {
  161. .start = REGISTERS_BASE,
  162. .size = 0x0000a000
  163. },
  164. .mem2 = {
  165. .start = 0x003004f8,
  166. .size = 0x00000004
  167. },
  168. .mem3 = {
  169. .start = 0x00040404,
  170. .size = 0x00000000
  171. },
  172. },
  173. [PART_DRPW] = {
  174. .mem = {
  175. .start = 0x00040000,
  176. .size = 0x00014fc0
  177. },
  178. .reg = {
  179. .start = DRPW_BASE,
  180. .size = 0x00006000
  181. },
  182. .mem2 = {
  183. .start = 0x00000000,
  184. .size = 0x00000000
  185. },
  186. .mem3 = {
  187. .start = 0x00000000,
  188. .size = 0x00000000
  189. }
  190. }
  191. };
  192. static const int wl12xx_rtable[REG_TABLE_LEN] = {
  193. [REG_ECPU_CONTROL] = WL12XX_REG_ECPU_CONTROL,
  194. [REG_INTERRUPT_NO_CLEAR] = WL12XX_REG_INTERRUPT_NO_CLEAR,
  195. [REG_INTERRUPT_ACK] = WL12XX_REG_INTERRUPT_ACK,
  196. [REG_COMMAND_MAILBOX_PTR] = WL12XX_REG_COMMAND_MAILBOX_PTR,
  197. [REG_EVENT_MAILBOX_PTR] = WL12XX_REG_EVENT_MAILBOX_PTR,
  198. [REG_INTERRUPT_TRIG] = WL12XX_REG_INTERRUPT_TRIG,
  199. [REG_INTERRUPT_MASK] = WL12XX_REG_INTERRUPT_MASK,
  200. [REG_PC_ON_RECOVERY] = WL12XX_SCR_PAD4,
  201. [REG_CHIP_ID_B] = WL12XX_CHIP_ID_B,
  202. [REG_CMD_MBOX_ADDRESS] = WL12XX_CMD_MBOX_ADDRESS,
  203. /* data access memory addresses, used with partition translation */
  204. [REG_SLV_MEM_DATA] = WL1271_SLV_MEM_DATA,
  205. [REG_SLV_REG_DATA] = WL1271_SLV_REG_DATA,
  206. /* raw data access memory addresses */
  207. [REG_RAW_FW_STATUS_ADDR] = FW_STATUS_ADDR,
  208. };
  209. /* TODO: maybe move to a new header file? */
  210. #define WL127X_FW_NAME_MULTI "ti-connectivity/wl127x-fw-4-mr.bin"
  211. #define WL127X_FW_NAME_SINGLE "ti-connectivity/wl127x-fw-4-sr.bin"
  212. #define WL127X_PLT_FW_NAME "ti-connectivity/wl127x-fw-4-plt.bin"
  213. #define WL128X_FW_NAME_MULTI "ti-connectivity/wl128x-fw-4-mr.bin"
  214. #define WL128X_FW_NAME_SINGLE "ti-connectivity/wl128x-fw-4-sr.bin"
  215. #define WL128X_PLT_FW_NAME "ti-connectivity/wl128x-fw-4-plt.bin"
  216. static int wl12xx_identify_chip(struct wl1271 *wl)
  217. {
  218. int ret = 0;
  219. switch (wl->chip.id) {
  220. case CHIP_ID_1271_PG10:
  221. wl1271_warning("chip id 0x%x (1271 PG10) support is obsolete",
  222. wl->chip.id);
  223. wl->quirks |= WLCORE_QUIRK_NO_BLOCKSIZE_ALIGNMENT |
  224. WLCORE_QUIRK_LEGACY_NVS;
  225. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  226. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  227. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  228. break;
  229. case CHIP_ID_1271_PG20:
  230. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1271 PG20)",
  231. wl->chip.id);
  232. wl->quirks |= WLCORE_QUIRK_NO_BLOCKSIZE_ALIGNMENT |
  233. WLCORE_QUIRK_LEGACY_NVS;
  234. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  235. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  236. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  237. break;
  238. case CHIP_ID_1283_PG20:
  239. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1283 PG20)",
  240. wl->chip.id);
  241. wl->plt_fw_name = WL128X_PLT_FW_NAME;
  242. wl->sr_fw_name = WL128X_FW_NAME_SINGLE;
  243. wl->mr_fw_name = WL128X_FW_NAME_MULTI;
  244. break;
  245. case CHIP_ID_1283_PG10:
  246. default:
  247. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  248. ret = -ENODEV;
  249. goto out;
  250. }
  251. out:
  252. return ret;
  253. }
  254. static void wl12xx_top_reg_write(struct wl1271 *wl, int addr, u16 val)
  255. {
  256. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  257. addr = (addr >> 1) + 0x30000;
  258. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  259. /* write value to OCP_POR_WDATA */
  260. wl1271_write32(wl, WL12XX_OCP_DATA_WRITE, val);
  261. /* write 1 to OCP_CMD */
  262. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_WRITE);
  263. }
  264. static u16 wl12xx_top_reg_read(struct wl1271 *wl, int addr)
  265. {
  266. u32 val;
  267. int timeout = OCP_CMD_LOOP;
  268. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  269. addr = (addr >> 1) + 0x30000;
  270. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  271. /* write 2 to OCP_CMD */
  272. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_READ);
  273. /* poll for data ready */
  274. do {
  275. val = wl1271_read32(wl, WL12XX_OCP_DATA_READ);
  276. } while (!(val & OCP_READY_MASK) && --timeout);
  277. if (!timeout) {
  278. wl1271_warning("Top register access timed out.");
  279. return 0xffff;
  280. }
  281. /* check data status and return if OK */
  282. if ((val & OCP_STATUS_MASK) == OCP_STATUS_OK)
  283. return val & 0xffff;
  284. else {
  285. wl1271_warning("Top register access returned error.");
  286. return 0xffff;
  287. }
  288. }
  289. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  290. {
  291. u16 spare_reg;
  292. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  293. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  294. if (spare_reg == 0xFFFF)
  295. return -EFAULT;
  296. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  297. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  298. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  299. wl12xx_top_reg_write(wl, SYS_CLK_CFG_REG,
  300. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  301. /* Delay execution for 15msec, to let the HW settle */
  302. mdelay(15);
  303. return 0;
  304. }
  305. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  306. {
  307. u16 tcxo_detection;
  308. tcxo_detection = wl12xx_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  309. if (tcxo_detection & TCXO_DET_FAILED)
  310. return false;
  311. return true;
  312. }
  313. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  314. {
  315. u16 fref_detection;
  316. fref_detection = wl12xx_top_reg_read(wl, FREF_CLK_DETECT_REG);
  317. if (fref_detection & FREF_CLK_DETECT_FAIL)
  318. return false;
  319. return true;
  320. }
  321. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  322. {
  323. wl12xx_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  324. wl12xx_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  325. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  326. return 0;
  327. }
  328. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  329. {
  330. u16 spare_reg;
  331. u16 pll_config;
  332. u8 input_freq;
  333. /* Mask bits [3:1] in the sys_clk_cfg register */
  334. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  335. if (spare_reg == 0xFFFF)
  336. return -EFAULT;
  337. spare_reg |= BIT(2);
  338. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  339. /* Handle special cases of the TCXO clock */
  340. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  341. wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  342. return wl128x_manually_configure_mcs_pll(wl);
  343. /* Set the input frequency according to the selected clock source */
  344. input_freq = (clk & 1) + 1;
  345. pll_config = wl12xx_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  346. if (pll_config == 0xFFFF)
  347. return -EFAULT;
  348. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  349. pll_config |= MCS_PLL_ENABLE_HP;
  350. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  351. return 0;
  352. }
  353. /*
  354. * WL128x has two clocks input - TCXO and FREF.
  355. * TCXO is the main clock of the device, while FREF is used to sync
  356. * between the GPS and the cellular modem.
  357. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  358. * as the WLAN/BT main clock.
  359. */
  360. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  361. {
  362. u16 sys_clk_cfg;
  363. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  364. if (wl->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  365. wl->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  366. if (!wl128x_switch_tcxo_to_fref(wl))
  367. return -EINVAL;
  368. goto fref_clk;
  369. }
  370. /* Query the HW, to determine which clock source we should use */
  371. sys_clk_cfg = wl12xx_top_reg_read(wl, SYS_CLK_CFG_REG);
  372. if (sys_clk_cfg == 0xFFFF)
  373. return -EINVAL;
  374. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  375. goto fref_clk;
  376. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  377. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  378. wl->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  379. if (!wl128x_switch_tcxo_to_fref(wl))
  380. return -EINVAL;
  381. goto fref_clk;
  382. }
  383. /* TCXO clock is selected */
  384. if (!wl128x_is_tcxo_valid(wl))
  385. return -EINVAL;
  386. *selected_clock = wl->tcxo_clock;
  387. goto config_mcs_pll;
  388. fref_clk:
  389. /* FREF clock is selected */
  390. if (!wl128x_is_fref_valid(wl))
  391. return -EINVAL;
  392. *selected_clock = wl->ref_clock;
  393. config_mcs_pll:
  394. return wl128x_configure_mcs_pll(wl, *selected_clock);
  395. }
  396. static int wl127x_boot_clk(struct wl1271 *wl)
  397. {
  398. u32 pause;
  399. u32 clk;
  400. if (WL127X_PG_GET_MAJOR(wl->hw_pg_ver) < 3)
  401. wl->quirks |= WLCORE_QUIRK_END_OF_TRANSACTION;
  402. if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
  403. wl->ref_clock == CONF_REF_CLK_38_4_E ||
  404. wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  405. /* ref clk: 19.2/38.4/38.4-XTAL */
  406. clk = 0x3;
  407. else if (wl->ref_clock == CONF_REF_CLK_26_E ||
  408. wl->ref_clock == CONF_REF_CLK_52_E)
  409. /* ref clk: 26/52 */
  410. clk = 0x5;
  411. else
  412. return -EINVAL;
  413. if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
  414. u16 val;
  415. /* Set clock type (open drain) */
  416. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_TYPE);
  417. val &= FREF_CLK_TYPE_BITS;
  418. wl12xx_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  419. /* Set clock pull mode (no pull) */
  420. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_PULL);
  421. val |= NO_PULL;
  422. wl12xx_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  423. } else {
  424. u16 val;
  425. /* Set clock polarity */
  426. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  427. val &= FREF_CLK_POLARITY_BITS;
  428. val |= CLK_REQ_OUTN_SEL;
  429. wl12xx_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  430. }
  431. wl1271_write32(wl, WL12XX_PLL_PARAMETERS, clk);
  432. pause = wl1271_read32(wl, WL12XX_PLL_PARAMETERS);
  433. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  434. pause &= ~(WU_COUNTER_PAUSE_VAL);
  435. pause |= WU_COUNTER_PAUSE_VAL;
  436. wl1271_write32(wl, WL12XX_WU_COUNTER_PAUSE, pause);
  437. return 0;
  438. }
  439. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  440. {
  441. unsigned long timeout;
  442. u32 boot_data;
  443. /* perform soft reset */
  444. wl1271_write32(wl, WL12XX_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  445. /* SOFT_RESET is self clearing */
  446. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  447. while (1) {
  448. boot_data = wl1271_read32(wl, WL12XX_SLV_SOFT_RESET);
  449. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  450. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  451. break;
  452. if (time_after(jiffies, timeout)) {
  453. /* 1.2 check pWhalBus->uSelfClearTime if the
  454. * timeout was reached */
  455. wl1271_error("soft reset timeout");
  456. return -1;
  457. }
  458. udelay(SOFT_RESET_STALL_TIME);
  459. }
  460. /* disable Rx/Tx */
  461. wl1271_write32(wl, WL12XX_ENABLE, 0x0);
  462. /* disable auto calibration on start*/
  463. wl1271_write32(wl, WL12XX_SPARE_A2, 0xffff);
  464. return 0;
  465. }
  466. static int wl12xx_pre_boot(struct wl1271 *wl)
  467. {
  468. int ret = 0;
  469. u32 clk;
  470. int selected_clock = -1;
  471. if (wl->chip.id == CHIP_ID_1283_PG20) {
  472. ret = wl128x_boot_clk(wl, &selected_clock);
  473. if (ret < 0)
  474. goto out;
  475. } else {
  476. ret = wl127x_boot_clk(wl);
  477. if (ret < 0)
  478. goto out;
  479. }
  480. /* Continue the ELP wake up sequence */
  481. wl1271_write32(wl, WL12XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  482. udelay(500);
  483. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  484. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  485. to be used by DRPw FW. The RTRIM value will be added by the FW
  486. before taking DRPw out of reset */
  487. clk = wl1271_read32(wl, WL12XX_DRPW_SCRATCH_START);
  488. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  489. if (wl->chip.id == CHIP_ID_1283_PG20)
  490. clk |= ((selected_clock & 0x3) << 1) << 4;
  491. else
  492. clk |= (wl->ref_clock << 1) << 4;
  493. wl1271_write32(wl, WL12XX_DRPW_SCRATCH_START, clk);
  494. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  495. /* Disable interrupts */
  496. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  497. ret = wl1271_boot_soft_reset(wl);
  498. if (ret < 0)
  499. goto out;
  500. out:
  501. return ret;
  502. }
  503. static void wl12xx_pre_upload(struct wl1271 *wl)
  504. {
  505. u32 tmp;
  506. /* write firmware's last address (ie. it's length) to
  507. * ACX_EEPROMLESS_IND_REG */
  508. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  509. wl1271_write32(wl, WL12XX_EEPROMLESS_IND, WL12XX_EEPROMLESS_IND);
  510. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  511. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  512. /* 6. read the EEPROM parameters */
  513. tmp = wl1271_read32(wl, WL12XX_SCR_PAD2);
  514. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  515. * to upload_fw) */
  516. if (wl->chip.id == CHIP_ID_1283_PG20)
  517. wl12xx_top_reg_write(wl, SDIO_IO_DS, HCI_IO_DS_6MA);
  518. }
  519. static void wl12xx_enable_interrupts(struct wl1271 *wl)
  520. {
  521. u32 polarity;
  522. polarity = wl12xx_top_reg_read(wl, OCP_REG_POLARITY);
  523. /* We use HIGH polarity, so unset the LOW bit */
  524. polarity &= ~POLARITY_LOW;
  525. wl12xx_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  526. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  527. wlcore_enable_interrupts(wl);
  528. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  529. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  530. wl1271_write32(wl, WL12XX_HI_CFG, HI_CFG_DEF_VAL);
  531. }
  532. static int wl12xx_boot(struct wl1271 *wl)
  533. {
  534. int ret;
  535. ret = wl12xx_pre_boot(wl);
  536. if (ret < 0)
  537. goto out;
  538. ret = wlcore_boot_upload_nvs(wl);
  539. if (ret < 0)
  540. goto out;
  541. wl12xx_pre_upload(wl);
  542. ret = wlcore_boot_upload_firmware(wl);
  543. if (ret < 0)
  544. goto out;
  545. ret = wlcore_boot_run_firmware(wl);
  546. if (ret < 0)
  547. goto out;
  548. wl12xx_enable_interrupts(wl);
  549. out:
  550. return ret;
  551. }
  552. static void wl12xx_trigger_cmd(struct wl1271 *wl)
  553. {
  554. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_CMD);
  555. }
  556. static void wl12xx_ack_event(struct wl1271 *wl)
  557. {
  558. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_EVENT_ACK);
  559. }
  560. static u32 wl12xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  561. {
  562. u32 blk_size = WL12XX_TX_HW_BLOCK_SIZE;
  563. u32 align_len = wlcore_calc_packet_alignment(wl, len);
  564. return (align_len + blk_size - 1) / blk_size + spare_blks;
  565. }
  566. static void
  567. wl12xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  568. u32 blks, u32 spare_blks)
  569. {
  570. if (wl->chip.id == CHIP_ID_1283_PG20) {
  571. desc->wl128x_mem.total_mem_blocks = blks;
  572. } else {
  573. desc->wl127x_mem.extra_blocks = spare_blks;
  574. desc->wl127x_mem.total_mem_blocks = blks;
  575. }
  576. }
  577. static void
  578. wl12xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  579. struct sk_buff *skb)
  580. {
  581. u32 aligned_len = wlcore_calc_packet_alignment(wl, skb->len);
  582. if (wl->chip.id == CHIP_ID_1283_PG20) {
  583. desc->wl128x_mem.extra_bytes = aligned_len - skb->len;
  584. desc->length = cpu_to_le16(aligned_len >> 2);
  585. wl1271_debug(DEBUG_TX,
  586. "tx_fill_hdr: hlid: %d len: %d life: %d mem: %d extra: %d",
  587. desc->hlid,
  588. le16_to_cpu(desc->length),
  589. le16_to_cpu(desc->life_time),
  590. desc->wl128x_mem.total_mem_blocks,
  591. desc->wl128x_mem.extra_bytes);
  592. } else {
  593. /* calculate number of padding bytes */
  594. int pad = aligned_len - skb->len;
  595. desc->tx_attr |=
  596. cpu_to_le16(pad << TX_HW_ATTR_OFST_LAST_WORD_PAD);
  597. /* Store the aligned length in terms of words */
  598. desc->length = cpu_to_le16(aligned_len >> 2);
  599. wl1271_debug(DEBUG_TX,
  600. "tx_fill_hdr: pad: %d hlid: %d len: %d life: %d mem: %d",
  601. pad, desc->hlid,
  602. le16_to_cpu(desc->length),
  603. le16_to_cpu(desc->life_time),
  604. desc->wl127x_mem.total_mem_blocks);
  605. }
  606. }
  607. static enum wl_rx_buf_align
  608. wl12xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  609. {
  610. if (rx_desc & RX_BUF_UNALIGNED_PAYLOAD)
  611. return WLCORE_RX_BUF_UNALIGNED;
  612. return WLCORE_RX_BUF_ALIGNED;
  613. }
  614. static bool wl12xx_mac_in_fuse(struct wl1271 *wl)
  615. {
  616. bool supported = false;
  617. u8 major, minor;
  618. if (wl->chip.id == CHIP_ID_1283_PG20) {
  619. major = WL128X_PG_GET_MAJOR(wl->hw_pg_ver);
  620. minor = WL128X_PG_GET_MINOR(wl->hw_pg_ver);
  621. /* in wl128x we have the MAC address if the PG is >= (2, 1) */
  622. if (major > 2 || (major == 2 && minor >= 1))
  623. supported = true;
  624. } else {
  625. major = WL127X_PG_GET_MAJOR(wl->hw_pg_ver);
  626. minor = WL127X_PG_GET_MINOR(wl->hw_pg_ver);
  627. /* in wl127x we have the MAC address if the PG is >= (3, 1) */
  628. if (major == 3 && minor >= 1)
  629. supported = true;
  630. }
  631. wl1271_debug(DEBUG_PROBE,
  632. "PG Ver major = %d minor = %d, MAC %s present",
  633. major, minor, supported ? "is" : "is not");
  634. return supported;
  635. }
  636. static void wl12xx_get_fuse_mac(struct wl1271 *wl)
  637. {
  638. u32 mac1, mac2;
  639. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  640. mac1 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_1);
  641. mac2 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_2);
  642. /* these are the two parts of the BD_ADDR */
  643. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  644. ((mac1 & 0xff000000) >> 24);
  645. wl->fuse_nic_addr = mac1 & 0xffffff;
  646. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  647. }
  648. static s8 wl12xx_get_pg_ver(struct wl1271 *wl)
  649. {
  650. u32 die_info;
  651. if (wl->chip.id == CHIP_ID_1283_PG20)
  652. die_info = wl12xx_top_reg_read(wl, WL128X_REG_FUSE_DATA_2_1);
  653. else
  654. die_info = wl12xx_top_reg_read(wl, WL127X_REG_FUSE_DATA_2_1);
  655. return (s8) (die_info & PG_VER_MASK) >> PG_VER_OFFSET;
  656. }
  657. static void wl12xx_get_mac(struct wl1271 *wl)
  658. {
  659. if (wl12xx_mac_in_fuse(wl))
  660. wl12xx_get_fuse_mac(wl);
  661. }
  662. static struct wlcore_ops wl12xx_ops = {
  663. .identify_chip = wl12xx_identify_chip,
  664. .boot = wl12xx_boot,
  665. .trigger_cmd = wl12xx_trigger_cmd,
  666. .ack_event = wl12xx_ack_event,
  667. .calc_tx_blocks = wl12xx_calc_tx_blocks,
  668. .set_tx_desc_blocks = wl12xx_set_tx_desc_blocks,
  669. .set_tx_desc_data_len = wl12xx_set_tx_desc_data_len,
  670. .get_rx_buf_align = wl12xx_get_rx_buf_align,
  671. .get_pg_ver = wl12xx_get_pg_ver,
  672. .get_mac = wl12xx_get_mac,
  673. };
  674. struct wl12xx_priv {
  675. };
  676. static int __devinit wl12xx_probe(struct platform_device *pdev)
  677. {
  678. struct wl1271 *wl;
  679. struct ieee80211_hw *hw;
  680. struct wl12xx_priv *priv;
  681. hw = wlcore_alloc_hw(sizeof(*priv));
  682. if (IS_ERR(hw)) {
  683. wl1271_error("can't allocate hw");
  684. return PTR_ERR(hw);
  685. }
  686. wl = hw->priv;
  687. wl->ops = &wl12xx_ops;
  688. wl->ptable = wl12xx_ptable;
  689. wl->rtable = wl12xx_rtable;
  690. wl->num_tx_desc = 16;
  691. wl->normal_tx_spare = WL12XX_TX_HW_BLOCK_SPARE_DEFAULT;
  692. wl->gem_tx_spare = WL12XX_TX_HW_BLOCK_GEM_SPARE;
  693. wl->band_rate_to_idx = wl12xx_band_rate_to_idx;
  694. wl->hw_tx_rate_tbl_size = WL12XX_CONF_HW_RXTX_RATE_MAX;
  695. wl->hw_min_ht_rate = WL12XX_CONF_HW_RXTX_RATE_MCS0;
  696. return wlcore_probe(wl, pdev);
  697. }
  698. static const struct platform_device_id wl12xx_id_table[] __devinitconst = {
  699. { "wl12xx", 0 },
  700. { } /* Terminating Entry */
  701. };
  702. MODULE_DEVICE_TABLE(platform, wl12xx_id_table);
  703. static struct platform_driver wl12xx_driver = {
  704. .probe = wl12xx_probe,
  705. .remove = __devexit_p(wlcore_remove),
  706. .id_table = wl12xx_id_table,
  707. .driver = {
  708. .name = "wl12xx_driver",
  709. .owner = THIS_MODULE,
  710. }
  711. };
  712. static int __init wl12xx_init(void)
  713. {
  714. return platform_driver_register(&wl12xx_driver);
  715. }
  716. module_init(wl12xx_init);
  717. static void __exit wl12xx_exit(void)
  718. {
  719. platform_driver_unregister(&wl12xx_driver);
  720. }
  721. module_exit(wl12xx_exit);
  722. MODULE_LICENSE("GPL v2");
  723. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  724. MODULE_FIRMWARE(WL127X_FW_NAME_SINGLE);
  725. MODULE_FIRMWARE(WL127X_FW_NAME_MULTI);
  726. MODULE_FIRMWARE(WL127X_PLT_FW_NAME);
  727. MODULE_FIRMWARE(WL128X_FW_NAME_SINGLE);
  728. MODULE_FIRMWARE(WL128X_FW_NAME_MULTI);
  729. MODULE_FIRMWARE(WL128X_PLT_FW_NAME);