vmwgfx_drv.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_GET_3D_CAP \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  81. struct drm_vmw_get_3d_cap_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  87. struct drm_vmw_fence_signaled_arg)
  88. #define DRM_IOCTL_VMW_FENCE_UNREF \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  90. struct drm_vmw_fence_arg)
  91. #define DRM_IOCTL_VMW_FENCE_EVENT \
  92. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  93. struct drm_vmw_fence_event_arg)
  94. #define DRM_IOCTL_VMW_PRESENT \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  96. struct drm_vmw_present_arg)
  97. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  99. struct drm_vmw_present_readback_arg)
  100. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  102. struct drm_vmw_update_layout_arg)
  103. /**
  104. * The core DRM version of this macro doesn't account for
  105. * DRM_COMMAND_BASE.
  106. */
  107. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  108. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  109. /**
  110. * Ioctl definitions.
  111. */
  112. static struct drm_ioctl_desc vmw_ioctls[] = {
  113. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  120. vmw_kms_cursor_bypass_ioctl,
  121. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  123. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  124. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  125. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  126. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  127. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  128. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  129. DRM_AUTH | DRM_UNLOCKED),
  130. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  131. DRM_AUTH | DRM_UNLOCKED),
  132. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED),
  134. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED),
  136. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  137. DRM_AUTH | DRM_UNLOCKED),
  138. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  139. DRM_AUTH | DRM_UNLOCKED),
  140. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  141. DRM_AUTH | DRM_UNLOCKED),
  142. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  143. vmw_fence_obj_signaled_ioctl,
  144. DRM_AUTH | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  146. DRM_AUTH | DRM_UNLOCKED),
  147. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  148. vmw_fence_event_ioctl,
  149. DRM_AUTH | DRM_UNLOCKED),
  150. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  151. DRM_AUTH | DRM_UNLOCKED),
  152. /* these allow direct access to the framebuffers mark as master only */
  153. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  154. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  155. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  156. vmw_present_readback_ioctl,
  157. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  158. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  159. vmw_kms_update_layout_ioctl,
  160. DRM_MASTER | DRM_UNLOCKED),
  161. };
  162. static struct pci_device_id vmw_pci_id_list[] = {
  163. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  164. {0, 0, 0}
  165. };
  166. static int enable_fbdev;
  167. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  168. static void vmw_master_init(struct vmw_master *);
  169. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  170. void *ptr);
  171. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  172. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  173. static void vmw_print_capabilities(uint32_t capabilities)
  174. {
  175. DRM_INFO("Capabilities:\n");
  176. if (capabilities & SVGA_CAP_RECT_COPY)
  177. DRM_INFO(" Rect copy.\n");
  178. if (capabilities & SVGA_CAP_CURSOR)
  179. DRM_INFO(" Cursor.\n");
  180. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  181. DRM_INFO(" Cursor bypass.\n");
  182. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  183. DRM_INFO(" Cursor bypass 2.\n");
  184. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  185. DRM_INFO(" 8bit emulation.\n");
  186. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  187. DRM_INFO(" Alpha cursor.\n");
  188. if (capabilities & SVGA_CAP_3D)
  189. DRM_INFO(" 3D.\n");
  190. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  191. DRM_INFO(" Extended Fifo.\n");
  192. if (capabilities & SVGA_CAP_MULTIMON)
  193. DRM_INFO(" Multimon.\n");
  194. if (capabilities & SVGA_CAP_PITCHLOCK)
  195. DRM_INFO(" Pitchlock.\n");
  196. if (capabilities & SVGA_CAP_IRQMASK)
  197. DRM_INFO(" Irq mask.\n");
  198. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  199. DRM_INFO(" Display Topology.\n");
  200. if (capabilities & SVGA_CAP_GMR)
  201. DRM_INFO(" GMR.\n");
  202. if (capabilities & SVGA_CAP_TRACES)
  203. DRM_INFO(" Traces.\n");
  204. if (capabilities & SVGA_CAP_GMR2)
  205. DRM_INFO(" GMR2.\n");
  206. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  207. DRM_INFO(" Screen Object 2.\n");
  208. }
  209. /**
  210. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  211. * the start of a buffer object.
  212. *
  213. * @dev_priv: The device private structure.
  214. *
  215. * This function will idle the buffer using an uninterruptible wait, then
  216. * map the first page and initialize a pending occlusion query result structure,
  217. * Finally it will unmap the buffer.
  218. *
  219. * TODO: Since we're only mapping a single page, we should optimize the map
  220. * to use kmap_atomic / iomap_atomic.
  221. */
  222. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  223. {
  224. struct ttm_bo_kmap_obj map;
  225. volatile SVGA3dQueryResult *result;
  226. bool dummy;
  227. int ret;
  228. struct ttm_bo_device *bdev = &dev_priv->bdev;
  229. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  230. ttm_bo_reserve(bo, false, false, false, 0);
  231. spin_lock(&bdev->fence_lock);
  232. ret = ttm_bo_wait(bo, false, false, false);
  233. spin_unlock(&bdev->fence_lock);
  234. if (unlikely(ret != 0))
  235. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  236. 10*HZ);
  237. ret = ttm_bo_kmap(bo, 0, 1, &map);
  238. if (likely(ret == 0)) {
  239. result = ttm_kmap_obj_virtual(&map, &dummy);
  240. result->totalSize = sizeof(*result);
  241. result->state = SVGA3D_QUERYSTATE_PENDING;
  242. result->result32 = 0xff;
  243. ttm_bo_kunmap(&map);
  244. } else
  245. DRM_ERROR("Dummy query buffer map failed.\n");
  246. ttm_bo_unreserve(bo);
  247. }
  248. /**
  249. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  250. *
  251. * @dev_priv: A device private structure.
  252. *
  253. * This function creates a small buffer object that holds the query
  254. * result for dummy queries emitted as query barriers.
  255. * No interruptible waits are done within this function.
  256. *
  257. * Returns an error if bo creation fails.
  258. */
  259. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  260. {
  261. return ttm_bo_create(&dev_priv->bdev,
  262. PAGE_SIZE,
  263. ttm_bo_type_device,
  264. &vmw_vram_sys_placement,
  265. 0, 0, false, NULL,
  266. &dev_priv->dummy_query_bo);
  267. }
  268. static int vmw_request_device(struct vmw_private *dev_priv)
  269. {
  270. int ret;
  271. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  272. if (unlikely(ret != 0)) {
  273. DRM_ERROR("Unable to initialize FIFO.\n");
  274. return ret;
  275. }
  276. vmw_fence_fifo_up(dev_priv->fman);
  277. ret = vmw_dummy_query_bo_create(dev_priv);
  278. if (unlikely(ret != 0))
  279. goto out_no_query_bo;
  280. vmw_dummy_query_bo_prepare(dev_priv);
  281. return 0;
  282. out_no_query_bo:
  283. vmw_fence_fifo_down(dev_priv->fman);
  284. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  285. return ret;
  286. }
  287. static void vmw_release_device(struct vmw_private *dev_priv)
  288. {
  289. /*
  290. * Previous destructions should've released
  291. * the pinned bo.
  292. */
  293. BUG_ON(dev_priv->pinned_bo != NULL);
  294. ttm_bo_unref(&dev_priv->dummy_query_bo);
  295. vmw_fence_fifo_down(dev_priv->fman);
  296. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  297. }
  298. /**
  299. * Increase the 3d resource refcount.
  300. * If the count was prevously zero, initialize the fifo, switching to svga
  301. * mode. Note that the master holds a ref as well, and may request an
  302. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  303. */
  304. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  305. bool unhide_svga)
  306. {
  307. int ret = 0;
  308. mutex_lock(&dev_priv->release_mutex);
  309. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  310. ret = vmw_request_device(dev_priv);
  311. if (unlikely(ret != 0))
  312. --dev_priv->num_3d_resources;
  313. } else if (unhide_svga) {
  314. mutex_lock(&dev_priv->hw_mutex);
  315. vmw_write(dev_priv, SVGA_REG_ENABLE,
  316. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  317. ~SVGA_REG_ENABLE_HIDE);
  318. mutex_unlock(&dev_priv->hw_mutex);
  319. }
  320. mutex_unlock(&dev_priv->release_mutex);
  321. return ret;
  322. }
  323. /**
  324. * Decrease the 3d resource refcount.
  325. * If the count reaches zero, disable the fifo, switching to vga mode.
  326. * Note that the master holds a refcount as well, and may request an
  327. * explicit switch to vga mode when it releases its refcount to account
  328. * for the situation of an X server vt switch to VGA with 3d resources
  329. * active.
  330. */
  331. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  332. bool hide_svga)
  333. {
  334. int32_t n3d;
  335. mutex_lock(&dev_priv->release_mutex);
  336. if (unlikely(--dev_priv->num_3d_resources == 0))
  337. vmw_release_device(dev_priv);
  338. else if (hide_svga) {
  339. mutex_lock(&dev_priv->hw_mutex);
  340. vmw_write(dev_priv, SVGA_REG_ENABLE,
  341. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  342. SVGA_REG_ENABLE_HIDE);
  343. mutex_unlock(&dev_priv->hw_mutex);
  344. }
  345. n3d = (int32_t) dev_priv->num_3d_resources;
  346. mutex_unlock(&dev_priv->release_mutex);
  347. BUG_ON(n3d < 0);
  348. }
  349. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  350. {
  351. struct vmw_private *dev_priv;
  352. int ret;
  353. uint32_t svga_id;
  354. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  355. if (unlikely(dev_priv == NULL)) {
  356. DRM_ERROR("Failed allocating a device private struct.\n");
  357. return -ENOMEM;
  358. }
  359. memset(dev_priv, 0, sizeof(*dev_priv));
  360. dev_priv->dev = dev;
  361. dev_priv->vmw_chipset = chipset;
  362. dev_priv->last_read_seqno = (uint32_t) -100;
  363. mutex_init(&dev_priv->hw_mutex);
  364. mutex_init(&dev_priv->cmdbuf_mutex);
  365. mutex_init(&dev_priv->release_mutex);
  366. rwlock_init(&dev_priv->resource_lock);
  367. idr_init(&dev_priv->context_idr);
  368. idr_init(&dev_priv->surface_idr);
  369. idr_init(&dev_priv->stream_idr);
  370. mutex_init(&dev_priv->init_mutex);
  371. init_waitqueue_head(&dev_priv->fence_queue);
  372. init_waitqueue_head(&dev_priv->fifo_queue);
  373. dev_priv->fence_queue_waiters = 0;
  374. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  375. INIT_LIST_HEAD(&dev_priv->surface_lru);
  376. dev_priv->used_memory_size = 0;
  377. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  378. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  379. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  380. dev_priv->enable_fb = enable_fbdev;
  381. mutex_lock(&dev_priv->hw_mutex);
  382. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  383. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  384. if (svga_id != SVGA_ID_2) {
  385. ret = -ENOSYS;
  386. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  387. mutex_unlock(&dev_priv->hw_mutex);
  388. goto out_err0;
  389. }
  390. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  391. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  392. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  393. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  394. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  395. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  396. dev_priv->max_gmr_descriptors =
  397. vmw_read(dev_priv,
  398. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  399. dev_priv->max_gmr_ids =
  400. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  401. }
  402. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  403. dev_priv->max_gmr_pages =
  404. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  405. dev_priv->memory_size =
  406. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  407. dev_priv->memory_size -= dev_priv->vram_size;
  408. } else {
  409. /*
  410. * An arbitrary limit of 512MiB on surface
  411. * memory. But all HWV8 hardware supports GMR2.
  412. */
  413. dev_priv->memory_size = 512*1024*1024;
  414. }
  415. mutex_unlock(&dev_priv->hw_mutex);
  416. vmw_print_capabilities(dev_priv->capabilities);
  417. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  418. DRM_INFO("Max GMR ids is %u\n",
  419. (unsigned)dev_priv->max_gmr_ids);
  420. DRM_INFO("Max GMR descriptors is %u\n",
  421. (unsigned)dev_priv->max_gmr_descriptors);
  422. }
  423. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  424. DRM_INFO("Max number of GMR pages is %u\n",
  425. (unsigned)dev_priv->max_gmr_pages);
  426. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  427. (unsigned)dev_priv->memory_size / 1024);
  428. }
  429. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  430. dev_priv->vram_start, dev_priv->vram_size / 1024);
  431. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  432. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  433. ret = vmw_ttm_global_init(dev_priv);
  434. if (unlikely(ret != 0))
  435. goto out_err0;
  436. vmw_master_init(&dev_priv->fbdev_master);
  437. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  438. dev_priv->active_master = &dev_priv->fbdev_master;
  439. ret = ttm_bo_device_init(&dev_priv->bdev,
  440. dev_priv->bo_global_ref.ref.object,
  441. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  442. false);
  443. if (unlikely(ret != 0)) {
  444. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  445. goto out_err1;
  446. }
  447. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  448. (dev_priv->vram_size >> PAGE_SHIFT));
  449. if (unlikely(ret != 0)) {
  450. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  451. goto out_err2;
  452. }
  453. dev_priv->has_gmr = true;
  454. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  455. dev_priv->max_gmr_ids) != 0) {
  456. DRM_INFO("No GMR memory available. "
  457. "Graphics memory resources are very limited.\n");
  458. dev_priv->has_gmr = false;
  459. }
  460. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  461. dev_priv->mmio_size, DRM_MTRR_WC);
  462. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  463. dev_priv->mmio_size);
  464. if (unlikely(dev_priv->mmio_virt == NULL)) {
  465. ret = -ENOMEM;
  466. DRM_ERROR("Failed mapping MMIO.\n");
  467. goto out_err3;
  468. }
  469. /* Need mmio memory to check for fifo pitchlock cap. */
  470. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  471. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  472. !vmw_fifo_have_pitchlock(dev_priv)) {
  473. ret = -ENOSYS;
  474. DRM_ERROR("Hardware has no pitchlock\n");
  475. goto out_err4;
  476. }
  477. dev_priv->tdev = ttm_object_device_init
  478. (dev_priv->mem_global_ref.object, 12);
  479. if (unlikely(dev_priv->tdev == NULL)) {
  480. DRM_ERROR("Unable to initialize TTM object management.\n");
  481. ret = -ENOMEM;
  482. goto out_err4;
  483. }
  484. dev->dev_private = dev_priv;
  485. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  486. dev_priv->stealth = (ret != 0);
  487. if (dev_priv->stealth) {
  488. /**
  489. * Request at least the mmio PCI resource.
  490. */
  491. DRM_INFO("It appears like vesafb is loaded. "
  492. "Ignore above error if any.\n");
  493. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  494. if (unlikely(ret != 0)) {
  495. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  496. goto out_no_device;
  497. }
  498. }
  499. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  500. if (unlikely(dev_priv->fman == NULL))
  501. goto out_no_fman;
  502. /* Need to start the fifo to check if we can do screen objects */
  503. ret = vmw_3d_resource_inc(dev_priv, true);
  504. if (unlikely(ret != 0))
  505. goto out_no_fifo;
  506. vmw_kms_save_vga(dev_priv);
  507. /* Start kms and overlay systems, needs fifo. */
  508. ret = vmw_kms_init(dev_priv);
  509. if (unlikely(ret != 0))
  510. goto out_no_kms;
  511. vmw_overlay_init(dev_priv);
  512. /* 3D Depends on Screen Objects being used. */
  513. DRM_INFO("Detected %sdevice 3D availability.\n",
  514. vmw_fifo_have_3d(dev_priv) ?
  515. "" : "no ");
  516. /* We might be done with the fifo now */
  517. if (dev_priv->enable_fb) {
  518. vmw_fb_init(dev_priv);
  519. } else {
  520. vmw_kms_restore_vga(dev_priv);
  521. vmw_3d_resource_dec(dev_priv, true);
  522. }
  523. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  524. ret = drm_irq_install(dev);
  525. if (unlikely(ret != 0)) {
  526. DRM_ERROR("Failed installing irq: %d\n", ret);
  527. goto out_no_irq;
  528. }
  529. }
  530. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  531. register_pm_notifier(&dev_priv->pm_nb);
  532. return 0;
  533. out_no_irq:
  534. if (dev_priv->enable_fb)
  535. vmw_fb_close(dev_priv);
  536. vmw_overlay_close(dev_priv);
  537. vmw_kms_close(dev_priv);
  538. out_no_kms:
  539. /* We still have a 3D resource reference held */
  540. if (dev_priv->enable_fb) {
  541. vmw_kms_restore_vga(dev_priv);
  542. vmw_3d_resource_dec(dev_priv, false);
  543. }
  544. out_no_fifo:
  545. vmw_fence_manager_takedown(dev_priv->fman);
  546. out_no_fman:
  547. if (dev_priv->stealth)
  548. pci_release_region(dev->pdev, 2);
  549. else
  550. pci_release_regions(dev->pdev);
  551. out_no_device:
  552. ttm_object_device_release(&dev_priv->tdev);
  553. out_err4:
  554. iounmap(dev_priv->mmio_virt);
  555. out_err3:
  556. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  557. dev_priv->mmio_size, DRM_MTRR_WC);
  558. if (dev_priv->has_gmr)
  559. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  560. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  561. out_err2:
  562. (void)ttm_bo_device_release(&dev_priv->bdev);
  563. out_err1:
  564. vmw_ttm_global_release(dev_priv);
  565. out_err0:
  566. idr_destroy(&dev_priv->surface_idr);
  567. idr_destroy(&dev_priv->context_idr);
  568. idr_destroy(&dev_priv->stream_idr);
  569. kfree(dev_priv);
  570. return ret;
  571. }
  572. static int vmw_driver_unload(struct drm_device *dev)
  573. {
  574. struct vmw_private *dev_priv = vmw_priv(dev);
  575. unregister_pm_notifier(&dev_priv->pm_nb);
  576. if (dev_priv->ctx.cmd_bounce)
  577. vfree(dev_priv->ctx.cmd_bounce);
  578. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  579. drm_irq_uninstall(dev_priv->dev);
  580. if (dev_priv->enable_fb) {
  581. vmw_fb_close(dev_priv);
  582. vmw_kms_restore_vga(dev_priv);
  583. vmw_3d_resource_dec(dev_priv, false);
  584. }
  585. vmw_kms_close(dev_priv);
  586. vmw_overlay_close(dev_priv);
  587. vmw_fence_manager_takedown(dev_priv->fman);
  588. if (dev_priv->stealth)
  589. pci_release_region(dev->pdev, 2);
  590. else
  591. pci_release_regions(dev->pdev);
  592. ttm_object_device_release(&dev_priv->tdev);
  593. iounmap(dev_priv->mmio_virt);
  594. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  595. dev_priv->mmio_size, DRM_MTRR_WC);
  596. if (dev_priv->has_gmr)
  597. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  598. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  599. (void)ttm_bo_device_release(&dev_priv->bdev);
  600. vmw_ttm_global_release(dev_priv);
  601. idr_destroy(&dev_priv->surface_idr);
  602. idr_destroy(&dev_priv->context_idr);
  603. idr_destroy(&dev_priv->stream_idr);
  604. kfree(dev_priv);
  605. return 0;
  606. }
  607. static void vmw_postclose(struct drm_device *dev,
  608. struct drm_file *file_priv)
  609. {
  610. struct vmw_fpriv *vmw_fp;
  611. vmw_fp = vmw_fpriv(file_priv);
  612. ttm_object_file_release(&vmw_fp->tfile);
  613. if (vmw_fp->locked_master)
  614. drm_master_put(&vmw_fp->locked_master);
  615. kfree(vmw_fp);
  616. }
  617. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  618. {
  619. struct vmw_private *dev_priv = vmw_priv(dev);
  620. struct vmw_fpriv *vmw_fp;
  621. int ret = -ENOMEM;
  622. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  623. if (unlikely(vmw_fp == NULL))
  624. return ret;
  625. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  626. if (unlikely(vmw_fp->tfile == NULL))
  627. goto out_no_tfile;
  628. file_priv->driver_priv = vmw_fp;
  629. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  630. dev_priv->bdev.dev_mapping =
  631. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  632. return 0;
  633. out_no_tfile:
  634. kfree(vmw_fp);
  635. return ret;
  636. }
  637. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  638. unsigned long arg)
  639. {
  640. struct drm_file *file_priv = filp->private_data;
  641. struct drm_device *dev = file_priv->minor->dev;
  642. unsigned int nr = DRM_IOCTL_NR(cmd);
  643. /*
  644. * Do extra checking on driver private ioctls.
  645. */
  646. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  647. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  648. struct drm_ioctl_desc *ioctl =
  649. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  650. if (unlikely(ioctl->cmd_drv != cmd)) {
  651. DRM_ERROR("Invalid command format, ioctl %d\n",
  652. nr - DRM_COMMAND_BASE);
  653. return -EINVAL;
  654. }
  655. }
  656. return drm_ioctl(filp, cmd, arg);
  657. }
  658. static int vmw_firstopen(struct drm_device *dev)
  659. {
  660. struct vmw_private *dev_priv = vmw_priv(dev);
  661. dev_priv->is_opened = true;
  662. return 0;
  663. }
  664. static void vmw_lastclose(struct drm_device *dev)
  665. {
  666. struct vmw_private *dev_priv = vmw_priv(dev);
  667. struct drm_crtc *crtc;
  668. struct drm_mode_set set;
  669. int ret;
  670. /**
  671. * Do nothing on the lastclose call from drm_unload.
  672. */
  673. if (!dev_priv->is_opened)
  674. return;
  675. dev_priv->is_opened = false;
  676. set.x = 0;
  677. set.y = 0;
  678. set.fb = NULL;
  679. set.mode = NULL;
  680. set.connectors = NULL;
  681. set.num_connectors = 0;
  682. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  683. set.crtc = crtc;
  684. ret = crtc->funcs->set_config(&set);
  685. WARN_ON(ret != 0);
  686. }
  687. }
  688. static void vmw_master_init(struct vmw_master *vmaster)
  689. {
  690. ttm_lock_init(&vmaster->lock);
  691. INIT_LIST_HEAD(&vmaster->fb_surf);
  692. mutex_init(&vmaster->fb_surf_mutex);
  693. }
  694. static int vmw_master_create(struct drm_device *dev,
  695. struct drm_master *master)
  696. {
  697. struct vmw_master *vmaster;
  698. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  699. if (unlikely(vmaster == NULL))
  700. return -ENOMEM;
  701. vmw_master_init(vmaster);
  702. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  703. master->driver_priv = vmaster;
  704. return 0;
  705. }
  706. static void vmw_master_destroy(struct drm_device *dev,
  707. struct drm_master *master)
  708. {
  709. struct vmw_master *vmaster = vmw_master(master);
  710. master->driver_priv = NULL;
  711. kfree(vmaster);
  712. }
  713. static int vmw_master_set(struct drm_device *dev,
  714. struct drm_file *file_priv,
  715. bool from_open)
  716. {
  717. struct vmw_private *dev_priv = vmw_priv(dev);
  718. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  719. struct vmw_master *active = dev_priv->active_master;
  720. struct vmw_master *vmaster = vmw_master(file_priv->master);
  721. int ret = 0;
  722. if (!dev_priv->enable_fb) {
  723. ret = vmw_3d_resource_inc(dev_priv, true);
  724. if (unlikely(ret != 0))
  725. return ret;
  726. vmw_kms_save_vga(dev_priv);
  727. mutex_lock(&dev_priv->hw_mutex);
  728. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  729. mutex_unlock(&dev_priv->hw_mutex);
  730. }
  731. if (active) {
  732. BUG_ON(active != &dev_priv->fbdev_master);
  733. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  734. if (unlikely(ret != 0))
  735. goto out_no_active_lock;
  736. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  737. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  738. if (unlikely(ret != 0)) {
  739. DRM_ERROR("Unable to clean VRAM on "
  740. "master drop.\n");
  741. }
  742. dev_priv->active_master = NULL;
  743. }
  744. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  745. if (!from_open) {
  746. ttm_vt_unlock(&vmaster->lock);
  747. BUG_ON(vmw_fp->locked_master != file_priv->master);
  748. drm_master_put(&vmw_fp->locked_master);
  749. }
  750. dev_priv->active_master = vmaster;
  751. return 0;
  752. out_no_active_lock:
  753. if (!dev_priv->enable_fb) {
  754. mutex_lock(&dev_priv->hw_mutex);
  755. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  756. mutex_unlock(&dev_priv->hw_mutex);
  757. vmw_kms_restore_vga(dev_priv);
  758. vmw_3d_resource_dec(dev_priv, true);
  759. }
  760. return ret;
  761. }
  762. static void vmw_master_drop(struct drm_device *dev,
  763. struct drm_file *file_priv,
  764. bool from_release)
  765. {
  766. struct vmw_private *dev_priv = vmw_priv(dev);
  767. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  768. struct vmw_master *vmaster = vmw_master(file_priv->master);
  769. int ret;
  770. /**
  771. * Make sure the master doesn't disappear while we have
  772. * it locked.
  773. */
  774. vmw_fp->locked_master = drm_master_get(file_priv->master);
  775. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  776. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  777. if (unlikely((ret != 0))) {
  778. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  779. drm_master_put(&vmw_fp->locked_master);
  780. }
  781. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  782. if (!dev_priv->enable_fb) {
  783. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  784. if (unlikely(ret != 0))
  785. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  786. mutex_lock(&dev_priv->hw_mutex);
  787. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  788. mutex_unlock(&dev_priv->hw_mutex);
  789. vmw_kms_restore_vga(dev_priv);
  790. vmw_3d_resource_dec(dev_priv, true);
  791. }
  792. dev_priv->active_master = &dev_priv->fbdev_master;
  793. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  794. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  795. if (dev_priv->enable_fb)
  796. vmw_fb_on(dev_priv);
  797. }
  798. static void vmw_remove(struct pci_dev *pdev)
  799. {
  800. struct drm_device *dev = pci_get_drvdata(pdev);
  801. drm_put_dev(dev);
  802. }
  803. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  804. void *ptr)
  805. {
  806. struct vmw_private *dev_priv =
  807. container_of(nb, struct vmw_private, pm_nb);
  808. struct vmw_master *vmaster = dev_priv->active_master;
  809. switch (val) {
  810. case PM_HIBERNATION_PREPARE:
  811. case PM_SUSPEND_PREPARE:
  812. ttm_suspend_lock(&vmaster->lock);
  813. /**
  814. * This empties VRAM and unbinds all GMR bindings.
  815. * Buffer contents is moved to swappable memory.
  816. */
  817. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  818. ttm_bo_swapout_all(&dev_priv->bdev);
  819. break;
  820. case PM_POST_HIBERNATION:
  821. case PM_POST_SUSPEND:
  822. case PM_POST_RESTORE:
  823. ttm_suspend_unlock(&vmaster->lock);
  824. break;
  825. case PM_RESTORE_PREPARE:
  826. break;
  827. default:
  828. break;
  829. }
  830. return 0;
  831. }
  832. /**
  833. * These might not be needed with the virtual SVGA device.
  834. */
  835. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  836. {
  837. struct drm_device *dev = pci_get_drvdata(pdev);
  838. struct vmw_private *dev_priv = vmw_priv(dev);
  839. if (dev_priv->num_3d_resources != 0) {
  840. DRM_INFO("Can't suspend or hibernate "
  841. "while 3D resources are active.\n");
  842. return -EBUSY;
  843. }
  844. pci_save_state(pdev);
  845. pci_disable_device(pdev);
  846. pci_set_power_state(pdev, PCI_D3hot);
  847. return 0;
  848. }
  849. static int vmw_pci_resume(struct pci_dev *pdev)
  850. {
  851. pci_set_power_state(pdev, PCI_D0);
  852. pci_restore_state(pdev);
  853. return pci_enable_device(pdev);
  854. }
  855. static int vmw_pm_suspend(struct device *kdev)
  856. {
  857. struct pci_dev *pdev = to_pci_dev(kdev);
  858. struct pm_message dummy;
  859. dummy.event = 0;
  860. return vmw_pci_suspend(pdev, dummy);
  861. }
  862. static int vmw_pm_resume(struct device *kdev)
  863. {
  864. struct pci_dev *pdev = to_pci_dev(kdev);
  865. return vmw_pci_resume(pdev);
  866. }
  867. static int vmw_pm_prepare(struct device *kdev)
  868. {
  869. struct pci_dev *pdev = to_pci_dev(kdev);
  870. struct drm_device *dev = pci_get_drvdata(pdev);
  871. struct vmw_private *dev_priv = vmw_priv(dev);
  872. /**
  873. * Release 3d reference held by fbdev and potentially
  874. * stop fifo.
  875. */
  876. dev_priv->suspended = true;
  877. if (dev_priv->enable_fb)
  878. vmw_3d_resource_dec(dev_priv, true);
  879. if (dev_priv->num_3d_resources != 0) {
  880. DRM_INFO("Can't suspend or hibernate "
  881. "while 3D resources are active.\n");
  882. if (dev_priv->enable_fb)
  883. vmw_3d_resource_inc(dev_priv, true);
  884. dev_priv->suspended = false;
  885. return -EBUSY;
  886. }
  887. return 0;
  888. }
  889. static void vmw_pm_complete(struct device *kdev)
  890. {
  891. struct pci_dev *pdev = to_pci_dev(kdev);
  892. struct drm_device *dev = pci_get_drvdata(pdev);
  893. struct vmw_private *dev_priv = vmw_priv(dev);
  894. /**
  895. * Reclaim 3d reference held by fbdev and potentially
  896. * start fifo.
  897. */
  898. if (dev_priv->enable_fb)
  899. vmw_3d_resource_inc(dev_priv, false);
  900. dev_priv->suspended = false;
  901. }
  902. static const struct dev_pm_ops vmw_pm_ops = {
  903. .prepare = vmw_pm_prepare,
  904. .complete = vmw_pm_complete,
  905. .suspend = vmw_pm_suspend,
  906. .resume = vmw_pm_resume,
  907. };
  908. static struct drm_driver driver = {
  909. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  910. DRIVER_MODESET,
  911. .load = vmw_driver_load,
  912. .unload = vmw_driver_unload,
  913. .firstopen = vmw_firstopen,
  914. .lastclose = vmw_lastclose,
  915. .irq_preinstall = vmw_irq_preinstall,
  916. .irq_postinstall = vmw_irq_postinstall,
  917. .irq_uninstall = vmw_irq_uninstall,
  918. .irq_handler = vmw_irq_handler,
  919. .get_vblank_counter = vmw_get_vblank_counter,
  920. .enable_vblank = vmw_enable_vblank,
  921. .disable_vblank = vmw_disable_vblank,
  922. .reclaim_buffers_locked = NULL,
  923. .ioctls = vmw_ioctls,
  924. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  925. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  926. .master_create = vmw_master_create,
  927. .master_destroy = vmw_master_destroy,
  928. .master_set = vmw_master_set,
  929. .master_drop = vmw_master_drop,
  930. .open = vmw_driver_open,
  931. .postclose = vmw_postclose,
  932. .fops = {
  933. .owner = THIS_MODULE,
  934. .open = drm_open,
  935. .release = drm_release,
  936. .unlocked_ioctl = vmw_unlocked_ioctl,
  937. .mmap = vmw_mmap,
  938. .poll = vmw_fops_poll,
  939. .read = vmw_fops_read,
  940. .fasync = drm_fasync,
  941. #if defined(CONFIG_COMPAT)
  942. .compat_ioctl = drm_compat_ioctl,
  943. #endif
  944. .llseek = noop_llseek,
  945. },
  946. .name = VMWGFX_DRIVER_NAME,
  947. .desc = VMWGFX_DRIVER_DESC,
  948. .date = VMWGFX_DRIVER_DATE,
  949. .major = VMWGFX_DRIVER_MAJOR,
  950. .minor = VMWGFX_DRIVER_MINOR,
  951. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  952. };
  953. static struct pci_driver vmw_pci_driver = {
  954. .name = VMWGFX_DRIVER_NAME,
  955. .id_table = vmw_pci_id_list,
  956. .probe = vmw_probe,
  957. .remove = vmw_remove,
  958. .driver = {
  959. .pm = &vmw_pm_ops
  960. }
  961. };
  962. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  963. {
  964. return drm_get_pci_dev(pdev, ent, &driver);
  965. }
  966. static int __init vmwgfx_init(void)
  967. {
  968. int ret;
  969. ret = drm_pci_init(&driver, &vmw_pci_driver);
  970. if (ret)
  971. DRM_ERROR("Failed initializing DRM.\n");
  972. return ret;
  973. }
  974. static void __exit vmwgfx_exit(void)
  975. {
  976. drm_pci_exit(&driver, &vmw_pci_driver);
  977. }
  978. module_init(vmwgfx_init);
  979. module_exit(vmwgfx_exit);
  980. MODULE_AUTHOR("VMware Inc. and others");
  981. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  982. MODULE_LICENSE("GPL and additional rights");
  983. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  984. __stringify(VMWGFX_DRIVER_MINOR) "."
  985. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  986. "0");