netxen_nic_hw.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. #define MASK(n) ((1ULL<<(n))-1)
  38. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  39. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  40. #define MS_WIN(addr) (addr & 0x0ffc0000)
  41. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  42. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  43. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  44. #define CRB_WINDOW_2M (0x130060)
  45. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  46. #define CRB_INDIRECT_2M (0x1e0000UL)
  47. #define CRB_WIN_LOCK_TIMEOUT 100000000
  48. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  49. {{{0, 0, 0, 0} } }, /* 0: PCI */
  50. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  51. {1, 0x0110000, 0x0120000, 0x130000},
  52. {1, 0x0120000, 0x0122000, 0x124000},
  53. {1, 0x0130000, 0x0132000, 0x126000},
  54. {1, 0x0140000, 0x0142000, 0x128000},
  55. {1, 0x0150000, 0x0152000, 0x12a000},
  56. {1, 0x0160000, 0x0170000, 0x110000},
  57. {1, 0x0170000, 0x0172000, 0x12e000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {1, 0x01e0000, 0x01e0800, 0x122000},
  65. {0, 0x0000000, 0x0000000, 0x000000} } },
  66. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  67. {{{0, 0, 0, 0} } }, /* 3: */
  68. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  69. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  70. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  71. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  72. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  88. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  104. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  120. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  136. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  137. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  138. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  139. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  140. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  141. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  142. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  143. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  144. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  145. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  146. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  147. {{{0, 0, 0, 0} } }, /* 23: */
  148. {{{0, 0, 0, 0} } }, /* 24: */
  149. {{{0, 0, 0, 0} } }, /* 25: */
  150. {{{0, 0, 0, 0} } }, /* 26: */
  151. {{{0, 0, 0, 0} } }, /* 27: */
  152. {{{0, 0, 0, 0} } }, /* 28: */
  153. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  154. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  155. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  156. {{{0} } }, /* 32: PCI */
  157. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  158. {1, 0x2110000, 0x2120000, 0x130000},
  159. {1, 0x2120000, 0x2122000, 0x124000},
  160. {1, 0x2130000, 0x2132000, 0x126000},
  161. {1, 0x2140000, 0x2142000, 0x128000},
  162. {1, 0x2150000, 0x2152000, 0x12a000},
  163. {1, 0x2160000, 0x2170000, 0x110000},
  164. {1, 0x2170000, 0x2172000, 0x12e000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000} } },
  173. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  174. {{{0} } }, /* 35: */
  175. {{{0} } }, /* 36: */
  176. {{{0} } }, /* 37: */
  177. {{{0} } }, /* 38: */
  178. {{{0} } }, /* 39: */
  179. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  180. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  181. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  182. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  183. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  184. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  185. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  186. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  187. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  188. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  189. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  190. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  191. {{{0} } }, /* 52: */
  192. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  193. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  194. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  195. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  196. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  197. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  198. {{{0} } }, /* 59: I2C0 */
  199. {{{0} } }, /* 60: I2C1 */
  200. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  201. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  202. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  203. };
  204. /*
  205. * top 12 bits of crb internal address (hub, agent)
  206. */
  207. static unsigned crb_hub_agt[64] =
  208. {
  209. 0,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  211. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define ADDR_IN_RANGE(addr, low, high) \
  276. (((addr) <= (high)) && ((addr) >= (low)))
  277. #define NETXEN_MAX_MTU 8000 + NETXEN_ENET_HEADER_SIZE + NETXEN_ETH_FCS_SIZE
  278. #define NETXEN_MIN_MTU 64
  279. #define NETXEN_ETH_FCS_SIZE 4
  280. #define NETXEN_ENET_HEADER_SIZE 14
  281. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  282. #define NETXEN_FIRMWARE_LEN ((16 * 1024) / 4)
  283. #define NETXEN_NIU_HDRSIZE (0x1 << 6)
  284. #define NETXEN_NIU_TLRSIZE (0x1 << 5)
  285. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  286. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  287. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  288. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  289. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  290. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  291. {
  292. struct netxen_adapter *adapter = netdev_priv(netdev);
  293. struct sockaddr *addr = p;
  294. if (netif_running(netdev))
  295. return -EBUSY;
  296. if (!is_valid_ether_addr(addr->sa_data))
  297. return -EADDRNOTAVAIL;
  298. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  299. /* For P3, MAC addr is not set in NIU */
  300. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  301. if (adapter->macaddr_set)
  302. adapter->macaddr_set(adapter, addr->sa_data);
  303. return 0;
  304. }
  305. #define NETXEN_UNICAST_ADDR(port, index) \
  306. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  307. #define NETXEN_MCAST_ADDR(port, index) \
  308. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  309. #define MAC_HI(addr) \
  310. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  311. #define MAC_LO(addr) \
  312. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  313. static int
  314. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  315. {
  316. u32 val = 0;
  317. u16 port = adapter->physical_port;
  318. u8 *addr = adapter->netdev->dev_addr;
  319. if (adapter->mc_enabled)
  320. return 0;
  321. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  322. val |= (1UL << (28+port));
  323. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  324. /* add broadcast addr to filter */
  325. val = 0xffffff;
  326. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  327. netxen_crb_writelit_adapter(adapter,
  328. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  329. /* add station addr to filter */
  330. val = MAC_HI(addr);
  331. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  332. val = MAC_LO(addr);
  333. netxen_crb_writelit_adapter(adapter,
  334. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  335. adapter->mc_enabled = 1;
  336. return 0;
  337. }
  338. static int
  339. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  340. {
  341. u32 val = 0;
  342. u16 port = adapter->physical_port;
  343. u8 *addr = adapter->netdev->dev_addr;
  344. if (!adapter->mc_enabled)
  345. return 0;
  346. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  347. val &= ~(1UL << (28+port));
  348. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  349. val = MAC_HI(addr);
  350. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  351. val = MAC_LO(addr);
  352. netxen_crb_writelit_adapter(adapter,
  353. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  354. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  355. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  356. adapter->mc_enabled = 0;
  357. return 0;
  358. }
  359. static int
  360. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  361. int index, u8 *addr)
  362. {
  363. u32 hi = 0, lo = 0;
  364. u16 port = adapter->physical_port;
  365. lo = MAC_LO(addr);
  366. hi = MAC_HI(addr);
  367. netxen_crb_writelit_adapter(adapter,
  368. NETXEN_MCAST_ADDR(port, index), hi);
  369. netxen_crb_writelit_adapter(adapter,
  370. NETXEN_MCAST_ADDR(port, index)+4, lo);
  371. return 0;
  372. }
  373. void netxen_p2_nic_set_multi(struct net_device *netdev)
  374. {
  375. struct netxen_adapter *adapter = netdev_priv(netdev);
  376. struct dev_mc_list *mc_ptr;
  377. u8 null_addr[6];
  378. int index = 0;
  379. memset(null_addr, 0, 6);
  380. if (netdev->flags & IFF_PROMISC) {
  381. adapter->set_promisc(adapter,
  382. NETXEN_NIU_PROMISC_MODE);
  383. /* Full promiscuous mode */
  384. netxen_nic_disable_mcast_filter(adapter);
  385. return;
  386. }
  387. if (netdev->mc_count == 0) {
  388. adapter->set_promisc(adapter,
  389. NETXEN_NIU_NON_PROMISC_MODE);
  390. netxen_nic_disable_mcast_filter(adapter);
  391. return;
  392. }
  393. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  394. if (netdev->flags & IFF_ALLMULTI ||
  395. netdev->mc_count > adapter->max_mc_count) {
  396. netxen_nic_disable_mcast_filter(adapter);
  397. return;
  398. }
  399. netxen_nic_enable_mcast_filter(adapter);
  400. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  401. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  402. if (index != netdev->mc_count)
  403. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  404. netxen_nic_driver_name, netdev->name);
  405. /* Clear out remaining addresses */
  406. for (; index < adapter->max_mc_count; index++)
  407. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  408. }
  409. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  410. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  411. {
  412. nx_mac_list_t *cur, *prev;
  413. /* if in del_list, move it to adapter->mac_list */
  414. for (cur = *del_list, prev = NULL; cur;) {
  415. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  416. if (prev == NULL)
  417. *del_list = cur->next;
  418. else
  419. prev->next = cur->next;
  420. cur->next = adapter->mac_list;
  421. adapter->mac_list = cur;
  422. return 0;
  423. }
  424. prev = cur;
  425. cur = cur->next;
  426. }
  427. /* make sure to add each mac address only once */
  428. for (cur = adapter->mac_list; cur; cur = cur->next) {
  429. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  430. return 0;
  431. }
  432. /* not in del_list, create new entry and add to add_list */
  433. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  434. if (cur == NULL) {
  435. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  436. "not work properly from now.\n", __func__);
  437. return -1;
  438. }
  439. memcpy(cur->mac_addr, addr, ETH_ALEN);
  440. cur->next = *add_list;
  441. *add_list = cur;
  442. return 0;
  443. }
  444. static int
  445. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  446. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  447. {
  448. uint32_t i, producer;
  449. struct netxen_cmd_buffer *pbuf;
  450. struct cmd_desc_type0 *cmd_desc;
  451. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  452. printk(KERN_WARNING "%s: Too many command descriptors in a "
  453. "request\n", __func__);
  454. return -EINVAL;
  455. }
  456. i = 0;
  457. producer = adapter->cmd_producer;
  458. do {
  459. cmd_desc = &cmd_desc_arr[i];
  460. pbuf = &adapter->cmd_buf_arr[producer];
  461. pbuf->mss = 0;
  462. pbuf->total_length = 0;
  463. pbuf->skb = NULL;
  464. pbuf->cmd = 0;
  465. pbuf->frag_count = 0;
  466. pbuf->port = 0;
  467. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  468. memcpy(&adapter->ahw.cmd_desc_head[producer],
  469. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  470. producer = get_next_index(producer,
  471. adapter->max_tx_desc_count);
  472. i++;
  473. } while (i != nr_elements);
  474. adapter->cmd_producer = producer;
  475. /* write producer index to start the xmit */
  476. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  477. return 0;
  478. }
  479. #define NIC_REQUEST 0x14
  480. #define NETXEN_MAC_EVENT 0x1
  481. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  482. u8 *addr, unsigned op)
  483. {
  484. struct netxen_adapter *adapter = (struct netxen_adapter *)dev->priv;
  485. nx_nic_req_t req;
  486. nx_mac_req_t mac_req;
  487. int rv;
  488. memset(&req, 0, sizeof(nx_nic_req_t));
  489. req.qhdr |= (NIC_REQUEST << 23);
  490. req.req_hdr |= NETXEN_MAC_EVENT;
  491. req.req_hdr |= ((u64)adapter->portnum << 16);
  492. mac_req.op = op;
  493. memcpy(&mac_req.mac_addr, addr, 6);
  494. req.words[0] = cpu_to_le64(*(u64 *)&mac_req);
  495. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  496. if (rv != 0) {
  497. printk(KERN_ERR "ERROR. Could not send mac update\n");
  498. return rv;
  499. }
  500. return 0;
  501. }
  502. void netxen_p3_nic_set_multi(struct net_device *netdev)
  503. {
  504. struct netxen_adapter *adapter = netdev_priv(netdev);
  505. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  506. struct dev_mc_list *mc_ptr;
  507. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  508. adapter->set_promisc(adapter, NETXEN_NIU_PROMISC_MODE);
  509. /*
  510. * Programming mac addresses will automaticly enabling L2 filtering.
  511. * HW will replace timestamp with L2 conid when L2 filtering is
  512. * enabled. This causes problem for LSA. Do not enabling L2 filtering
  513. * until that problem is fixed.
  514. */
  515. if ((netdev->flags & IFF_PROMISC) ||
  516. (netdev->mc_count > adapter->max_mc_count))
  517. return;
  518. del_list = adapter->mac_list;
  519. adapter->mac_list = NULL;
  520. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  521. if (netdev->mc_count > 0) {
  522. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  523. for (mc_ptr = netdev->mc_list; mc_ptr;
  524. mc_ptr = mc_ptr->next) {
  525. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  526. &add_list, &del_list);
  527. }
  528. }
  529. for (cur = del_list; cur;) {
  530. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  531. next = cur->next;
  532. kfree(cur);
  533. cur = next;
  534. }
  535. for (cur = add_list; cur;) {
  536. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  537. next = cur->next;
  538. cur->next = adapter->mac_list;
  539. adapter->mac_list = cur;
  540. cur = next;
  541. }
  542. }
  543. #define NETXEN_CONFIG_INTR_COALESCE 3
  544. /*
  545. * Send the interrupt coalescing parameter set by ethtool to the card.
  546. */
  547. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  548. {
  549. nx_nic_req_t req;
  550. int rv;
  551. memset(&req, 0, sizeof(nx_nic_req_t));
  552. req.qhdr |= (NIC_REQUEST << 23);
  553. req.req_hdr |= NETXEN_CONFIG_INTR_COALESCE;
  554. req.req_hdr |= ((u64)adapter->portnum << 16);
  555. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  556. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  557. if (rv != 0) {
  558. printk(KERN_ERR "ERROR. Could not send "
  559. "interrupt coalescing parameters\n");
  560. }
  561. return rv;
  562. }
  563. /*
  564. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  565. * @returns 0 on success, negative on failure
  566. */
  567. #define MTU_FUDGE_FACTOR 100
  568. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  569. {
  570. struct netxen_adapter *adapter = netdev_priv(netdev);
  571. int max_mtu;
  572. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  573. max_mtu = P3_MAX_MTU;
  574. else
  575. max_mtu = P2_MAX_MTU;
  576. if (mtu > max_mtu) {
  577. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  578. netdev->name, max_mtu);
  579. return -EINVAL;
  580. }
  581. if (adapter->set_mtu)
  582. adapter->set_mtu(adapter, mtu);
  583. netdev->mtu = mtu;
  584. mtu += MTU_FUDGE_FACTOR;
  585. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  586. nx_fw_cmd_set_mtu(adapter, mtu);
  587. else if (adapter->set_mtu)
  588. adapter->set_mtu(adapter, mtu);
  589. return 0;
  590. }
  591. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  592. {
  593. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  594. int addr, val01, val02, i, j;
  595. /* if the flash size less than 4Mb, make huge war cry and die */
  596. for (j = 1; j < 4; j++) {
  597. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  598. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  599. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  600. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  601. &val02) == 0) {
  602. if (val01 == val02)
  603. return -1;
  604. } else
  605. return -1;
  606. }
  607. }
  608. return 0;
  609. }
  610. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  611. int size, __le32 * buf)
  612. {
  613. int i, addr;
  614. __le32 *ptr32;
  615. u32 v;
  616. addr = base;
  617. ptr32 = buf;
  618. for (i = 0; i < size / sizeof(u32); i++) {
  619. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  620. return -1;
  621. *ptr32 = cpu_to_le32(v);
  622. ptr32++;
  623. addr += sizeof(u32);
  624. }
  625. if ((char *)buf + size > (char *)ptr32) {
  626. __le32 local;
  627. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  628. return -1;
  629. local = cpu_to_le32(v);
  630. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  631. }
  632. return 0;
  633. }
  634. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 mac[])
  635. {
  636. __le32 *pmac = (__le32 *) & mac[0];
  637. if (netxen_get_flash_block(adapter,
  638. NETXEN_USER_START +
  639. offsetof(struct netxen_new_user_info,
  640. mac_addr),
  641. FLASH_NUM_PORTS * sizeof(u64), pmac) == -1) {
  642. return -1;
  643. }
  644. if (*mac == cpu_to_le64(~0ULL)) {
  645. if (netxen_get_flash_block(adapter,
  646. NETXEN_USER_START_OLD +
  647. offsetof(struct netxen_user_old_info,
  648. mac_addr),
  649. FLASH_NUM_PORTS * sizeof(u64),
  650. pmac) == -1)
  651. return -1;
  652. if (*mac == cpu_to_le64(~0ULL))
  653. return -1;
  654. }
  655. return 0;
  656. }
  657. #define CRB_WIN_LOCK_TIMEOUT 100000000
  658. static int crb_win_lock(struct netxen_adapter *adapter)
  659. {
  660. int done = 0, timeout = 0;
  661. while (!done) {
  662. /* acquire semaphore3 from PCI HW block */
  663. adapter->hw_read_wx(adapter,
  664. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  665. if (done == 1)
  666. break;
  667. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  668. return -1;
  669. timeout++;
  670. udelay(1);
  671. }
  672. netxen_crb_writelit_adapter(adapter,
  673. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  674. return 0;
  675. }
  676. static void crb_win_unlock(struct netxen_adapter *adapter)
  677. {
  678. int val;
  679. adapter->hw_read_wx(adapter,
  680. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  681. }
  682. /*
  683. * Changes the CRB window to the specified window.
  684. */
  685. void
  686. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  687. {
  688. void __iomem *offset;
  689. u32 tmp;
  690. int count = 0;
  691. uint8_t func = adapter->ahw.pci_func;
  692. if (adapter->curr_window == wndw)
  693. return;
  694. /*
  695. * Move the CRB window.
  696. * We need to write to the "direct access" region of PCI
  697. * to avoid a race condition where the window register has
  698. * not been successfully written across CRB before the target
  699. * register address is received by PCI. The direct region bypasses
  700. * the CRB bus.
  701. */
  702. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  703. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  704. if (wndw & 0x1)
  705. wndw = NETXEN_WINDOW_ONE;
  706. writel(wndw, offset);
  707. /* MUST make sure window is set before we forge on... */
  708. while ((tmp = readl(offset)) != wndw) {
  709. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  710. "registered properly: 0x%08x.\n",
  711. netxen_nic_driver_name, __func__, tmp);
  712. mdelay(1);
  713. if (count >= 10)
  714. break;
  715. count++;
  716. }
  717. if (wndw == NETXEN_WINDOW_ONE)
  718. adapter->curr_window = 1;
  719. else
  720. adapter->curr_window = 0;
  721. }
  722. /*
  723. * Return -1 if off is not valid,
  724. * 1 if window access is needed. 'off' is set to offset from
  725. * CRB space in 128M pci map
  726. * 0 if no window access is needed. 'off' is set to 2M addr
  727. * In: 'off' is offset from base in 128M pci map
  728. */
  729. static int
  730. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  731. ulong *off, int len)
  732. {
  733. unsigned long end = *off + len;
  734. crb_128M_2M_sub_block_map_t *m;
  735. if (*off >= NETXEN_CRB_MAX)
  736. return -1;
  737. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  738. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  739. (ulong)adapter->ahw.pci_base0;
  740. return 0;
  741. }
  742. if (*off < NETXEN_PCI_CRBSPACE)
  743. return -1;
  744. *off -= NETXEN_PCI_CRBSPACE;
  745. end = *off + len;
  746. /*
  747. * Try direct map
  748. */
  749. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  750. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  751. *off = *off + m->start_2M - m->start_128M +
  752. (ulong)adapter->ahw.pci_base0;
  753. return 0;
  754. }
  755. /*
  756. * Not in direct map, use crb window
  757. */
  758. return 1;
  759. }
  760. /*
  761. * In: 'off' is offset from CRB space in 128M pci map
  762. * Out: 'off' is 2M pci map addr
  763. * side effect: lock crb window
  764. */
  765. static void
  766. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  767. {
  768. u32 win_read;
  769. adapter->crb_win = CRB_HI(*off);
  770. writel(adapter->crb_win, (void *)(CRB_WINDOW_2M +
  771. adapter->ahw.pci_base0));
  772. /*
  773. * Read back value to make sure write has gone through before trying
  774. * to use it.
  775. */
  776. win_read = readl((void *)(CRB_WINDOW_2M + adapter->ahw.pci_base0));
  777. if (win_read != adapter->crb_win) {
  778. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  779. "Read crbwin (0x%x), off=0x%lx\n",
  780. __func__, adapter->crb_win, win_read, *off);
  781. }
  782. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  783. (ulong)adapter->ahw.pci_base0;
  784. }
  785. int netxen_load_firmware(struct netxen_adapter *adapter)
  786. {
  787. int i;
  788. u32 data, size = 0;
  789. u32 flashaddr = NETXEN_BOOTLD_START, memaddr = NETXEN_BOOTLD_START;
  790. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START)/4;
  791. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  792. adapter->pci_write_normalize(adapter,
  793. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  794. for (i = 0; i < size; i++) {
  795. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  796. return -EIO;
  797. adapter->pci_mem_write(adapter, memaddr, &data, 4);
  798. flashaddr += 4;
  799. memaddr += 4;
  800. cond_resched();
  801. }
  802. msleep(1);
  803. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  804. adapter->pci_write_normalize(adapter,
  805. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  806. else {
  807. adapter->pci_write_normalize(adapter,
  808. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  809. adapter->pci_write_normalize(adapter,
  810. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  811. }
  812. return 0;
  813. }
  814. int
  815. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  816. ulong off, void *data, int len)
  817. {
  818. void __iomem *addr;
  819. if (ADDR_IN_WINDOW1(off)) {
  820. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  821. } else { /* Window 0 */
  822. addr = pci_base_offset(adapter, off);
  823. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  824. }
  825. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  826. " data %llx len %d\n",
  827. pci_base(adapter, off), off, addr,
  828. *(unsigned long long *)data, len);
  829. if (!addr) {
  830. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  831. return 1;
  832. }
  833. switch (len) {
  834. case 1:
  835. writeb(*(u8 *) data, addr);
  836. break;
  837. case 2:
  838. writew(*(u16 *) data, addr);
  839. break;
  840. case 4:
  841. writel(*(u32 *) data, addr);
  842. break;
  843. case 8:
  844. writeq(*(u64 *) data, addr);
  845. break;
  846. default:
  847. DPRINTK(INFO,
  848. "writing data %lx to offset %llx, num words=%d\n",
  849. *(unsigned long *)data, off, (len >> 3));
  850. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  851. (len >> 3));
  852. break;
  853. }
  854. if (!ADDR_IN_WINDOW1(off))
  855. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  856. return 0;
  857. }
  858. int
  859. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  860. ulong off, void *data, int len)
  861. {
  862. void __iomem *addr;
  863. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  864. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  865. } else { /* Window 0 */
  866. addr = pci_base_offset(adapter, off);
  867. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  868. }
  869. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  870. pci_base(adapter, off), off, addr);
  871. if (!addr) {
  872. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  873. return 1;
  874. }
  875. switch (len) {
  876. case 1:
  877. *(u8 *) data = readb(addr);
  878. break;
  879. case 2:
  880. *(u16 *) data = readw(addr);
  881. break;
  882. case 4:
  883. *(u32 *) data = readl(addr);
  884. break;
  885. case 8:
  886. *(u64 *) data = readq(addr);
  887. break;
  888. default:
  889. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  890. (len >> 3));
  891. break;
  892. }
  893. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  894. if (!ADDR_IN_WINDOW1(off))
  895. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  896. return 0;
  897. }
  898. int
  899. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  900. ulong off, void *data, int len)
  901. {
  902. unsigned long flags = 0;
  903. int rv;
  904. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  905. if (rv == -1) {
  906. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  907. __func__, off);
  908. dump_stack();
  909. return -1;
  910. }
  911. if (rv == 1) {
  912. write_lock_irqsave(&adapter->adapter_lock, flags);
  913. crb_win_lock(adapter);
  914. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  915. }
  916. DPRINTK(1, INFO, "write data %lx to offset %llx, len=%d\n",
  917. *(unsigned long *)data, off, len);
  918. switch (len) {
  919. case 1:
  920. writeb(*(uint8_t *)data, (void *)off);
  921. break;
  922. case 2:
  923. writew(*(uint16_t *)data, (void *)off);
  924. break;
  925. case 4:
  926. writel(*(uint32_t *)data, (void *)off);
  927. break;
  928. case 8:
  929. writeq(*(uint64_t *)data, (void *)off);
  930. break;
  931. default:
  932. DPRINTK(1, INFO,
  933. "writing data %lx to offset %llx, num words=%d\n",
  934. *(unsigned long *)data, off, (len>>3));
  935. break;
  936. }
  937. if (rv == 1) {
  938. crb_win_unlock(adapter);
  939. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  940. }
  941. return 0;
  942. }
  943. int
  944. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  945. ulong off, void *data, int len)
  946. {
  947. unsigned long flags = 0;
  948. int rv;
  949. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  950. if (rv == -1) {
  951. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  952. __func__, off);
  953. dump_stack();
  954. return -1;
  955. }
  956. if (rv == 1) {
  957. write_lock_irqsave(&adapter->adapter_lock, flags);
  958. crb_win_lock(adapter);
  959. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  960. }
  961. DPRINTK(1, INFO, "read from offset %lx, len=%d\n", off, len);
  962. switch (len) {
  963. case 1:
  964. *(uint8_t *)data = readb((void *)off);
  965. break;
  966. case 2:
  967. *(uint16_t *)data = readw((void *)off);
  968. break;
  969. case 4:
  970. *(uint32_t *)data = readl((void *)off);
  971. break;
  972. case 8:
  973. *(uint64_t *)data = readq((void *)off);
  974. break;
  975. default:
  976. break;
  977. }
  978. DPRINTK(1, INFO, "read %lx\n", *(unsigned long *)data);
  979. if (rv == 1) {
  980. crb_win_unlock(adapter);
  981. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  982. }
  983. return 0;
  984. }
  985. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  986. {
  987. adapter->hw_write_wx(adapter, off, &val, 4);
  988. }
  989. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  990. {
  991. int val;
  992. adapter->hw_read_wx(adapter, off, &val, 4);
  993. return val;
  994. }
  995. /* Change the window to 0, write and change back to window 1. */
  996. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  997. {
  998. adapter->hw_write_wx(adapter, index, &value, 4);
  999. }
  1000. /* Change the window to 0, read and change back to window 1. */
  1001. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1002. {
  1003. adapter->hw_read_wx(adapter, index, value, 4);
  1004. }
  1005. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1006. {
  1007. adapter->hw_write_wx(adapter, index, &value, 4);
  1008. }
  1009. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1010. {
  1011. adapter->hw_read_wx(adapter, index, value, 4);
  1012. }
  1013. /*
  1014. * check memory access boundary.
  1015. * used by test agent. support ddr access only for now
  1016. */
  1017. static unsigned long
  1018. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1019. unsigned long long addr, int size)
  1020. {
  1021. if (!ADDR_IN_RANGE(addr,
  1022. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1023. !ADDR_IN_RANGE(addr+size-1,
  1024. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1025. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1026. return 0;
  1027. }
  1028. return 1;
  1029. }
  1030. static int netxen_pci_set_window_warning_count;
  1031. unsigned long
  1032. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1033. unsigned long long addr)
  1034. {
  1035. void __iomem *offset;
  1036. int window;
  1037. unsigned long long qdr_max;
  1038. uint8_t func = adapter->ahw.pci_func;
  1039. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1040. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1041. } else {
  1042. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1043. }
  1044. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1045. /* DDR network side */
  1046. addr -= NETXEN_ADDR_DDR_NET;
  1047. window = (addr >> 25) & 0x3ff;
  1048. if (adapter->ahw.ddr_mn_window != window) {
  1049. adapter->ahw.ddr_mn_window = window;
  1050. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1051. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1052. writel(window, offset);
  1053. /* MUST make sure window is set before we forge on... */
  1054. readl(offset);
  1055. }
  1056. addr -= (window * NETXEN_WINDOW_ONE);
  1057. addr += NETXEN_PCI_DDR_NET;
  1058. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1059. addr -= NETXEN_ADDR_OCM0;
  1060. addr += NETXEN_PCI_OCM0;
  1061. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1062. addr -= NETXEN_ADDR_OCM1;
  1063. addr += NETXEN_PCI_OCM1;
  1064. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1065. /* QDR network side */
  1066. addr -= NETXEN_ADDR_QDR_NET;
  1067. window = (addr >> 22) & 0x3f;
  1068. if (adapter->ahw.qdr_sn_window != window) {
  1069. adapter->ahw.qdr_sn_window = window;
  1070. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1071. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1072. writel((window << 22), offset);
  1073. /* MUST make sure window is set before we forge on... */
  1074. readl(offset);
  1075. }
  1076. addr -= (window * 0x400000);
  1077. addr += NETXEN_PCI_QDR_NET;
  1078. } else {
  1079. /*
  1080. * peg gdb frequently accesses memory that doesn't exist,
  1081. * this limits the chit chat so debugging isn't slowed down.
  1082. */
  1083. if ((netxen_pci_set_window_warning_count++ < 8)
  1084. || (netxen_pci_set_window_warning_count % 64 == 0))
  1085. printk("%s: Warning:netxen_nic_pci_set_window()"
  1086. " Unknown address range!\n",
  1087. netxen_nic_driver_name);
  1088. addr = -1UL;
  1089. }
  1090. return addr;
  1091. }
  1092. /*
  1093. * Note : only 32-bit writes!
  1094. */
  1095. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1096. u64 off, u32 data)
  1097. {
  1098. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1099. return 0;
  1100. }
  1101. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1102. {
  1103. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1104. }
  1105. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1106. u64 off, u32 data)
  1107. {
  1108. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1109. }
  1110. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1111. {
  1112. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1113. }
  1114. unsigned long
  1115. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1116. unsigned long long addr)
  1117. {
  1118. int window;
  1119. u32 win_read;
  1120. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1121. /* DDR network side */
  1122. window = MN_WIN(addr);
  1123. adapter->ahw.ddr_mn_window = window;
  1124. adapter->hw_write_wx(adapter,
  1125. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1126. &window, 4);
  1127. adapter->hw_read_wx(adapter,
  1128. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1129. &win_read, 4);
  1130. if ((win_read << 17) != window) {
  1131. printk(KERN_INFO "Written MNwin (0x%x) != "
  1132. "Read MNwin (0x%x)\n", window, win_read);
  1133. }
  1134. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1135. } else if (ADDR_IN_RANGE(addr,
  1136. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1137. if ((addr & 0x00ff800) == 0xff800) {
  1138. printk("%s: QM access not handled.\n", __func__);
  1139. addr = -1UL;
  1140. }
  1141. window = OCM_WIN(addr);
  1142. adapter->ahw.ddr_mn_window = window;
  1143. adapter->hw_write_wx(adapter,
  1144. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1145. &window, 4);
  1146. adapter->hw_read_wx(adapter,
  1147. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1148. &win_read, 4);
  1149. if ((win_read >> 7) != window) {
  1150. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1151. "Read OCMwin (0x%x)\n",
  1152. __func__, window, win_read);
  1153. }
  1154. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1155. } else if (ADDR_IN_RANGE(addr,
  1156. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1157. /* QDR network side */
  1158. window = MS_WIN(addr);
  1159. adapter->ahw.qdr_sn_window = window;
  1160. adapter->hw_write_wx(adapter,
  1161. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1162. &window, 4);
  1163. adapter->hw_read_wx(adapter,
  1164. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1165. &win_read, 4);
  1166. if (win_read != window) {
  1167. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1168. "Read MSwin (0x%x)\n",
  1169. __func__, window, win_read);
  1170. }
  1171. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1172. } else {
  1173. /*
  1174. * peg gdb frequently accesses memory that doesn't exist,
  1175. * this limits the chit chat so debugging isn't slowed down.
  1176. */
  1177. if ((netxen_pci_set_window_warning_count++ < 8)
  1178. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1179. printk("%s: Warning:%s Unknown address range!\n",
  1180. __func__, netxen_nic_driver_name);
  1181. }
  1182. addr = -1UL;
  1183. }
  1184. return addr;
  1185. }
  1186. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1187. unsigned long long addr)
  1188. {
  1189. int window;
  1190. unsigned long long qdr_max;
  1191. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1192. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1193. else
  1194. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1195. if (ADDR_IN_RANGE(addr,
  1196. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1197. /* DDR network side */
  1198. BUG(); /* MN access can not come here */
  1199. } else if (ADDR_IN_RANGE(addr,
  1200. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1201. return 1;
  1202. } else if (ADDR_IN_RANGE(addr,
  1203. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1204. return 1;
  1205. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1206. /* QDR network side */
  1207. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1208. if (adapter->ahw.qdr_sn_window == window)
  1209. return 1;
  1210. }
  1211. return 0;
  1212. }
  1213. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1214. u64 off, void *data, int size)
  1215. {
  1216. unsigned long flags;
  1217. void *addr;
  1218. int ret = 0;
  1219. u64 start;
  1220. uint8_t *mem_ptr = NULL;
  1221. unsigned long mem_base;
  1222. unsigned long mem_page;
  1223. write_lock_irqsave(&adapter->adapter_lock, flags);
  1224. /*
  1225. * If attempting to access unknown address or straddle hw windows,
  1226. * do not access.
  1227. */
  1228. start = adapter->pci_set_window(adapter, off);
  1229. if ((start == -1UL) ||
  1230. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1231. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1232. printk(KERN_ERR "%s out of bound pci memory access. "
  1233. "offset is 0x%llx\n", netxen_nic_driver_name, off);
  1234. return -1;
  1235. }
  1236. addr = (void *)(pci_base_offset(adapter, start));
  1237. if (!addr) {
  1238. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1239. mem_base = pci_resource_start(adapter->pdev, 0);
  1240. mem_page = start & PAGE_MASK;
  1241. /* Map two pages whenever user tries to access addresses in two
  1242. consecutive pages.
  1243. */
  1244. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1245. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1246. else
  1247. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1248. if (mem_ptr == 0UL) {
  1249. *(uint8_t *)data = 0;
  1250. return -1;
  1251. }
  1252. addr = mem_ptr;
  1253. addr += start & (PAGE_SIZE - 1);
  1254. write_lock_irqsave(&adapter->adapter_lock, flags);
  1255. }
  1256. switch (size) {
  1257. case 1:
  1258. *(uint8_t *)data = readb(addr);
  1259. break;
  1260. case 2:
  1261. *(uint16_t *)data = readw(addr);
  1262. break;
  1263. case 4:
  1264. *(uint32_t *)data = readl(addr);
  1265. break;
  1266. case 8:
  1267. *(uint64_t *)data = readq(addr);
  1268. break;
  1269. default:
  1270. ret = -1;
  1271. break;
  1272. }
  1273. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1274. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1275. if (mem_ptr)
  1276. iounmap(mem_ptr);
  1277. return ret;
  1278. }
  1279. static int
  1280. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1281. void *data, int size)
  1282. {
  1283. unsigned long flags;
  1284. void *addr;
  1285. int ret = 0;
  1286. u64 start;
  1287. uint8_t *mem_ptr = NULL;
  1288. unsigned long mem_base;
  1289. unsigned long mem_page;
  1290. write_lock_irqsave(&adapter->adapter_lock, flags);
  1291. /*
  1292. * If attempting to access unknown address or straddle hw windows,
  1293. * do not access.
  1294. */
  1295. start = adapter->pci_set_window(adapter, off);
  1296. if ((start == -1UL) ||
  1297. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1298. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1299. printk(KERN_ERR "%s out of bound pci memory access. "
  1300. "offset is 0x%llx\n", netxen_nic_driver_name, off);
  1301. return -1;
  1302. }
  1303. addr = (void *)(pci_base_offset(adapter, start));
  1304. if (!addr) {
  1305. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1306. mem_base = pci_resource_start(adapter->pdev, 0);
  1307. mem_page = start & PAGE_MASK;
  1308. /* Map two pages whenever user tries to access addresses in two
  1309. * consecutive pages.
  1310. */
  1311. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1312. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1313. else
  1314. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1315. if (mem_ptr == 0UL)
  1316. return -1;
  1317. addr = mem_ptr;
  1318. addr += start & (PAGE_SIZE - 1);
  1319. write_lock_irqsave(&adapter->adapter_lock, flags);
  1320. }
  1321. switch (size) {
  1322. case 1:
  1323. writeb(*(uint8_t *)data, addr);
  1324. break;
  1325. case 2:
  1326. writew(*(uint16_t *)data, addr);
  1327. break;
  1328. case 4:
  1329. writel(*(uint32_t *)data, addr);
  1330. break;
  1331. case 8:
  1332. writeq(*(uint64_t *)data, addr);
  1333. break;
  1334. default:
  1335. ret = -1;
  1336. break;
  1337. }
  1338. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1339. DPRINTK(1, INFO, "writing data %llx to offset %llx\n",
  1340. *(unsigned long long *)data, start);
  1341. if (mem_ptr)
  1342. iounmap(mem_ptr);
  1343. return ret;
  1344. }
  1345. #define MAX_CTL_CHECK 1000
  1346. int
  1347. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1348. u64 off, void *data, int size)
  1349. {
  1350. unsigned long flags, mem_crb;
  1351. int i, j, ret = 0, loop, sz[2], off0;
  1352. uint32_t temp;
  1353. uint64_t off8, tmpw, word[2] = {0, 0};
  1354. /*
  1355. * If not MN, go check for MS or invalid.
  1356. */
  1357. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1358. return netxen_nic_pci_mem_write_direct(adapter,
  1359. off, data, size);
  1360. off8 = off & 0xfffffff8;
  1361. off0 = off & 0x7;
  1362. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1363. sz[1] = size - sz[0];
  1364. loop = ((off0 + size - 1) >> 3) + 1;
  1365. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1366. if ((size != 8) || (off0 != 0)) {
  1367. for (i = 0; i < loop; i++) {
  1368. if (adapter->pci_mem_read(adapter,
  1369. off8 + (i << 3), &word[i], 8))
  1370. return -1;
  1371. }
  1372. }
  1373. switch (size) {
  1374. case 1:
  1375. tmpw = *((uint8_t *)data);
  1376. break;
  1377. case 2:
  1378. tmpw = *((uint16_t *)data);
  1379. break;
  1380. case 4:
  1381. tmpw = *((uint32_t *)data);
  1382. break;
  1383. case 8:
  1384. default:
  1385. tmpw = *((uint64_t *)data);
  1386. break;
  1387. }
  1388. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1389. word[0] |= tmpw << (off0 * 8);
  1390. if (loop == 2) {
  1391. word[1] &= ~(~0ULL << (sz[1] * 8));
  1392. word[1] |= tmpw >> (sz[0] * 8);
  1393. }
  1394. write_lock_irqsave(&adapter->adapter_lock, flags);
  1395. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1396. for (i = 0; i < loop; i++) {
  1397. writel((uint32_t)(off8 + (i << 3)),
  1398. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1399. writel(0,
  1400. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1401. writel(word[i] & 0xffffffff,
  1402. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1403. writel((word[i] >> 32) & 0xffffffff,
  1404. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1405. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1406. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1407. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1408. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1409. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1410. temp = readl(
  1411. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1412. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1413. break;
  1414. }
  1415. if (j >= MAX_CTL_CHECK) {
  1416. printk("%s: %s Fail to write through agent\n",
  1417. __func__, netxen_nic_driver_name);
  1418. ret = -1;
  1419. break;
  1420. }
  1421. }
  1422. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1423. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1424. return ret;
  1425. }
  1426. int
  1427. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1428. u64 off, void *data, int size)
  1429. {
  1430. unsigned long flags, mem_crb;
  1431. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1432. uint32_t temp;
  1433. uint64_t off8, val, word[2] = {0, 0};
  1434. /*
  1435. * If not MN, go check for MS or invalid.
  1436. */
  1437. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1438. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1439. off8 = off & 0xfffffff8;
  1440. off0[0] = off & 0x7;
  1441. off0[1] = 0;
  1442. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1443. sz[1] = size - sz[0];
  1444. loop = ((off0[0] + size - 1) >> 3) + 1;
  1445. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1446. write_lock_irqsave(&adapter->adapter_lock, flags);
  1447. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1448. for (i = 0; i < loop; i++) {
  1449. writel((uint32_t)(off8 + (i << 3)),
  1450. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1451. writel(0,
  1452. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1453. writel(MIU_TA_CTL_ENABLE,
  1454. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1455. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1456. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1457. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1458. temp = readl(
  1459. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1460. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1461. break;
  1462. }
  1463. if (j >= MAX_CTL_CHECK) {
  1464. printk(KERN_ERR "%s: %s Fail to read through agent\n",
  1465. __func__, netxen_nic_driver_name);
  1466. break;
  1467. }
  1468. start = off0[i] >> 2;
  1469. end = (off0[i] + sz[i] - 1) >> 2;
  1470. for (k = start; k <= end; k++) {
  1471. word[i] |= ((uint64_t) readl(
  1472. (void *)(mem_crb +
  1473. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1474. }
  1475. }
  1476. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1477. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1478. if (j >= MAX_CTL_CHECK)
  1479. return -1;
  1480. if (sz[0] == 8) {
  1481. val = word[0];
  1482. } else {
  1483. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1484. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1485. }
  1486. switch (size) {
  1487. case 1:
  1488. *(uint8_t *)data = val;
  1489. break;
  1490. case 2:
  1491. *(uint16_t *)data = val;
  1492. break;
  1493. case 4:
  1494. *(uint32_t *)data = val;
  1495. break;
  1496. case 8:
  1497. *(uint64_t *)data = val;
  1498. break;
  1499. }
  1500. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1501. return 0;
  1502. }
  1503. int
  1504. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1505. u64 off, void *data, int size)
  1506. {
  1507. int i, j, ret = 0, loop, sz[2], off0;
  1508. uint32_t temp;
  1509. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1510. /*
  1511. * If not MN, go check for MS or invalid.
  1512. */
  1513. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1514. mem_crb = NETXEN_CRB_QDR_NET;
  1515. else {
  1516. mem_crb = NETXEN_CRB_DDR_NET;
  1517. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1518. return netxen_nic_pci_mem_write_direct(adapter,
  1519. off, data, size);
  1520. }
  1521. off8 = off & 0xfffffff8;
  1522. off0 = off & 0x7;
  1523. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1524. sz[1] = size - sz[0];
  1525. loop = ((off0 + size - 1) >> 3) + 1;
  1526. if ((size != 8) || (off0 != 0)) {
  1527. for (i = 0; i < loop; i++) {
  1528. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1529. &word[i], 8))
  1530. return -1;
  1531. }
  1532. }
  1533. switch (size) {
  1534. case 1:
  1535. tmpw = *((uint8_t *)data);
  1536. break;
  1537. case 2:
  1538. tmpw = *((uint16_t *)data);
  1539. break;
  1540. case 4:
  1541. tmpw = *((uint32_t *)data);
  1542. break;
  1543. case 8:
  1544. default:
  1545. tmpw = *((uint64_t *)data);
  1546. break;
  1547. }
  1548. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1549. word[0] |= tmpw << (off0 * 8);
  1550. if (loop == 2) {
  1551. word[1] &= ~(~0ULL << (sz[1] * 8));
  1552. word[1] |= tmpw >> (sz[0] * 8);
  1553. }
  1554. /*
  1555. * don't lock here - write_wx gets the lock if each time
  1556. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1557. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1558. */
  1559. for (i = 0; i < loop; i++) {
  1560. temp = off8 + (i << 3);
  1561. adapter->hw_write_wx(adapter,
  1562. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1563. temp = 0;
  1564. adapter->hw_write_wx(adapter,
  1565. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1566. temp = word[i] & 0xffffffff;
  1567. adapter->hw_write_wx(adapter,
  1568. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1569. temp = (word[i] >> 32) & 0xffffffff;
  1570. adapter->hw_write_wx(adapter,
  1571. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1572. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1573. adapter->hw_write_wx(adapter,
  1574. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1575. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1576. adapter->hw_write_wx(adapter,
  1577. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1578. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1579. adapter->hw_read_wx(adapter,
  1580. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1581. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1582. break;
  1583. }
  1584. if (j >= MAX_CTL_CHECK) {
  1585. printk(KERN_ERR "%s: Fail to write through agent\n",
  1586. netxen_nic_driver_name);
  1587. ret = -1;
  1588. break;
  1589. }
  1590. }
  1591. /*
  1592. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1593. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1594. */
  1595. return ret;
  1596. }
  1597. int
  1598. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1599. u64 off, void *data, int size)
  1600. {
  1601. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1602. uint32_t temp;
  1603. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1604. /*
  1605. * If not MN, go check for MS or invalid.
  1606. */
  1607. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1608. mem_crb = NETXEN_CRB_QDR_NET;
  1609. else {
  1610. mem_crb = NETXEN_CRB_DDR_NET;
  1611. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1612. return netxen_nic_pci_mem_read_direct(adapter,
  1613. off, data, size);
  1614. }
  1615. off8 = off & 0xfffffff8;
  1616. off0[0] = off & 0x7;
  1617. off0[1] = 0;
  1618. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1619. sz[1] = size - sz[0];
  1620. loop = ((off0[0] + size - 1) >> 3) + 1;
  1621. /*
  1622. * don't lock here - write_wx gets the lock if each time
  1623. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1624. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1625. */
  1626. for (i = 0; i < loop; i++) {
  1627. temp = off8 + (i << 3);
  1628. adapter->hw_write_wx(adapter,
  1629. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1630. temp = 0;
  1631. adapter->hw_write_wx(adapter,
  1632. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1633. temp = MIU_TA_CTL_ENABLE;
  1634. adapter->hw_write_wx(adapter,
  1635. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1636. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1637. adapter->hw_write_wx(adapter,
  1638. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1639. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1640. adapter->hw_read_wx(adapter,
  1641. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1642. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1643. break;
  1644. }
  1645. if (j >= MAX_CTL_CHECK) {
  1646. printk(KERN_ERR "%s: Fail to read through agent\n",
  1647. netxen_nic_driver_name);
  1648. break;
  1649. }
  1650. start = off0[i] >> 2;
  1651. end = (off0[i] + sz[i] - 1) >> 2;
  1652. for (k = start; k <= end; k++) {
  1653. adapter->hw_read_wx(adapter,
  1654. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1655. word[i] |= ((uint64_t)temp << (32 * k));
  1656. }
  1657. }
  1658. /*
  1659. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1660. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1661. */
  1662. if (j >= MAX_CTL_CHECK)
  1663. return -1;
  1664. if (sz[0] == 8) {
  1665. val = word[0];
  1666. } else {
  1667. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1668. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1669. }
  1670. switch (size) {
  1671. case 1:
  1672. *(uint8_t *)data = val;
  1673. break;
  1674. case 2:
  1675. *(uint16_t *)data = val;
  1676. break;
  1677. case 4:
  1678. *(uint32_t *)data = val;
  1679. break;
  1680. case 8:
  1681. *(uint64_t *)data = val;
  1682. break;
  1683. }
  1684. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1685. return 0;
  1686. }
  1687. /*
  1688. * Note : only 32-bit writes!
  1689. */
  1690. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1691. u64 off, u32 data)
  1692. {
  1693. adapter->hw_write_wx(adapter, off, &data, 4);
  1694. return 0;
  1695. }
  1696. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1697. {
  1698. u32 temp;
  1699. adapter->hw_read_wx(adapter, off, &temp, 4);
  1700. return temp;
  1701. }
  1702. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1703. u64 off, u32 data)
  1704. {
  1705. adapter->hw_write_wx(adapter, off, &data, 4);
  1706. }
  1707. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1708. {
  1709. u32 temp;
  1710. adapter->hw_read_wx(adapter, off, &temp, 4);
  1711. return temp;
  1712. }
  1713. #if 0
  1714. int
  1715. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  1716. {
  1717. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  1718. printk(KERN_ERR "%s: erase pxe failed\n",
  1719. netxen_nic_driver_name);
  1720. return -1;
  1721. }
  1722. return 0;
  1723. }
  1724. #endif /* 0 */
  1725. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1726. {
  1727. int rv = 0;
  1728. int addr = NETXEN_BRDCFG_START;
  1729. struct netxen_board_info *boardinfo;
  1730. int index;
  1731. u32 *ptr32;
  1732. boardinfo = &adapter->ahw.boardcfg;
  1733. ptr32 = (u32 *) boardinfo;
  1734. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1735. index++) {
  1736. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1737. return -EIO;
  1738. }
  1739. ptr32++;
  1740. addr += sizeof(u32);
  1741. }
  1742. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1743. printk("%s: ERROR reading %s board config."
  1744. " Read %x, expected %x\n", netxen_nic_driver_name,
  1745. netxen_nic_driver_name,
  1746. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1747. rv = -1;
  1748. }
  1749. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1750. printk("%s: Unknown board config version."
  1751. " Read %x, expected %x\n", netxen_nic_driver_name,
  1752. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1753. rv = -1;
  1754. }
  1755. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  1756. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1757. case NETXEN_BRDTYPE_P2_SB35_4G:
  1758. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1759. break;
  1760. case NETXEN_BRDTYPE_P2_SB31_10G:
  1761. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1762. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1763. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1764. case NETXEN_BRDTYPE_P3_HMEZ:
  1765. case NETXEN_BRDTYPE_P3_XG_LOM:
  1766. case NETXEN_BRDTYPE_P3_10G_CX4:
  1767. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1768. case NETXEN_BRDTYPE_P3_IMEZ:
  1769. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1770. case NETXEN_BRDTYPE_P3_10G_XFP:
  1771. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1772. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1773. break;
  1774. case NETXEN_BRDTYPE_P1_BD:
  1775. case NETXEN_BRDTYPE_P1_SB:
  1776. case NETXEN_BRDTYPE_P1_SMAX:
  1777. case NETXEN_BRDTYPE_P1_SOCK:
  1778. case NETXEN_BRDTYPE_P3_REF_QG:
  1779. case NETXEN_BRDTYPE_P3_4_GB:
  1780. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1781. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1782. break;
  1783. default:
  1784. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1785. boardinfo->board_type);
  1786. break;
  1787. }
  1788. return rv;
  1789. }
  1790. /* NIU access sections */
  1791. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1792. {
  1793. netxen_nic_write_w0(adapter,
  1794. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1795. new_mtu);
  1796. return 0;
  1797. }
  1798. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1799. {
  1800. new_mtu += NETXEN_NIU_HDRSIZE + NETXEN_NIU_TLRSIZE;
  1801. if (adapter->physical_port == 0)
  1802. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1803. new_mtu);
  1804. else
  1805. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1806. new_mtu);
  1807. return 0;
  1808. }
  1809. void
  1810. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1811. unsigned long off, int data)
  1812. {
  1813. adapter->hw_write_wx(adapter, off, &data, 4);
  1814. }
  1815. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1816. {
  1817. __u32 status;
  1818. __u32 autoneg;
  1819. __u32 mode;
  1820. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  1821. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  1822. if (adapter->phy_read
  1823. && adapter->
  1824. phy_read(adapter,
  1825. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1826. &status) == 0) {
  1827. if (netxen_get_phy_link(status)) {
  1828. switch (netxen_get_phy_speed(status)) {
  1829. case 0:
  1830. adapter->link_speed = SPEED_10;
  1831. break;
  1832. case 1:
  1833. adapter->link_speed = SPEED_100;
  1834. break;
  1835. case 2:
  1836. adapter->link_speed = SPEED_1000;
  1837. break;
  1838. default:
  1839. adapter->link_speed = -1;
  1840. break;
  1841. }
  1842. switch (netxen_get_phy_duplex(status)) {
  1843. case 0:
  1844. adapter->link_duplex = DUPLEX_HALF;
  1845. break;
  1846. case 1:
  1847. adapter->link_duplex = DUPLEX_FULL;
  1848. break;
  1849. default:
  1850. adapter->link_duplex = -1;
  1851. break;
  1852. }
  1853. if (adapter->phy_read
  1854. && adapter->
  1855. phy_read(adapter,
  1856. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1857. &autoneg) != 0)
  1858. adapter->link_autoneg = autoneg;
  1859. } else
  1860. goto link_down;
  1861. } else {
  1862. link_down:
  1863. adapter->link_speed = -1;
  1864. adapter->link_duplex = -1;
  1865. }
  1866. }
  1867. }
  1868. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1869. {
  1870. u32 fw_major = 0;
  1871. u32 fw_minor = 0;
  1872. u32 fw_build = 0;
  1873. char brd_name[NETXEN_MAX_SHORT_NAME];
  1874. char serial_num[32];
  1875. int i, addr;
  1876. __le32 *ptr32;
  1877. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1878. adapter->driver_mismatch = 0;
  1879. ptr32 = (u32 *)&serial_num;
  1880. addr = NETXEN_USER_START +
  1881. offsetof(struct netxen_new_user_info, serial_num);
  1882. for (i = 0; i < 8; i++) {
  1883. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1884. printk("%s: ERROR reading %s board userarea.\n",
  1885. netxen_nic_driver_name,
  1886. netxen_nic_driver_name);
  1887. adapter->driver_mismatch = 1;
  1888. return;
  1889. }
  1890. ptr32++;
  1891. addr += sizeof(u32);
  1892. }
  1893. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1894. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1895. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1896. adapter->fw_major = fw_major;
  1897. if (adapter->portnum == 0) {
  1898. get_brd_name_by_type(board_info->board_type, brd_name);
  1899. printk("NetXen %s Board S/N %s Chip id 0x%x\n",
  1900. brd_name, serial_num, board_info->chip_id);
  1901. printk("NetXen Firmware version %d.%d.%d\n", fw_major,
  1902. fw_minor, fw_build);
  1903. }
  1904. if (fw_major != _NETXEN_NIC_LINUX_MAJOR) {
  1905. adapter->driver_mismatch = 1;
  1906. }
  1907. if (fw_minor != _NETXEN_NIC_LINUX_MINOR &&
  1908. fw_minor != (_NETXEN_NIC_LINUX_MINOR + 1)) {
  1909. adapter->driver_mismatch = 1;
  1910. }
  1911. if (adapter->driver_mismatch) {
  1912. printk(KERN_ERR "%s: driver and firmware version mismatch\n",
  1913. adapter->netdev->name);
  1914. return;
  1915. }
  1916. }