lpfc_hw4.h 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_be32(name, ptr) \
  44. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get_le32(name, ptr) \
  46. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  47. #define bf_get(name, ptr) \
  48. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  49. #define bf_set_le32(name, ptr, value) \
  50. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  51. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  52. ~(name##_MASK << name##_SHIFT)))))
  53. #define bf_set(name, ptr, value) \
  54. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  55. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  56. struct dma_address {
  57. uint32_t addr_lo;
  58. uint32_t addr_hi;
  59. };
  60. struct lpfc_sli_intf {
  61. uint32_t word0;
  62. #define lpfc_sli_intf_valid_SHIFT 29
  63. #define lpfc_sli_intf_valid_MASK 0x00000007
  64. #define lpfc_sli_intf_valid_WORD word0
  65. #define LPFC_SLI_INTF_VALID 6
  66. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  67. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  68. #define lpfc_sli_intf_sli_hint2_WORD word0
  69. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  70. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  71. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  72. #define lpfc_sli_intf_sli_hint1_WORD word0
  73. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  74. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  75. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  76. #define lpfc_sli_intf_if_type_SHIFT 12
  77. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  78. #define lpfc_sli_intf_if_type_WORD word0
  79. #define LPFC_SLI_INTF_IF_TYPE_0 0
  80. #define LPFC_SLI_INTF_IF_TYPE_1 1
  81. #define LPFC_SLI_INTF_IF_TYPE_2 2
  82. #define lpfc_sli_intf_sli_family_SHIFT 8
  83. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  84. #define lpfc_sli_intf_sli_family_WORD word0
  85. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  86. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  87. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  88. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  89. #define lpfc_sli_intf_slirev_SHIFT 4
  90. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  91. #define lpfc_sli_intf_slirev_WORD word0
  92. #define LPFC_SLI_INTF_REV_SLI3 3
  93. #define LPFC_SLI_INTF_REV_SLI4 4
  94. #define lpfc_sli_intf_func_type_SHIFT 0
  95. #define lpfc_sli_intf_func_type_MASK 0x00000001
  96. #define lpfc_sli_intf_func_type_WORD word0
  97. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  98. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  99. };
  100. #define LPFC_SLI4_MBX_EMBED true
  101. #define LPFC_SLI4_MBX_NEMBED false
  102. #define LPFC_SLI4_MB_WORD_COUNT 64
  103. #define LPFC_MAX_MQ_PAGE 8
  104. #define LPFC_MAX_WQ_PAGE 8
  105. #define LPFC_MAX_CQ_PAGE 4
  106. #define LPFC_MAX_EQ_PAGE 8
  107. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  108. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  109. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  110. /* Define SLI4 Alignment requirements. */
  111. #define LPFC_ALIGN_16_BYTE 16
  112. #define LPFC_ALIGN_64_BYTE 64
  113. /* Define SLI4 specific definitions. */
  114. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  115. #define LPFC_MBX_CMD_HDR_LENGTH 16
  116. #define LPFC_MBX_ERROR_RANGE 0x4000
  117. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  118. #define LPFC_BMBX_BIT1_ADDR_LO 0
  119. #define LPFC_RPI_HDR_COUNT 64
  120. #define LPFC_HDR_TEMPLATE_SIZE 4096
  121. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  122. #define LPFC_FCF_RECORD_WD_CNT 132
  123. #define LPFC_ENTIRE_FCF_DATABASE 0
  124. #define LPFC_DFLT_FCF_INDEX 0
  125. /* Virtual function numbers */
  126. #define LPFC_VF0 0
  127. #define LPFC_VF1 1
  128. #define LPFC_VF2 2
  129. #define LPFC_VF3 3
  130. #define LPFC_VF4 4
  131. #define LPFC_VF5 5
  132. #define LPFC_VF6 6
  133. #define LPFC_VF7 7
  134. #define LPFC_VF8 8
  135. #define LPFC_VF9 9
  136. #define LPFC_VF10 10
  137. #define LPFC_VF11 11
  138. #define LPFC_VF12 12
  139. #define LPFC_VF13 13
  140. #define LPFC_VF14 14
  141. #define LPFC_VF15 15
  142. #define LPFC_VF16 16
  143. #define LPFC_VF17 17
  144. #define LPFC_VF18 18
  145. #define LPFC_VF19 19
  146. #define LPFC_VF20 20
  147. #define LPFC_VF21 21
  148. #define LPFC_VF22 22
  149. #define LPFC_VF23 23
  150. #define LPFC_VF24 24
  151. #define LPFC_VF25 25
  152. #define LPFC_VF26 26
  153. #define LPFC_VF27 27
  154. #define LPFC_VF28 28
  155. #define LPFC_VF29 29
  156. #define LPFC_VF30 30
  157. #define LPFC_VF31 31
  158. /* PCI function numbers */
  159. #define LPFC_PCI_FUNC0 0
  160. #define LPFC_PCI_FUNC1 1
  161. #define LPFC_PCI_FUNC2 2
  162. #define LPFC_PCI_FUNC3 3
  163. #define LPFC_PCI_FUNC4 4
  164. /* SLI4 interface type-2 PDEV_CTL register */
  165. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  166. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  167. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  168. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  169. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  170. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  171. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  172. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  173. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  174. /* Active interrupt test count */
  175. #define LPFC_ACT_INTR_CNT 4
  176. /* Delay Multiplier constant */
  177. #define LPFC_DMULT_CONST 651042
  178. #define LPFC_MIM_IMAX 636
  179. #define LPFC_FP_DEF_IMAX 10000
  180. #define LPFC_SP_DEF_IMAX 10000
  181. /* PORT_CAPABILITIES constants. */
  182. #define LPFC_MAX_SUPPORTED_PAGES 8
  183. struct ulp_bde64 {
  184. union ULP_BDE_TUS {
  185. uint32_t w;
  186. struct {
  187. #ifdef __BIG_ENDIAN_BITFIELD
  188. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  189. VALUE !! */
  190. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  191. #else /* __LITTLE_ENDIAN_BITFIELD */
  192. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  193. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  194. VALUE !! */
  195. #endif
  196. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  197. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  198. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  199. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  200. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  201. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  202. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  203. } f;
  204. } tus;
  205. uint32_t addrLow;
  206. uint32_t addrHigh;
  207. };
  208. struct lpfc_sli4_flags {
  209. uint32_t word0;
  210. #define lpfc_idx_rsrc_rdy_SHIFT 0
  211. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  212. #define lpfc_idx_rsrc_rdy_WORD word0
  213. #define LPFC_IDX_RSRC_RDY 1
  214. #define lpfc_xri_rsrc_rdy_SHIFT 1
  215. #define lpfc_xri_rsrc_rdy_MASK 0x00000001
  216. #define lpfc_xri_rsrc_rdy_WORD word0
  217. #define LPFC_XRI_RSRC_RDY 1
  218. #define lpfc_rpi_rsrc_rdy_SHIFT 2
  219. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  220. #define lpfc_rpi_rsrc_rdy_WORD word0
  221. #define LPFC_RPI_RSRC_RDY 1
  222. #define lpfc_vpi_rsrc_rdy_SHIFT 3
  223. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  224. #define lpfc_vpi_rsrc_rdy_WORD word0
  225. #define LPFC_VPI_RSRC_RDY 1
  226. #define lpfc_vfi_rsrc_rdy_SHIFT 4
  227. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  228. #define lpfc_vfi_rsrc_rdy_WORD word0
  229. #define LPFC_VFI_RSRC_RDY 1
  230. };
  231. struct sli4_bls_rsp {
  232. uint32_t word0_rsvd; /* Word0 must be reserved */
  233. uint32_t word1;
  234. #define lpfc_abts_orig_SHIFT 0
  235. #define lpfc_abts_orig_MASK 0x00000001
  236. #define lpfc_abts_orig_WORD word1
  237. #define LPFC_ABTS_UNSOL_RSP 1
  238. #define LPFC_ABTS_UNSOL_INT 0
  239. uint32_t word2;
  240. #define lpfc_abts_rxid_SHIFT 0
  241. #define lpfc_abts_rxid_MASK 0x0000FFFF
  242. #define lpfc_abts_rxid_WORD word2
  243. #define lpfc_abts_oxid_SHIFT 16
  244. #define lpfc_abts_oxid_MASK 0x0000FFFF
  245. #define lpfc_abts_oxid_WORD word2
  246. uint32_t word3;
  247. #define lpfc_vndr_code_SHIFT 0
  248. #define lpfc_vndr_code_MASK 0x000000FF
  249. #define lpfc_vndr_code_WORD word3
  250. #define lpfc_rsn_expln_SHIFT 8
  251. #define lpfc_rsn_expln_MASK 0x000000FF
  252. #define lpfc_rsn_expln_WORD word3
  253. #define lpfc_rsn_code_SHIFT 16
  254. #define lpfc_rsn_code_MASK 0x000000FF
  255. #define lpfc_rsn_code_WORD word3
  256. uint32_t word4;
  257. uint32_t word5_rsvd; /* Word5 must be reserved */
  258. };
  259. /* event queue entry structure */
  260. struct lpfc_eqe {
  261. uint32_t word0;
  262. #define lpfc_eqe_resource_id_SHIFT 16
  263. #define lpfc_eqe_resource_id_MASK 0x000000FF
  264. #define lpfc_eqe_resource_id_WORD word0
  265. #define lpfc_eqe_minor_code_SHIFT 4
  266. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  267. #define lpfc_eqe_minor_code_WORD word0
  268. #define lpfc_eqe_major_code_SHIFT 1
  269. #define lpfc_eqe_major_code_MASK 0x00000007
  270. #define lpfc_eqe_major_code_WORD word0
  271. #define lpfc_eqe_valid_SHIFT 0
  272. #define lpfc_eqe_valid_MASK 0x00000001
  273. #define lpfc_eqe_valid_WORD word0
  274. };
  275. /* completion queue entry structure (common fields for all cqe types) */
  276. struct lpfc_cqe {
  277. uint32_t reserved0;
  278. uint32_t reserved1;
  279. uint32_t reserved2;
  280. uint32_t word3;
  281. #define lpfc_cqe_valid_SHIFT 31
  282. #define lpfc_cqe_valid_MASK 0x00000001
  283. #define lpfc_cqe_valid_WORD word3
  284. #define lpfc_cqe_code_SHIFT 16
  285. #define lpfc_cqe_code_MASK 0x000000FF
  286. #define lpfc_cqe_code_WORD word3
  287. };
  288. /* Completion Queue Entry Status Codes */
  289. #define CQE_STATUS_SUCCESS 0x0
  290. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  291. #define CQE_STATUS_REMOTE_STOP 0x2
  292. #define CQE_STATUS_LOCAL_REJECT 0x3
  293. #define CQE_STATUS_NPORT_RJT 0x4
  294. #define CQE_STATUS_FABRIC_RJT 0x5
  295. #define CQE_STATUS_NPORT_BSY 0x6
  296. #define CQE_STATUS_FABRIC_BSY 0x7
  297. #define CQE_STATUS_INTERMED_RSP 0x8
  298. #define CQE_STATUS_LS_RJT 0x9
  299. #define CQE_STATUS_CMD_REJECT 0xb
  300. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  301. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  302. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  303. #define CQE_HW_STATUS_NO_ERR 0x0
  304. #define CQE_HW_STATUS_UNDERRUN 0x1
  305. #define CQE_HW_STATUS_OVERRUN 0x2
  306. /* Completion Queue Entry Codes */
  307. #define CQE_CODE_COMPL_WQE 0x1
  308. #define CQE_CODE_RELEASE_WQE 0x2
  309. #define CQE_CODE_RECEIVE 0x4
  310. #define CQE_CODE_XRI_ABORTED 0x5
  311. #define CQE_CODE_RECEIVE_V1 0x9
  312. /* completion queue entry for wqe completions */
  313. struct lpfc_wcqe_complete {
  314. uint32_t word0;
  315. #define lpfc_wcqe_c_request_tag_SHIFT 16
  316. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  317. #define lpfc_wcqe_c_request_tag_WORD word0
  318. #define lpfc_wcqe_c_status_SHIFT 8
  319. #define lpfc_wcqe_c_status_MASK 0x000000FF
  320. #define lpfc_wcqe_c_status_WORD word0
  321. #define lpfc_wcqe_c_hw_status_SHIFT 0
  322. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  323. #define lpfc_wcqe_c_hw_status_WORD word0
  324. uint32_t total_data_placed;
  325. uint32_t parameter;
  326. uint32_t word3;
  327. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  328. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  329. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  330. #define lpfc_wcqe_c_xb_SHIFT 28
  331. #define lpfc_wcqe_c_xb_MASK 0x00000001
  332. #define lpfc_wcqe_c_xb_WORD word3
  333. #define lpfc_wcqe_c_pv_SHIFT 27
  334. #define lpfc_wcqe_c_pv_MASK 0x00000001
  335. #define lpfc_wcqe_c_pv_WORD word3
  336. #define lpfc_wcqe_c_priority_SHIFT 24
  337. #define lpfc_wcqe_c_priority_MASK 0x00000007
  338. #define lpfc_wcqe_c_priority_WORD word3
  339. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  340. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  341. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  342. };
  343. /* completion queue entry for wqe release */
  344. struct lpfc_wcqe_release {
  345. uint32_t reserved0;
  346. uint32_t reserved1;
  347. uint32_t word2;
  348. #define lpfc_wcqe_r_wq_id_SHIFT 16
  349. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  350. #define lpfc_wcqe_r_wq_id_WORD word2
  351. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  352. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  353. #define lpfc_wcqe_r_wqe_index_WORD word2
  354. uint32_t word3;
  355. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  356. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  357. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  358. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  359. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  360. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  361. };
  362. struct sli4_wcqe_xri_aborted {
  363. uint32_t word0;
  364. #define lpfc_wcqe_xa_status_SHIFT 8
  365. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  366. #define lpfc_wcqe_xa_status_WORD word0
  367. uint32_t parameter;
  368. uint32_t word2;
  369. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  370. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  371. #define lpfc_wcqe_xa_remote_xid_WORD word2
  372. #define lpfc_wcqe_xa_xri_SHIFT 0
  373. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  374. #define lpfc_wcqe_xa_xri_WORD word2
  375. uint32_t word3;
  376. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  377. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  378. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  379. #define lpfc_wcqe_xa_ia_SHIFT 30
  380. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  381. #define lpfc_wcqe_xa_ia_WORD word3
  382. #define CQE_XRI_ABORTED_IA_REMOTE 0
  383. #define CQE_XRI_ABORTED_IA_LOCAL 1
  384. #define lpfc_wcqe_xa_br_SHIFT 29
  385. #define lpfc_wcqe_xa_br_MASK 0x00000001
  386. #define lpfc_wcqe_xa_br_WORD word3
  387. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  388. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  389. #define lpfc_wcqe_xa_eo_SHIFT 28
  390. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  391. #define lpfc_wcqe_xa_eo_WORD word3
  392. #define CQE_XRI_ABORTED_EO_REMOTE 0
  393. #define CQE_XRI_ABORTED_EO_LOCAL 1
  394. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  395. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  396. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  397. };
  398. /* completion queue entry structure for rqe completion */
  399. struct lpfc_rcqe {
  400. uint32_t word0;
  401. #define lpfc_rcqe_bindex_SHIFT 16
  402. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  403. #define lpfc_rcqe_bindex_WORD word0
  404. #define lpfc_rcqe_status_SHIFT 8
  405. #define lpfc_rcqe_status_MASK 0x000000FF
  406. #define lpfc_rcqe_status_WORD word0
  407. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  408. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  409. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  410. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  411. uint32_t word1;
  412. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  413. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  414. #define lpfc_rcqe_fcf_id_v1_WORD word1
  415. uint32_t word2;
  416. #define lpfc_rcqe_length_SHIFT 16
  417. #define lpfc_rcqe_length_MASK 0x0000FFFF
  418. #define lpfc_rcqe_length_WORD word2
  419. #define lpfc_rcqe_rq_id_SHIFT 6
  420. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  421. #define lpfc_rcqe_rq_id_WORD word2
  422. #define lpfc_rcqe_fcf_id_SHIFT 0
  423. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  424. #define lpfc_rcqe_fcf_id_WORD word2
  425. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  426. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  427. #define lpfc_rcqe_rq_id_v1_WORD word2
  428. uint32_t word3;
  429. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  430. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  431. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  432. #define lpfc_rcqe_port_SHIFT 30
  433. #define lpfc_rcqe_port_MASK 0x00000001
  434. #define lpfc_rcqe_port_WORD word3
  435. #define lpfc_rcqe_hdr_length_SHIFT 24
  436. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  437. #define lpfc_rcqe_hdr_length_WORD word3
  438. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  439. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  440. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  441. #define lpfc_rcqe_eof_SHIFT 8
  442. #define lpfc_rcqe_eof_MASK 0x000000FF
  443. #define lpfc_rcqe_eof_WORD word3
  444. #define FCOE_EOFn 0x41
  445. #define FCOE_EOFt 0x42
  446. #define FCOE_EOFni 0x49
  447. #define FCOE_EOFa 0x50
  448. #define lpfc_rcqe_sof_SHIFT 0
  449. #define lpfc_rcqe_sof_MASK 0x000000FF
  450. #define lpfc_rcqe_sof_WORD word3
  451. #define FCOE_SOFi2 0x2d
  452. #define FCOE_SOFi3 0x2e
  453. #define FCOE_SOFn2 0x35
  454. #define FCOE_SOFn3 0x36
  455. };
  456. struct lpfc_rqe {
  457. uint32_t address_hi;
  458. uint32_t address_lo;
  459. };
  460. /* buffer descriptors */
  461. struct lpfc_bde4 {
  462. uint32_t addr_hi;
  463. uint32_t addr_lo;
  464. uint32_t word2;
  465. #define lpfc_bde4_last_SHIFT 31
  466. #define lpfc_bde4_last_MASK 0x00000001
  467. #define lpfc_bde4_last_WORD word2
  468. #define lpfc_bde4_sge_offset_SHIFT 0
  469. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  470. #define lpfc_bde4_sge_offset_WORD word2
  471. uint32_t word3;
  472. #define lpfc_bde4_length_SHIFT 0
  473. #define lpfc_bde4_length_MASK 0x000000FF
  474. #define lpfc_bde4_length_WORD word3
  475. };
  476. struct lpfc_register {
  477. uint32_t word0;
  478. };
  479. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  480. #define LPFC_UERR_STATUS_HI 0x00A4
  481. #define LPFC_UERR_STATUS_LO 0x00A0
  482. #define LPFC_UE_MASK_HI 0x00AC
  483. #define LPFC_UE_MASK_LO 0x00A8
  484. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  485. #define LPFC_SLI_INTF 0x0058
  486. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  487. #define lpfc_port_smphr_perr_SHIFT 31
  488. #define lpfc_port_smphr_perr_MASK 0x1
  489. #define lpfc_port_smphr_perr_WORD word0
  490. #define lpfc_port_smphr_sfi_SHIFT 30
  491. #define lpfc_port_smphr_sfi_MASK 0x1
  492. #define lpfc_port_smphr_sfi_WORD word0
  493. #define lpfc_port_smphr_nip_SHIFT 29
  494. #define lpfc_port_smphr_nip_MASK 0x1
  495. #define lpfc_port_smphr_nip_WORD word0
  496. #define lpfc_port_smphr_ipc_SHIFT 28
  497. #define lpfc_port_smphr_ipc_MASK 0x1
  498. #define lpfc_port_smphr_ipc_WORD word0
  499. #define lpfc_port_smphr_scr1_SHIFT 27
  500. #define lpfc_port_smphr_scr1_MASK 0x1
  501. #define lpfc_port_smphr_scr1_WORD word0
  502. #define lpfc_port_smphr_scr2_SHIFT 26
  503. #define lpfc_port_smphr_scr2_MASK 0x1
  504. #define lpfc_port_smphr_scr2_WORD word0
  505. #define lpfc_port_smphr_host_scratch_SHIFT 16
  506. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  507. #define lpfc_port_smphr_host_scratch_WORD word0
  508. #define lpfc_port_smphr_port_status_SHIFT 0
  509. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  510. #define lpfc_port_smphr_port_status_WORD word0
  511. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  512. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  513. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  514. #define LPFC_POST_STAGE_BE_RESET 0x0003
  515. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  516. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  517. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  518. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  519. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  520. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  521. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  522. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  523. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  524. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  525. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  526. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  527. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  528. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  529. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  530. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  531. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  532. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  533. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  534. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  535. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  536. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  537. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  538. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  539. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  540. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  541. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  542. #define LPFC_POST_STAGE_PORT_READY 0xC000
  543. #define LPFC_POST_STAGE_PORT_UE 0xF000
  544. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  545. #define lpfc_sliport_status_err_SHIFT 31
  546. #define lpfc_sliport_status_err_MASK 0x1
  547. #define lpfc_sliport_status_err_WORD word0
  548. #define lpfc_sliport_status_end_SHIFT 30
  549. #define lpfc_sliport_status_end_MASK 0x1
  550. #define lpfc_sliport_status_end_WORD word0
  551. #define lpfc_sliport_status_oti_SHIFT 29
  552. #define lpfc_sliport_status_oti_MASK 0x1
  553. #define lpfc_sliport_status_oti_WORD word0
  554. #define lpfc_sliport_status_rn_SHIFT 24
  555. #define lpfc_sliport_status_rn_MASK 0x1
  556. #define lpfc_sliport_status_rn_WORD word0
  557. #define lpfc_sliport_status_rdy_SHIFT 23
  558. #define lpfc_sliport_status_rdy_MASK 0x1
  559. #define lpfc_sliport_status_rdy_WORD word0
  560. #define MAX_IF_TYPE_2_RESETS 1000
  561. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  562. #define lpfc_sliport_ctrl_end_SHIFT 30
  563. #define lpfc_sliport_ctrl_end_MASK 0x1
  564. #define lpfc_sliport_ctrl_end_WORD word0
  565. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  566. #define LPFC_SLIPORT_BIG_ENDIAN 1
  567. #define lpfc_sliport_ctrl_ip_SHIFT 27
  568. #define lpfc_sliport_ctrl_ip_MASK 0x1
  569. #define lpfc_sliport_ctrl_ip_WORD word0
  570. #define LPFC_SLIPORT_INIT_PORT 1
  571. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  572. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  573. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  574. * reside in BAR 2.
  575. */
  576. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  577. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  578. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  579. #define LPFC_HST_ISR0 0x0C18
  580. #define LPFC_HST_ISR1 0x0C1C
  581. #define LPFC_HST_ISR2 0x0C20
  582. #define LPFC_HST_ISR3 0x0C24
  583. #define LPFC_HST_ISR4 0x0C28
  584. #define LPFC_HST_IMR0 0x0C48
  585. #define LPFC_HST_IMR1 0x0C4C
  586. #define LPFC_HST_IMR2 0x0C50
  587. #define LPFC_HST_IMR3 0x0C54
  588. #define LPFC_HST_IMR4 0x0C58
  589. #define LPFC_HST_ISCR0 0x0C78
  590. #define LPFC_HST_ISCR1 0x0C7C
  591. #define LPFC_HST_ISCR2 0x0C80
  592. #define LPFC_HST_ISCR3 0x0C84
  593. #define LPFC_HST_ISCR4 0x0C88
  594. #define LPFC_SLI4_INTR0 BIT0
  595. #define LPFC_SLI4_INTR1 BIT1
  596. #define LPFC_SLI4_INTR2 BIT2
  597. #define LPFC_SLI4_INTR3 BIT3
  598. #define LPFC_SLI4_INTR4 BIT4
  599. #define LPFC_SLI4_INTR5 BIT5
  600. #define LPFC_SLI4_INTR6 BIT6
  601. #define LPFC_SLI4_INTR7 BIT7
  602. #define LPFC_SLI4_INTR8 BIT8
  603. #define LPFC_SLI4_INTR9 BIT9
  604. #define LPFC_SLI4_INTR10 BIT10
  605. #define LPFC_SLI4_INTR11 BIT11
  606. #define LPFC_SLI4_INTR12 BIT12
  607. #define LPFC_SLI4_INTR13 BIT13
  608. #define LPFC_SLI4_INTR14 BIT14
  609. #define LPFC_SLI4_INTR15 BIT15
  610. #define LPFC_SLI4_INTR16 BIT16
  611. #define LPFC_SLI4_INTR17 BIT17
  612. #define LPFC_SLI4_INTR18 BIT18
  613. #define LPFC_SLI4_INTR19 BIT19
  614. #define LPFC_SLI4_INTR20 BIT20
  615. #define LPFC_SLI4_INTR21 BIT21
  616. #define LPFC_SLI4_INTR22 BIT22
  617. #define LPFC_SLI4_INTR23 BIT23
  618. #define LPFC_SLI4_INTR24 BIT24
  619. #define LPFC_SLI4_INTR25 BIT25
  620. #define LPFC_SLI4_INTR26 BIT26
  621. #define LPFC_SLI4_INTR27 BIT27
  622. #define LPFC_SLI4_INTR28 BIT28
  623. #define LPFC_SLI4_INTR29 BIT29
  624. #define LPFC_SLI4_INTR30 BIT30
  625. #define LPFC_SLI4_INTR31 BIT31
  626. /*
  627. * The Doorbell registers defined here exist in different BAR
  628. * register sets depending on the UCNA Port's reported if_type
  629. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  630. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  631. * BAR0. The offsets are the same so the driver must account for
  632. * any base address difference.
  633. */
  634. #define LPFC_RQ_DOORBELL 0x00A0
  635. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  636. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  637. #define lpfc_rq_doorbell_num_posted_WORD word0
  638. #define lpfc_rq_doorbell_id_SHIFT 0
  639. #define lpfc_rq_doorbell_id_MASK 0xFFFF
  640. #define lpfc_rq_doorbell_id_WORD word0
  641. #define LPFC_WQ_DOORBELL 0x0040
  642. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  643. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  644. #define lpfc_wq_doorbell_num_posted_WORD word0
  645. #define lpfc_wq_doorbell_index_SHIFT 16
  646. #define lpfc_wq_doorbell_index_MASK 0x00FF
  647. #define lpfc_wq_doorbell_index_WORD word0
  648. #define lpfc_wq_doorbell_id_SHIFT 0
  649. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  650. #define lpfc_wq_doorbell_id_WORD word0
  651. #define LPFC_EQCQ_DOORBELL 0x0120
  652. #define lpfc_eqcq_doorbell_se_SHIFT 31
  653. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  654. #define lpfc_eqcq_doorbell_se_WORD word0
  655. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  656. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  657. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  658. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  659. #define lpfc_eqcq_doorbell_arm_WORD word0
  660. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  661. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  662. #define lpfc_eqcq_doorbell_num_released_WORD word0
  663. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  664. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  665. #define lpfc_eqcq_doorbell_qt_WORD word0
  666. #define LPFC_QUEUE_TYPE_COMPLETION 0
  667. #define LPFC_QUEUE_TYPE_EVENT 1
  668. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  669. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  670. #define lpfc_eqcq_doorbell_eqci_WORD word0
  671. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  672. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  673. #define lpfc_eqcq_doorbell_cqid_WORD word0
  674. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  675. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  676. #define lpfc_eqcq_doorbell_eqid_WORD word0
  677. #define LPFC_BMBX 0x0160
  678. #define lpfc_bmbx_addr_SHIFT 2
  679. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  680. #define lpfc_bmbx_addr_WORD word0
  681. #define lpfc_bmbx_hi_SHIFT 1
  682. #define lpfc_bmbx_hi_MASK 0x0001
  683. #define lpfc_bmbx_hi_WORD word0
  684. #define lpfc_bmbx_rdy_SHIFT 0
  685. #define lpfc_bmbx_rdy_MASK 0x0001
  686. #define lpfc_bmbx_rdy_WORD word0
  687. #define LPFC_MQ_DOORBELL 0x0140
  688. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  689. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  690. #define lpfc_mq_doorbell_num_posted_WORD word0
  691. #define lpfc_mq_doorbell_id_SHIFT 0
  692. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  693. #define lpfc_mq_doorbell_id_WORD word0
  694. struct lpfc_sli4_cfg_mhdr {
  695. uint32_t word1;
  696. #define lpfc_mbox_hdr_emb_SHIFT 0
  697. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  698. #define lpfc_mbox_hdr_emb_WORD word1
  699. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  700. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  701. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  702. uint32_t payload_length;
  703. uint32_t tag_lo;
  704. uint32_t tag_hi;
  705. uint32_t reserved5;
  706. };
  707. union lpfc_sli4_cfg_shdr {
  708. struct {
  709. uint32_t word6;
  710. #define lpfc_mbox_hdr_opcode_SHIFT 0
  711. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  712. #define lpfc_mbox_hdr_opcode_WORD word6
  713. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  714. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  715. #define lpfc_mbox_hdr_subsystem_WORD word6
  716. #define lpfc_mbox_hdr_port_number_SHIFT 16
  717. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  718. #define lpfc_mbox_hdr_port_number_WORD word6
  719. #define lpfc_mbox_hdr_domain_SHIFT 24
  720. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  721. #define lpfc_mbox_hdr_domain_WORD word6
  722. uint32_t timeout;
  723. uint32_t request_length;
  724. uint32_t word9;
  725. #define lpfc_mbox_hdr_version_SHIFT 0
  726. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  727. #define lpfc_mbox_hdr_version_WORD word9
  728. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  729. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  730. #define lpfc_mbox_hdr_pf_num_WORD word9
  731. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  732. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  733. #define lpfc_mbox_hdr_vh_num_WORD word9
  734. #define LPFC_Q_CREATE_VERSION_2 2
  735. #define LPFC_Q_CREATE_VERSION_1 1
  736. #define LPFC_Q_CREATE_VERSION_0 0
  737. #define LPFC_OPCODE_VERSION_0 0
  738. #define LPFC_OPCODE_VERSION_1 1
  739. } request;
  740. struct {
  741. uint32_t word6;
  742. #define lpfc_mbox_hdr_opcode_SHIFT 0
  743. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  744. #define lpfc_mbox_hdr_opcode_WORD word6
  745. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  746. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  747. #define lpfc_mbox_hdr_subsystem_WORD word6
  748. #define lpfc_mbox_hdr_domain_SHIFT 24
  749. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  750. #define lpfc_mbox_hdr_domain_WORD word6
  751. uint32_t word7;
  752. #define lpfc_mbox_hdr_status_SHIFT 0
  753. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  754. #define lpfc_mbox_hdr_status_WORD word7
  755. #define lpfc_mbox_hdr_add_status_SHIFT 8
  756. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  757. #define lpfc_mbox_hdr_add_status_WORD word7
  758. uint32_t response_length;
  759. uint32_t actual_response_length;
  760. } response;
  761. };
  762. /* Mailbox Header structures.
  763. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  764. * calls deployed for BE-based ports.
  765. *
  766. * struct sli4_mbox_header is defined for second generation SLI4
  767. * ports that don't deploy the SLI4_CFG mechanism.
  768. */
  769. struct mbox_header {
  770. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  771. union lpfc_sli4_cfg_shdr cfg_shdr;
  772. };
  773. #define LPFC_EXTENT_LOCAL 0
  774. #define LPFC_TIMEOUT_DEFAULT 0
  775. #define LPFC_EXTENT_VERSION_DEFAULT 0
  776. /* Subsystem Definitions */
  777. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  778. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  779. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  780. /* Device Specific Definitions */
  781. /* The HOST ENDIAN defines are in Big Endian format. */
  782. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  783. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  784. /* Common Opcodes */
  785. #define LPFC_MBOX_OPCODE_NA 0x00
  786. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  787. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  788. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  789. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  790. #define LPFC_MBOX_OPCODE_NOP 0x21
  791. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  792. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  793. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  794. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  795. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  796. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  797. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  798. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  799. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  800. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  801. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  802. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  803. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  804. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  805. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  806. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  807. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  808. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  809. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  810. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  811. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  812. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  813. /* FCoE Opcodes */
  814. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  815. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  816. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  817. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  818. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  819. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  820. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  821. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  822. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  823. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  824. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  825. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  826. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  827. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  828. /* Mailbox command structures */
  829. struct eq_context {
  830. uint32_t word0;
  831. #define lpfc_eq_context_size_SHIFT 31
  832. #define lpfc_eq_context_size_MASK 0x00000001
  833. #define lpfc_eq_context_size_WORD word0
  834. #define LPFC_EQE_SIZE_4 0x0
  835. #define LPFC_EQE_SIZE_16 0x1
  836. #define lpfc_eq_context_valid_SHIFT 29
  837. #define lpfc_eq_context_valid_MASK 0x00000001
  838. #define lpfc_eq_context_valid_WORD word0
  839. uint32_t word1;
  840. #define lpfc_eq_context_count_SHIFT 26
  841. #define lpfc_eq_context_count_MASK 0x00000003
  842. #define lpfc_eq_context_count_WORD word1
  843. #define LPFC_EQ_CNT_256 0x0
  844. #define LPFC_EQ_CNT_512 0x1
  845. #define LPFC_EQ_CNT_1024 0x2
  846. #define LPFC_EQ_CNT_2048 0x3
  847. #define LPFC_EQ_CNT_4096 0x4
  848. uint32_t word2;
  849. #define lpfc_eq_context_delay_multi_SHIFT 13
  850. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  851. #define lpfc_eq_context_delay_multi_WORD word2
  852. uint32_t reserved3;
  853. };
  854. struct sgl_page_pairs {
  855. uint32_t sgl_pg0_addr_lo;
  856. uint32_t sgl_pg0_addr_hi;
  857. uint32_t sgl_pg1_addr_lo;
  858. uint32_t sgl_pg1_addr_hi;
  859. };
  860. struct lpfc_mbx_post_sgl_pages {
  861. struct mbox_header header;
  862. uint32_t word0;
  863. #define lpfc_post_sgl_pages_xri_SHIFT 0
  864. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  865. #define lpfc_post_sgl_pages_xri_WORD word0
  866. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  867. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  868. #define lpfc_post_sgl_pages_xricnt_WORD word0
  869. struct sgl_page_pairs sgl_pg_pairs[1];
  870. };
  871. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  872. struct lpfc_mbx_post_uembed_sgl_page1 {
  873. union lpfc_sli4_cfg_shdr cfg_shdr;
  874. uint32_t word0;
  875. struct sgl_page_pairs sgl_pg_pairs;
  876. };
  877. struct lpfc_mbx_sge {
  878. uint32_t pa_lo;
  879. uint32_t pa_hi;
  880. uint32_t length;
  881. };
  882. struct lpfc_mbx_nembed_cmd {
  883. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  884. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  885. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  886. };
  887. struct lpfc_mbx_nembed_sge_virt {
  888. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  889. };
  890. struct lpfc_mbx_eq_create {
  891. struct mbox_header header;
  892. union {
  893. struct {
  894. uint32_t word0;
  895. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  896. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  897. #define lpfc_mbx_eq_create_num_pages_WORD word0
  898. struct eq_context context;
  899. struct dma_address page[LPFC_MAX_EQ_PAGE];
  900. } request;
  901. struct {
  902. uint32_t word0;
  903. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  904. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  905. #define lpfc_mbx_eq_create_q_id_WORD word0
  906. } response;
  907. } u;
  908. };
  909. struct lpfc_mbx_eq_destroy {
  910. struct mbox_header header;
  911. union {
  912. struct {
  913. uint32_t word0;
  914. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  915. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  916. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  917. } request;
  918. struct {
  919. uint32_t word0;
  920. } response;
  921. } u;
  922. };
  923. struct lpfc_mbx_nop {
  924. struct mbox_header header;
  925. uint32_t context[2];
  926. };
  927. struct cq_context {
  928. uint32_t word0;
  929. #define lpfc_cq_context_event_SHIFT 31
  930. #define lpfc_cq_context_event_MASK 0x00000001
  931. #define lpfc_cq_context_event_WORD word0
  932. #define lpfc_cq_context_valid_SHIFT 29
  933. #define lpfc_cq_context_valid_MASK 0x00000001
  934. #define lpfc_cq_context_valid_WORD word0
  935. #define lpfc_cq_context_count_SHIFT 27
  936. #define lpfc_cq_context_count_MASK 0x00000003
  937. #define lpfc_cq_context_count_WORD word0
  938. #define LPFC_CQ_CNT_256 0x0
  939. #define LPFC_CQ_CNT_512 0x1
  940. #define LPFC_CQ_CNT_1024 0x2
  941. uint32_t word1;
  942. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  943. #define lpfc_cq_eq_id_MASK 0x000000FF
  944. #define lpfc_cq_eq_id_WORD word1
  945. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  946. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  947. #define lpfc_cq_eq_id_2_WORD word1
  948. uint32_t reserved0;
  949. uint32_t reserved1;
  950. };
  951. struct lpfc_mbx_cq_create {
  952. struct mbox_header header;
  953. union {
  954. struct {
  955. uint32_t word0;
  956. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  957. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  958. #define lpfc_mbx_cq_create_page_size_WORD word0
  959. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  960. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  961. #define lpfc_mbx_cq_create_num_pages_WORD word0
  962. struct cq_context context;
  963. struct dma_address page[LPFC_MAX_CQ_PAGE];
  964. } request;
  965. struct {
  966. uint32_t word0;
  967. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  968. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  969. #define lpfc_mbx_cq_create_q_id_WORD word0
  970. } response;
  971. } u;
  972. };
  973. struct lpfc_mbx_cq_destroy {
  974. struct mbox_header header;
  975. union {
  976. struct {
  977. uint32_t word0;
  978. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  979. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  980. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  981. } request;
  982. struct {
  983. uint32_t word0;
  984. } response;
  985. } u;
  986. };
  987. struct wq_context {
  988. uint32_t reserved0;
  989. uint32_t reserved1;
  990. uint32_t reserved2;
  991. uint32_t reserved3;
  992. };
  993. struct lpfc_mbx_wq_create {
  994. struct mbox_header header;
  995. union {
  996. struct { /* Version 0 Request */
  997. uint32_t word0;
  998. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  999. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  1000. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1001. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1002. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1003. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1004. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1005. } request;
  1006. struct { /* Version 1 Request */
  1007. uint32_t word0; /* Word 0 is the same as in v0 */
  1008. uint32_t word1;
  1009. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1010. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1011. #define lpfc_mbx_wq_create_page_size_WORD word1
  1012. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1013. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1014. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1015. #define LPFC_WQ_WQE_SIZE_64 0x5
  1016. #define LPFC_WQ_WQE_SIZE_128 0x6
  1017. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1018. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1019. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1020. uint32_t word2;
  1021. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1022. } request_1;
  1023. struct {
  1024. uint32_t word0;
  1025. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1026. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1027. #define lpfc_mbx_wq_create_q_id_WORD word0
  1028. } response;
  1029. } u;
  1030. };
  1031. struct lpfc_mbx_wq_destroy {
  1032. struct mbox_header header;
  1033. union {
  1034. struct {
  1035. uint32_t word0;
  1036. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1037. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1038. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1039. } request;
  1040. struct {
  1041. uint32_t word0;
  1042. } response;
  1043. } u;
  1044. };
  1045. #define LPFC_HDR_BUF_SIZE 128
  1046. #define LPFC_DATA_BUF_SIZE 2048
  1047. struct rq_context {
  1048. uint32_t word0;
  1049. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1050. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1051. #define lpfc_rq_context_rqe_count_WORD word0
  1052. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1053. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1054. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1055. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1056. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1057. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1058. #define lpfc_rq_context_rqe_count_1_WORD word0
  1059. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1060. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1061. #define lpfc_rq_context_rqe_size_WORD word0
  1062. #define LPFC_RQE_SIZE_8 2
  1063. #define LPFC_RQE_SIZE_16 3
  1064. #define LPFC_RQE_SIZE_32 4
  1065. #define LPFC_RQE_SIZE_64 5
  1066. #define LPFC_RQE_SIZE_128 6
  1067. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1068. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1069. #define lpfc_rq_context_page_size_WORD word0
  1070. uint32_t reserved1;
  1071. uint32_t word2;
  1072. #define lpfc_rq_context_cq_id_SHIFT 16
  1073. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1074. #define lpfc_rq_context_cq_id_WORD word2
  1075. #define lpfc_rq_context_buf_size_SHIFT 0
  1076. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1077. #define lpfc_rq_context_buf_size_WORD word2
  1078. uint32_t buffer_size; /* Version 1 Only */
  1079. };
  1080. struct lpfc_mbx_rq_create {
  1081. struct mbox_header header;
  1082. union {
  1083. struct {
  1084. uint32_t word0;
  1085. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1086. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1087. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1088. struct rq_context context;
  1089. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1090. } request;
  1091. struct {
  1092. uint32_t word0;
  1093. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1094. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1095. #define lpfc_mbx_rq_create_q_id_WORD word0
  1096. } response;
  1097. } u;
  1098. };
  1099. struct lpfc_mbx_rq_destroy {
  1100. struct mbox_header header;
  1101. union {
  1102. struct {
  1103. uint32_t word0;
  1104. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1105. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1106. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1107. } request;
  1108. struct {
  1109. uint32_t word0;
  1110. } response;
  1111. } u;
  1112. };
  1113. struct mq_context {
  1114. uint32_t word0;
  1115. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1116. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1117. #define lpfc_mq_context_cq_id_WORD word0
  1118. #define lpfc_mq_context_ring_size_SHIFT 16
  1119. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1120. #define lpfc_mq_context_ring_size_WORD word0
  1121. #define LPFC_MQ_RING_SIZE_16 0x5
  1122. #define LPFC_MQ_RING_SIZE_32 0x6
  1123. #define LPFC_MQ_RING_SIZE_64 0x7
  1124. #define LPFC_MQ_RING_SIZE_128 0x8
  1125. uint32_t word1;
  1126. #define lpfc_mq_context_valid_SHIFT 31
  1127. #define lpfc_mq_context_valid_MASK 0x00000001
  1128. #define lpfc_mq_context_valid_WORD word1
  1129. uint32_t reserved2;
  1130. uint32_t reserved3;
  1131. };
  1132. struct lpfc_mbx_mq_create {
  1133. struct mbox_header header;
  1134. union {
  1135. struct {
  1136. uint32_t word0;
  1137. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1138. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1139. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1140. struct mq_context context;
  1141. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1142. } request;
  1143. struct {
  1144. uint32_t word0;
  1145. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1146. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1147. #define lpfc_mbx_mq_create_q_id_WORD word0
  1148. } response;
  1149. } u;
  1150. };
  1151. struct lpfc_mbx_mq_create_ext {
  1152. struct mbox_header header;
  1153. union {
  1154. struct {
  1155. uint32_t word0;
  1156. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1157. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1158. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1159. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1160. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1161. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1162. uint32_t async_evt_bmap;
  1163. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1164. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1165. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1166. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1167. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1168. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1169. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1170. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1171. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1172. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1173. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1174. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1175. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1176. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1177. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1178. struct mq_context context;
  1179. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1180. } request;
  1181. struct {
  1182. uint32_t word0;
  1183. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1184. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1185. #define lpfc_mbx_mq_create_q_id_WORD word0
  1186. } response;
  1187. } u;
  1188. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1189. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1190. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1191. };
  1192. struct lpfc_mbx_mq_destroy {
  1193. struct mbox_header header;
  1194. union {
  1195. struct {
  1196. uint32_t word0;
  1197. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1198. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1199. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1200. } request;
  1201. struct {
  1202. uint32_t word0;
  1203. } response;
  1204. } u;
  1205. };
  1206. /* Start Gen 2 SLI4 Mailbox definitions: */
  1207. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1208. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1209. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1210. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1211. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1212. struct lpfc_mbx_get_rsrc_extent_info {
  1213. struct mbox_header header;
  1214. union {
  1215. struct {
  1216. uint32_t word4;
  1217. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1218. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1219. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1220. } req;
  1221. struct {
  1222. uint32_t word4;
  1223. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1224. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1225. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1226. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1227. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1228. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1229. } rsp;
  1230. } u;
  1231. };
  1232. struct lpfc_id_range {
  1233. uint32_t word5;
  1234. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1235. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1236. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1237. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1238. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1239. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1240. };
  1241. struct lpfc_mbx_set_link_diag_state {
  1242. struct mbox_header header;
  1243. union {
  1244. struct {
  1245. uint32_t word0;
  1246. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1247. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1248. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1249. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1250. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1251. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1252. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1253. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1254. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1255. } req;
  1256. struct {
  1257. uint32_t word0;
  1258. } rsp;
  1259. } u;
  1260. };
  1261. struct lpfc_mbx_set_link_diag_loopback {
  1262. struct mbox_header header;
  1263. union {
  1264. struct {
  1265. uint32_t word0;
  1266. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1267. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000001
  1268. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1269. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1270. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1271. #define LPFC_DIAG_LOOPBACK_TYPE_EXTERNAL 0x2
  1272. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1273. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1274. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1275. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1276. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1277. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1278. } req;
  1279. struct {
  1280. uint32_t word0;
  1281. } rsp;
  1282. } u;
  1283. };
  1284. struct lpfc_mbx_run_link_diag_test {
  1285. struct mbox_header header;
  1286. union {
  1287. struct {
  1288. uint32_t word0;
  1289. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1290. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1291. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1292. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1293. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1294. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1295. uint32_t word1;
  1296. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1297. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1298. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1299. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1300. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1301. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1302. uint32_t word2;
  1303. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1304. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1305. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1306. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1307. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1308. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1309. } req;
  1310. struct {
  1311. uint32_t word0;
  1312. } rsp;
  1313. } u;
  1314. };
  1315. /*
  1316. * struct lpfc_mbx_alloc_rsrc_extents:
  1317. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1318. * 6 words of header + 4 words of shared subcommand header +
  1319. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1320. *
  1321. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1322. * for extents payload.
  1323. *
  1324. * 212/2 (bytes per extent) = 106 extents.
  1325. * 106/2 (extents per word) = 53 words.
  1326. * lpfc_id_range id is statically size to 53.
  1327. *
  1328. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1329. * extent ranges. For ALLOC, the type and cnt are required.
  1330. * For GET_ALLOCATED, only the type is required.
  1331. */
  1332. struct lpfc_mbx_alloc_rsrc_extents {
  1333. struct mbox_header header;
  1334. union {
  1335. struct {
  1336. uint32_t word4;
  1337. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1338. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1339. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1340. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1341. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1342. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1343. } req;
  1344. struct {
  1345. uint32_t word4;
  1346. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1347. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1348. #define lpfc_mbx_rsrc_cnt_WORD word4
  1349. struct lpfc_id_range id[53];
  1350. } rsp;
  1351. } u;
  1352. };
  1353. /*
  1354. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1355. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1356. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1357. * the structures defined above. This non-embedded structure provides for the
  1358. * maximum number of extents supported by the port.
  1359. */
  1360. struct lpfc_mbx_nembed_rsrc_extent {
  1361. union lpfc_sli4_cfg_shdr cfg_shdr;
  1362. uint32_t word4;
  1363. struct lpfc_id_range id;
  1364. };
  1365. struct lpfc_mbx_dealloc_rsrc_extents {
  1366. struct mbox_header header;
  1367. struct {
  1368. uint32_t word4;
  1369. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1370. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1371. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1372. } req;
  1373. };
  1374. /* Start SLI4 FCoE specific mbox structures. */
  1375. struct lpfc_mbx_post_hdr_tmpl {
  1376. struct mbox_header header;
  1377. uint32_t word10;
  1378. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1379. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1380. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1381. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1382. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1383. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1384. uint32_t rpi_paddr_lo;
  1385. uint32_t rpi_paddr_hi;
  1386. };
  1387. struct sli4_sge { /* SLI-4 */
  1388. uint32_t addr_hi;
  1389. uint32_t addr_lo;
  1390. uint32_t word2;
  1391. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1392. #define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
  1393. #define lpfc_sli4_sge_offset_WORD word2
  1394. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1395. this flag !! */
  1396. #define lpfc_sli4_sge_last_MASK 0x00000001
  1397. #define lpfc_sli4_sge_last_WORD word2
  1398. uint32_t sge_len;
  1399. };
  1400. struct fcf_record {
  1401. uint32_t max_rcv_size;
  1402. uint32_t fka_adv_period;
  1403. uint32_t fip_priority;
  1404. uint32_t word3;
  1405. #define lpfc_fcf_record_mac_0_SHIFT 0
  1406. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1407. #define lpfc_fcf_record_mac_0_WORD word3
  1408. #define lpfc_fcf_record_mac_1_SHIFT 8
  1409. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1410. #define lpfc_fcf_record_mac_1_WORD word3
  1411. #define lpfc_fcf_record_mac_2_SHIFT 16
  1412. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1413. #define lpfc_fcf_record_mac_2_WORD word3
  1414. #define lpfc_fcf_record_mac_3_SHIFT 24
  1415. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1416. #define lpfc_fcf_record_mac_3_WORD word3
  1417. uint32_t word4;
  1418. #define lpfc_fcf_record_mac_4_SHIFT 0
  1419. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1420. #define lpfc_fcf_record_mac_4_WORD word4
  1421. #define lpfc_fcf_record_mac_5_SHIFT 8
  1422. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1423. #define lpfc_fcf_record_mac_5_WORD word4
  1424. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1425. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1426. #define lpfc_fcf_record_fcf_avail_WORD word4
  1427. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1428. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1429. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1430. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1431. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1432. uint32_t word5;
  1433. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1434. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1435. #define lpfc_fcf_record_fab_name_0_WORD word5
  1436. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1437. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1438. #define lpfc_fcf_record_fab_name_1_WORD word5
  1439. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1440. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1441. #define lpfc_fcf_record_fab_name_2_WORD word5
  1442. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1443. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1444. #define lpfc_fcf_record_fab_name_3_WORD word5
  1445. uint32_t word6;
  1446. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1447. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1448. #define lpfc_fcf_record_fab_name_4_WORD word6
  1449. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1450. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1451. #define lpfc_fcf_record_fab_name_5_WORD word6
  1452. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1453. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1454. #define lpfc_fcf_record_fab_name_6_WORD word6
  1455. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1456. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1457. #define lpfc_fcf_record_fab_name_7_WORD word6
  1458. uint32_t word7;
  1459. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1460. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1461. #define lpfc_fcf_record_fc_map_0_WORD word7
  1462. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1463. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1464. #define lpfc_fcf_record_fc_map_1_WORD word7
  1465. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1466. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1467. #define lpfc_fcf_record_fc_map_2_WORD word7
  1468. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1469. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1470. #define lpfc_fcf_record_fcf_valid_WORD word7
  1471. uint32_t word8;
  1472. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1473. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1474. #define lpfc_fcf_record_fcf_index_WORD word8
  1475. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1476. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1477. #define lpfc_fcf_record_fcf_state_WORD word8
  1478. uint8_t vlan_bitmap[512];
  1479. uint32_t word137;
  1480. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1481. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1482. #define lpfc_fcf_record_switch_name_0_WORD word137
  1483. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1484. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1485. #define lpfc_fcf_record_switch_name_1_WORD word137
  1486. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1487. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1488. #define lpfc_fcf_record_switch_name_2_WORD word137
  1489. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1490. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1491. #define lpfc_fcf_record_switch_name_3_WORD word137
  1492. uint32_t word138;
  1493. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1494. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1495. #define lpfc_fcf_record_switch_name_4_WORD word138
  1496. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1497. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1498. #define lpfc_fcf_record_switch_name_5_WORD word138
  1499. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1500. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1501. #define lpfc_fcf_record_switch_name_6_WORD word138
  1502. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1503. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1504. #define lpfc_fcf_record_switch_name_7_WORD word138
  1505. };
  1506. struct lpfc_mbx_read_fcf_tbl {
  1507. union lpfc_sli4_cfg_shdr cfg_shdr;
  1508. union {
  1509. struct {
  1510. uint32_t word10;
  1511. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1512. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1513. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1514. } request;
  1515. struct {
  1516. uint32_t eventag;
  1517. } response;
  1518. } u;
  1519. uint32_t word11;
  1520. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1521. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1522. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1523. };
  1524. struct lpfc_mbx_add_fcf_tbl_entry {
  1525. union lpfc_sli4_cfg_shdr cfg_shdr;
  1526. uint32_t word10;
  1527. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1528. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1529. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1530. struct lpfc_mbx_sge fcf_sge;
  1531. };
  1532. struct lpfc_mbx_del_fcf_tbl_entry {
  1533. struct mbox_header header;
  1534. uint32_t word10;
  1535. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1536. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1537. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1538. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1539. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1540. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1541. };
  1542. struct lpfc_mbx_redisc_fcf_tbl {
  1543. struct mbox_header header;
  1544. uint32_t word10;
  1545. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1546. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1547. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1548. uint32_t resvd;
  1549. uint32_t word12;
  1550. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1551. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1552. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1553. };
  1554. struct lpfc_mbx_query_fw_cfg {
  1555. struct mbox_header header;
  1556. uint32_t config_number;
  1557. uint32_t asic_rev;
  1558. uint32_t phys_port;
  1559. uint32_t function_mode;
  1560. /* firmware Function Mode */
  1561. #define lpfc_function_mode_toe_SHIFT 0
  1562. #define lpfc_function_mode_toe_MASK 0x00000001
  1563. #define lpfc_function_mode_toe_WORD function_mode
  1564. #define lpfc_function_mode_nic_SHIFT 1
  1565. #define lpfc_function_mode_nic_MASK 0x00000001
  1566. #define lpfc_function_mode_nic_WORD function_mode
  1567. #define lpfc_function_mode_rdma_SHIFT 2
  1568. #define lpfc_function_mode_rdma_MASK 0x00000001
  1569. #define lpfc_function_mode_rdma_WORD function_mode
  1570. #define lpfc_function_mode_vm_SHIFT 3
  1571. #define lpfc_function_mode_vm_MASK 0x00000001
  1572. #define lpfc_function_mode_vm_WORD function_mode
  1573. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1574. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1575. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1576. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1577. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1578. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1579. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1580. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1581. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1582. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1583. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1584. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1585. #define lpfc_function_mode_dal_SHIFT 8
  1586. #define lpfc_function_mode_dal_MASK 0x00000001
  1587. #define lpfc_function_mode_dal_WORD function_mode
  1588. #define lpfc_function_mode_lro_SHIFT 9
  1589. #define lpfc_function_mode_lro_MASK 0x00000001
  1590. #define lpfc_function_mode_lro_WORD function_mode
  1591. #define lpfc_function_mode_flex10_SHIFT 10
  1592. #define lpfc_function_mode_flex10_MASK 0x00000001
  1593. #define lpfc_function_mode_flex10_WORD function_mode
  1594. #define lpfc_function_mode_ncsi_SHIFT 11
  1595. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1596. #define lpfc_function_mode_ncsi_WORD function_mode
  1597. };
  1598. /* Status field for embedded SLI_CONFIG mailbox command */
  1599. #define STATUS_SUCCESS 0x0
  1600. #define STATUS_FAILED 0x1
  1601. #define STATUS_ILLEGAL_REQUEST 0x2
  1602. #define STATUS_ILLEGAL_FIELD 0x3
  1603. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1604. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1605. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1606. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1607. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1608. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1609. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1610. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1611. #define STATUS_ASSERT_FAILED 0x1e
  1612. #define STATUS_INVALID_SESSION 0x1f
  1613. #define STATUS_INVALID_CONNECTION 0x20
  1614. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1615. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1616. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1617. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1618. #define STATUS_FLASHROM_READ_FAILED 0x27
  1619. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1620. #define STATUS_ERROR_ACITMAIN 0x2a
  1621. #define STATUS_REBOOT_REQUIRED 0x2c
  1622. #define STATUS_FCF_IN_USE 0x3a
  1623. #define STATUS_FCF_TABLE_EMPTY 0x43
  1624. struct lpfc_mbx_sli4_config {
  1625. struct mbox_header header;
  1626. };
  1627. struct lpfc_mbx_init_vfi {
  1628. uint32_t word1;
  1629. #define lpfc_init_vfi_vr_SHIFT 31
  1630. #define lpfc_init_vfi_vr_MASK 0x00000001
  1631. #define lpfc_init_vfi_vr_WORD word1
  1632. #define lpfc_init_vfi_vt_SHIFT 30
  1633. #define lpfc_init_vfi_vt_MASK 0x00000001
  1634. #define lpfc_init_vfi_vt_WORD word1
  1635. #define lpfc_init_vfi_vf_SHIFT 29
  1636. #define lpfc_init_vfi_vf_MASK 0x00000001
  1637. #define lpfc_init_vfi_vf_WORD word1
  1638. #define lpfc_init_vfi_vp_SHIFT 28
  1639. #define lpfc_init_vfi_vp_MASK 0x00000001
  1640. #define lpfc_init_vfi_vp_WORD word1
  1641. #define lpfc_init_vfi_vfi_SHIFT 0
  1642. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1643. #define lpfc_init_vfi_vfi_WORD word1
  1644. uint32_t word2;
  1645. #define lpfc_init_vfi_vpi_SHIFT 16
  1646. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1647. #define lpfc_init_vfi_vpi_WORD word2
  1648. #define lpfc_init_vfi_fcfi_SHIFT 0
  1649. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1650. #define lpfc_init_vfi_fcfi_WORD word2
  1651. uint32_t word3;
  1652. #define lpfc_init_vfi_pri_SHIFT 13
  1653. #define lpfc_init_vfi_pri_MASK 0x00000007
  1654. #define lpfc_init_vfi_pri_WORD word3
  1655. #define lpfc_init_vfi_vf_id_SHIFT 1
  1656. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1657. #define lpfc_init_vfi_vf_id_WORD word3
  1658. uint32_t word4;
  1659. #define lpfc_init_vfi_hop_count_SHIFT 24
  1660. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1661. #define lpfc_init_vfi_hop_count_WORD word4
  1662. };
  1663. struct lpfc_mbx_reg_vfi {
  1664. uint32_t word1;
  1665. #define lpfc_reg_vfi_vp_SHIFT 28
  1666. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1667. #define lpfc_reg_vfi_vp_WORD word1
  1668. #define lpfc_reg_vfi_vfi_SHIFT 0
  1669. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1670. #define lpfc_reg_vfi_vfi_WORD word1
  1671. uint32_t word2;
  1672. #define lpfc_reg_vfi_vpi_SHIFT 16
  1673. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1674. #define lpfc_reg_vfi_vpi_WORD word2
  1675. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1676. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1677. #define lpfc_reg_vfi_fcfi_WORD word2
  1678. uint32_t wwn[2];
  1679. struct ulp_bde64 bde;
  1680. uint32_t e_d_tov;
  1681. uint32_t r_a_tov;
  1682. uint32_t word10;
  1683. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1684. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1685. #define lpfc_reg_vfi_nport_id_WORD word10
  1686. };
  1687. struct lpfc_mbx_init_vpi {
  1688. uint32_t word1;
  1689. #define lpfc_init_vpi_vfi_SHIFT 16
  1690. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1691. #define lpfc_init_vpi_vfi_WORD word1
  1692. #define lpfc_init_vpi_vpi_SHIFT 0
  1693. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1694. #define lpfc_init_vpi_vpi_WORD word1
  1695. };
  1696. struct lpfc_mbx_read_vpi {
  1697. uint32_t word1_rsvd;
  1698. uint32_t word2;
  1699. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1700. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1701. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1702. uint32_t word3_rsvd;
  1703. uint32_t word4;
  1704. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1705. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1706. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1707. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1708. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1709. #define lpfc_mbx_read_vpi_pb_WORD word4
  1710. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1711. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1712. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1713. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1714. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1715. #define lpfc_mbx_read_vpi_ns_WORD word4
  1716. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1717. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1718. #define lpfc_mbx_read_vpi_hl_WORD word4
  1719. uint32_t word5_rsvd;
  1720. uint32_t word6;
  1721. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1722. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1723. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1724. uint32_t word7;
  1725. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1726. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1727. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1728. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1729. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1730. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1731. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1732. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1733. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1734. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1735. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1736. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1737. uint32_t word8;
  1738. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1739. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1740. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1741. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1742. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1743. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1744. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1745. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1746. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1747. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1748. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1749. #define lpfc_mbx_read_vpi_vv_WORD word8
  1750. };
  1751. struct lpfc_mbx_unreg_vfi {
  1752. uint32_t word1_rsvd;
  1753. uint32_t word2;
  1754. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1755. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1756. #define lpfc_unreg_vfi_vfi_WORD word2
  1757. };
  1758. struct lpfc_mbx_resume_rpi {
  1759. uint32_t word1;
  1760. #define lpfc_resume_rpi_index_SHIFT 0
  1761. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1762. #define lpfc_resume_rpi_index_WORD word1
  1763. #define lpfc_resume_rpi_ii_SHIFT 30
  1764. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1765. #define lpfc_resume_rpi_ii_WORD word1
  1766. #define RESUME_INDEX_RPI 0
  1767. #define RESUME_INDEX_VPI 1
  1768. #define RESUME_INDEX_VFI 2
  1769. #define RESUME_INDEX_FCFI 3
  1770. uint32_t event_tag;
  1771. };
  1772. #define REG_FCF_INVALID_QID 0xFFFF
  1773. struct lpfc_mbx_reg_fcfi {
  1774. uint32_t word1;
  1775. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1776. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1777. #define lpfc_reg_fcfi_info_index_WORD word1
  1778. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1779. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1780. #define lpfc_reg_fcfi_fcfi_WORD word1
  1781. uint32_t word2;
  1782. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1783. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1784. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1785. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1786. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1787. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1788. uint32_t word3;
  1789. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1790. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1791. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1792. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1793. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1794. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1795. uint32_t word4;
  1796. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1797. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1798. #define lpfc_reg_fcfi_type_match0_WORD word4
  1799. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1800. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1801. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1802. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1803. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1804. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1805. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1806. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1807. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1808. uint32_t word5;
  1809. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1810. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1811. #define lpfc_reg_fcfi_type_match1_WORD word5
  1812. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1813. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1814. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1815. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1816. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1817. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1818. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1819. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1820. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1821. uint32_t word6;
  1822. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1823. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1824. #define lpfc_reg_fcfi_type_match2_WORD word6
  1825. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1826. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1827. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1828. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1829. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1830. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1831. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1832. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1833. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1834. uint32_t word7;
  1835. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1836. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1837. #define lpfc_reg_fcfi_type_match3_WORD word7
  1838. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1839. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1840. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1841. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1842. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1843. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1844. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1845. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1846. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1847. uint32_t word8;
  1848. #define lpfc_reg_fcfi_mam_SHIFT 13
  1849. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1850. #define lpfc_reg_fcfi_mam_WORD word8
  1851. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1852. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1853. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1854. #define lpfc_reg_fcfi_vv_SHIFT 12
  1855. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1856. #define lpfc_reg_fcfi_vv_WORD word8
  1857. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1858. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1859. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1860. };
  1861. struct lpfc_mbx_unreg_fcfi {
  1862. uint32_t word1_rsv;
  1863. uint32_t word2;
  1864. #define lpfc_unreg_fcfi_SHIFT 0
  1865. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1866. #define lpfc_unreg_fcfi_WORD word2
  1867. };
  1868. struct lpfc_mbx_read_rev {
  1869. uint32_t word1;
  1870. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1871. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1872. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1873. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1874. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1875. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1876. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1877. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1878. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1879. #define LPFC_PREDCBX_CEE_MODE 0
  1880. #define LPFC_DCBX_CEE_MODE 1
  1881. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1882. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1883. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1884. uint32_t first_hw_rev;
  1885. uint32_t second_hw_rev;
  1886. uint32_t word4_rsvd;
  1887. uint32_t third_hw_rev;
  1888. uint32_t word6;
  1889. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1890. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1891. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1892. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1893. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1894. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1895. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1896. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1897. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1898. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1899. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1900. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1901. uint32_t word7_rsvd;
  1902. uint32_t fw_id_rev;
  1903. uint8_t fw_name[16];
  1904. uint32_t ulp_fw_id_rev;
  1905. uint8_t ulp_fw_name[16];
  1906. uint32_t word18_47_rsvd[30];
  1907. uint32_t word48;
  1908. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1909. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1910. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1911. uint32_t vpd_paddr_low;
  1912. uint32_t vpd_paddr_high;
  1913. uint32_t avail_vpd_len;
  1914. uint32_t rsvd_52_63[12];
  1915. };
  1916. struct lpfc_mbx_read_config {
  1917. uint32_t word1;
  1918. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  1919. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  1920. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  1921. uint32_t word2;
  1922. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  1923. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  1924. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  1925. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  1926. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  1927. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  1928. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  1929. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  1930. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  1931. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1932. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1933. #define lpfc_mbx_rd_conf_topology_WORD word2
  1934. uint32_t rsvd_3;
  1935. uint32_t word4;
  1936. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1937. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1938. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1939. uint32_t rsvd_5;
  1940. uint32_t word6;
  1941. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1942. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1943. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1944. uint32_t rsvd_7;
  1945. uint32_t rsvd_8;
  1946. uint32_t word9;
  1947. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1948. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1949. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1950. uint32_t rsvd_10;
  1951. uint32_t rsvd_11;
  1952. uint32_t word12;
  1953. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1954. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1955. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1956. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1957. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1958. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1959. uint32_t word13;
  1960. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1961. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1962. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1963. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1964. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1965. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1966. uint32_t word14;
  1967. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1968. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1969. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1970. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1971. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1972. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1973. uint32_t word15;
  1974. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1975. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1976. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1977. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1978. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1979. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1980. uint32_t word16;
  1981. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1982. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1983. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1984. uint32_t word17;
  1985. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1986. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1987. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1988. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1989. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1990. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1991. uint32_t word18;
  1992. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1993. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1994. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1995. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1996. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1997. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1998. };
  1999. struct lpfc_mbx_request_features {
  2000. uint32_t word1;
  2001. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2002. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2003. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2004. uint32_t word2;
  2005. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2006. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2007. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2008. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2009. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2010. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2011. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2012. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2013. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2014. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2015. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2016. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2017. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2018. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2019. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2020. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2021. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2022. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2023. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2024. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2025. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2026. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2027. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2028. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2029. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2030. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2031. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2032. uint32_t word3;
  2033. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2034. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2035. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2036. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2037. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2038. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2039. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2040. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2041. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2042. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2043. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2044. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2045. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2046. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2047. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2048. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2049. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2050. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2051. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2052. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2053. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2054. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2055. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2056. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2057. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2058. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2059. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2060. };
  2061. struct lpfc_mbx_supp_pages {
  2062. uint32_t word1;
  2063. #define qs_SHIFT 0
  2064. #define qs_MASK 0x00000001
  2065. #define qs_WORD word1
  2066. #define wr_SHIFT 1
  2067. #define wr_MASK 0x00000001
  2068. #define wr_WORD word1
  2069. #define pf_SHIFT 8
  2070. #define pf_MASK 0x000000ff
  2071. #define pf_WORD word1
  2072. #define cpn_SHIFT 16
  2073. #define cpn_MASK 0x000000ff
  2074. #define cpn_WORD word1
  2075. uint32_t word2;
  2076. #define list_offset_SHIFT 0
  2077. #define list_offset_MASK 0x000000ff
  2078. #define list_offset_WORD word2
  2079. #define next_offset_SHIFT 8
  2080. #define next_offset_MASK 0x000000ff
  2081. #define next_offset_WORD word2
  2082. #define elem_cnt_SHIFT 16
  2083. #define elem_cnt_MASK 0x000000ff
  2084. #define elem_cnt_WORD word2
  2085. uint32_t word3;
  2086. #define pn_0_SHIFT 24
  2087. #define pn_0_MASK 0x000000ff
  2088. #define pn_0_WORD word3
  2089. #define pn_1_SHIFT 16
  2090. #define pn_1_MASK 0x000000ff
  2091. #define pn_1_WORD word3
  2092. #define pn_2_SHIFT 8
  2093. #define pn_2_MASK 0x000000ff
  2094. #define pn_2_WORD word3
  2095. #define pn_3_SHIFT 0
  2096. #define pn_3_MASK 0x000000ff
  2097. #define pn_3_WORD word3
  2098. uint32_t word4;
  2099. #define pn_4_SHIFT 24
  2100. #define pn_4_MASK 0x000000ff
  2101. #define pn_4_WORD word4
  2102. #define pn_5_SHIFT 16
  2103. #define pn_5_MASK 0x000000ff
  2104. #define pn_5_WORD word4
  2105. #define pn_6_SHIFT 8
  2106. #define pn_6_MASK 0x000000ff
  2107. #define pn_6_WORD word4
  2108. #define pn_7_SHIFT 0
  2109. #define pn_7_MASK 0x000000ff
  2110. #define pn_7_WORD word4
  2111. uint32_t rsvd[27];
  2112. #define LPFC_SUPP_PAGES 0
  2113. #define LPFC_BLOCK_GUARD_PROFILES 1
  2114. #define LPFC_SLI4_PARAMETERS 2
  2115. };
  2116. struct lpfc_mbx_pc_sli4_params {
  2117. uint32_t word1;
  2118. #define qs_SHIFT 0
  2119. #define qs_MASK 0x00000001
  2120. #define qs_WORD word1
  2121. #define wr_SHIFT 1
  2122. #define wr_MASK 0x00000001
  2123. #define wr_WORD word1
  2124. #define pf_SHIFT 8
  2125. #define pf_MASK 0x000000ff
  2126. #define pf_WORD word1
  2127. #define cpn_SHIFT 16
  2128. #define cpn_MASK 0x000000ff
  2129. #define cpn_WORD word1
  2130. uint32_t word2;
  2131. #define if_type_SHIFT 0
  2132. #define if_type_MASK 0x00000007
  2133. #define if_type_WORD word2
  2134. #define sli_rev_SHIFT 4
  2135. #define sli_rev_MASK 0x0000000f
  2136. #define sli_rev_WORD word2
  2137. #define sli_family_SHIFT 8
  2138. #define sli_family_MASK 0x000000ff
  2139. #define sli_family_WORD word2
  2140. #define featurelevel_1_SHIFT 16
  2141. #define featurelevel_1_MASK 0x000000ff
  2142. #define featurelevel_1_WORD word2
  2143. #define featurelevel_2_SHIFT 24
  2144. #define featurelevel_2_MASK 0x0000001f
  2145. #define featurelevel_2_WORD word2
  2146. uint32_t word3;
  2147. #define fcoe_SHIFT 0
  2148. #define fcoe_MASK 0x00000001
  2149. #define fcoe_WORD word3
  2150. #define fc_SHIFT 1
  2151. #define fc_MASK 0x00000001
  2152. #define fc_WORD word3
  2153. #define nic_SHIFT 2
  2154. #define nic_MASK 0x00000001
  2155. #define nic_WORD word3
  2156. #define iscsi_SHIFT 3
  2157. #define iscsi_MASK 0x00000001
  2158. #define iscsi_WORD word3
  2159. #define rdma_SHIFT 4
  2160. #define rdma_MASK 0x00000001
  2161. #define rdma_WORD word3
  2162. uint32_t sge_supp_len;
  2163. #define SLI4_PAGE_SIZE 4096
  2164. uint32_t word5;
  2165. #define if_page_sz_SHIFT 0
  2166. #define if_page_sz_MASK 0x0000ffff
  2167. #define if_page_sz_WORD word5
  2168. #define loopbk_scope_SHIFT 24
  2169. #define loopbk_scope_MASK 0x0000000f
  2170. #define loopbk_scope_WORD word5
  2171. #define rq_db_window_SHIFT 28
  2172. #define rq_db_window_MASK 0x0000000f
  2173. #define rq_db_window_WORD word5
  2174. uint32_t word6;
  2175. #define eq_pages_SHIFT 0
  2176. #define eq_pages_MASK 0x0000000f
  2177. #define eq_pages_WORD word6
  2178. #define eqe_size_SHIFT 8
  2179. #define eqe_size_MASK 0x000000ff
  2180. #define eqe_size_WORD word6
  2181. uint32_t word7;
  2182. #define cq_pages_SHIFT 0
  2183. #define cq_pages_MASK 0x0000000f
  2184. #define cq_pages_WORD word7
  2185. #define cqe_size_SHIFT 8
  2186. #define cqe_size_MASK 0x000000ff
  2187. #define cqe_size_WORD word7
  2188. uint32_t word8;
  2189. #define mq_pages_SHIFT 0
  2190. #define mq_pages_MASK 0x0000000f
  2191. #define mq_pages_WORD word8
  2192. #define mqe_size_SHIFT 8
  2193. #define mqe_size_MASK 0x000000ff
  2194. #define mqe_size_WORD word8
  2195. #define mq_elem_cnt_SHIFT 16
  2196. #define mq_elem_cnt_MASK 0x000000ff
  2197. #define mq_elem_cnt_WORD word8
  2198. uint32_t word9;
  2199. #define wq_pages_SHIFT 0
  2200. #define wq_pages_MASK 0x0000ffff
  2201. #define wq_pages_WORD word9
  2202. #define wqe_size_SHIFT 8
  2203. #define wqe_size_MASK 0x000000ff
  2204. #define wqe_size_WORD word9
  2205. uint32_t word10;
  2206. #define rq_pages_SHIFT 0
  2207. #define rq_pages_MASK 0x0000ffff
  2208. #define rq_pages_WORD word10
  2209. #define rqe_size_SHIFT 8
  2210. #define rqe_size_MASK 0x000000ff
  2211. #define rqe_size_WORD word10
  2212. uint32_t word11;
  2213. #define hdr_pages_SHIFT 0
  2214. #define hdr_pages_MASK 0x0000000f
  2215. #define hdr_pages_WORD word11
  2216. #define hdr_size_SHIFT 8
  2217. #define hdr_size_MASK 0x0000000f
  2218. #define hdr_size_WORD word11
  2219. #define hdr_pp_align_SHIFT 16
  2220. #define hdr_pp_align_MASK 0x0000ffff
  2221. #define hdr_pp_align_WORD word11
  2222. uint32_t word12;
  2223. #define sgl_pages_SHIFT 0
  2224. #define sgl_pages_MASK 0x0000000f
  2225. #define sgl_pages_WORD word12
  2226. #define sgl_pp_align_SHIFT 16
  2227. #define sgl_pp_align_MASK 0x0000ffff
  2228. #define sgl_pp_align_WORD word12
  2229. uint32_t rsvd_13_63[51];
  2230. };
  2231. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2232. &(~((SLI4_PAGE_SIZE)-1)))
  2233. struct lpfc_sli4_parameters {
  2234. uint32_t word0;
  2235. #define cfg_prot_type_SHIFT 0
  2236. #define cfg_prot_type_MASK 0x000000FF
  2237. #define cfg_prot_type_WORD word0
  2238. uint32_t word1;
  2239. #define cfg_ft_SHIFT 0
  2240. #define cfg_ft_MASK 0x00000001
  2241. #define cfg_ft_WORD word1
  2242. #define cfg_sli_rev_SHIFT 4
  2243. #define cfg_sli_rev_MASK 0x0000000f
  2244. #define cfg_sli_rev_WORD word1
  2245. #define cfg_sli_family_SHIFT 8
  2246. #define cfg_sli_family_MASK 0x0000000f
  2247. #define cfg_sli_family_WORD word1
  2248. #define cfg_if_type_SHIFT 12
  2249. #define cfg_if_type_MASK 0x0000000f
  2250. #define cfg_if_type_WORD word1
  2251. #define cfg_sli_hint_1_SHIFT 16
  2252. #define cfg_sli_hint_1_MASK 0x000000ff
  2253. #define cfg_sli_hint_1_WORD word1
  2254. #define cfg_sli_hint_2_SHIFT 24
  2255. #define cfg_sli_hint_2_MASK 0x0000001f
  2256. #define cfg_sli_hint_2_WORD word1
  2257. uint32_t word2;
  2258. uint32_t word3;
  2259. uint32_t word4;
  2260. #define cfg_cqv_SHIFT 14
  2261. #define cfg_cqv_MASK 0x00000003
  2262. #define cfg_cqv_WORD word4
  2263. uint32_t word5;
  2264. uint32_t word6;
  2265. #define cfg_mqv_SHIFT 14
  2266. #define cfg_mqv_MASK 0x00000003
  2267. #define cfg_mqv_WORD word6
  2268. uint32_t word7;
  2269. uint32_t word8;
  2270. #define cfg_wqv_SHIFT 14
  2271. #define cfg_wqv_MASK 0x00000003
  2272. #define cfg_wqv_WORD word8
  2273. uint32_t word9;
  2274. uint32_t word10;
  2275. #define cfg_rqv_SHIFT 14
  2276. #define cfg_rqv_MASK 0x00000003
  2277. #define cfg_rqv_WORD word10
  2278. uint32_t word11;
  2279. #define cfg_rq_db_window_SHIFT 28
  2280. #define cfg_rq_db_window_MASK 0x0000000f
  2281. #define cfg_rq_db_window_WORD word11
  2282. uint32_t word12;
  2283. #define cfg_fcoe_SHIFT 0
  2284. #define cfg_fcoe_MASK 0x00000001
  2285. #define cfg_fcoe_WORD word12
  2286. #define cfg_ext_SHIFT 1
  2287. #define cfg_ext_MASK 0x00000001
  2288. #define cfg_ext_WORD word12
  2289. #define cfg_hdrr_SHIFT 2
  2290. #define cfg_hdrr_MASK 0x00000001
  2291. #define cfg_hdrr_WORD word12
  2292. #define cfg_phwq_SHIFT 15
  2293. #define cfg_phwq_MASK 0x00000001
  2294. #define cfg_phwq_WORD word12
  2295. #define cfg_loopbk_scope_SHIFT 28
  2296. #define cfg_loopbk_scope_MASK 0x0000000f
  2297. #define cfg_loopbk_scope_WORD word12
  2298. uint32_t sge_supp_len;
  2299. uint32_t word14;
  2300. #define cfg_sgl_page_cnt_SHIFT 0
  2301. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2302. #define cfg_sgl_page_cnt_WORD word14
  2303. #define cfg_sgl_page_size_SHIFT 8
  2304. #define cfg_sgl_page_size_MASK 0x000000ff
  2305. #define cfg_sgl_page_size_WORD word14
  2306. #define cfg_sgl_pp_align_SHIFT 16
  2307. #define cfg_sgl_pp_align_MASK 0x000000ff
  2308. #define cfg_sgl_pp_align_WORD word14
  2309. uint32_t word15;
  2310. uint32_t word16;
  2311. uint32_t word17;
  2312. uint32_t word18;
  2313. uint32_t word19;
  2314. };
  2315. struct lpfc_mbx_get_sli4_parameters {
  2316. struct mbox_header header;
  2317. struct lpfc_sli4_parameters sli4_parameters;
  2318. };
  2319. struct lpfc_rscr_desc_generic {
  2320. #define LPFC_RSRC_DESC_WSIZE 18
  2321. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2322. };
  2323. struct lpfc_rsrc_desc_pcie {
  2324. uint32_t word0;
  2325. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2326. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2327. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2328. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2329. uint32_t word1;
  2330. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2331. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2332. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2333. uint32_t reserved;
  2334. uint32_t word3;
  2335. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2336. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2337. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2338. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2339. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2340. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2341. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2342. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2343. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2344. uint32_t word4;
  2345. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2346. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2347. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2348. };
  2349. struct lpfc_rsrc_desc_fcfcoe {
  2350. uint32_t word0;
  2351. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2352. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2353. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2354. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2355. uint32_t word1;
  2356. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2357. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2358. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2359. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2360. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2361. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2362. uint32_t word2;
  2363. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2364. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2365. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2366. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2367. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2368. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2369. uint32_t word3;
  2370. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2371. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2372. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2373. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2374. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2375. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2376. uint32_t word4;
  2377. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2378. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2379. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2380. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2381. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2382. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2383. uint32_t word5;
  2384. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2385. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2386. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2387. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2388. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2389. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2390. uint32_t word6;
  2391. uint32_t word7;
  2392. uint32_t word8;
  2393. uint32_t word9;
  2394. uint32_t word10;
  2395. uint32_t word11;
  2396. uint32_t word12;
  2397. uint32_t word13;
  2398. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2399. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2400. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2401. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2402. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2403. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2404. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2405. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2406. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2407. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2408. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2409. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2410. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2411. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2412. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2413. };
  2414. struct lpfc_func_cfg {
  2415. #define LPFC_RSRC_DESC_MAX_NUM 2
  2416. uint32_t rsrc_desc_count;
  2417. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2418. };
  2419. struct lpfc_mbx_get_func_cfg {
  2420. struct mbox_header header;
  2421. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2422. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2423. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2424. struct lpfc_func_cfg func_cfg;
  2425. };
  2426. struct lpfc_prof_cfg {
  2427. #define LPFC_RSRC_DESC_MAX_NUM 2
  2428. uint32_t rsrc_desc_count;
  2429. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2430. };
  2431. struct lpfc_mbx_get_prof_cfg {
  2432. struct mbox_header header;
  2433. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2434. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2435. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2436. union {
  2437. struct {
  2438. uint32_t word10;
  2439. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2440. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2441. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2442. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2443. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2444. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2445. } request;
  2446. struct {
  2447. struct lpfc_prof_cfg prof_cfg;
  2448. } response;
  2449. } u;
  2450. };
  2451. struct lpfc_controller_attribute {
  2452. uint32_t version_string[8];
  2453. uint32_t manufacturer_name[8];
  2454. uint32_t supported_modes;
  2455. uint32_t word17;
  2456. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  2457. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  2458. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  2459. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  2460. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  2461. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  2462. uint32_t mbx_da_struct_ver;
  2463. uint32_t ep_fw_da_struct_ver;
  2464. uint32_t ncsi_ver_str[3];
  2465. uint32_t dflt_ext_timeout;
  2466. uint32_t model_number[8];
  2467. uint32_t description[16];
  2468. uint32_t serial_number[8];
  2469. uint32_t ip_ver_str[8];
  2470. uint32_t fw_ver_str[8];
  2471. uint32_t bios_ver_str[8];
  2472. uint32_t redboot_ver_str[8];
  2473. uint32_t driver_ver_str[8];
  2474. uint32_t flash_fw_ver_str[8];
  2475. uint32_t functionality;
  2476. uint32_t word105;
  2477. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  2478. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  2479. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  2480. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  2481. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  2482. #define lpfc_cntl_attr_asic_rev_WORD word105
  2483. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  2484. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  2485. #define lpfc_cntl_attr_gen_guid0_WORD word105
  2486. uint32_t gen_guid1_12[3];
  2487. uint32_t word109;
  2488. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  2489. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  2490. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  2491. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  2492. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  2493. #define lpfc_cntl_attr_gen_guid15_WORD word109
  2494. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  2495. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  2496. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  2497. uint32_t word110;
  2498. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  2499. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  2500. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  2501. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  2502. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  2503. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  2504. uint32_t word111;
  2505. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  2506. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  2507. #define lpfc_cntl_attr_cache_valid_WORD word111
  2508. #define lpfc_cntl_attr_hba_status_SHIFT 8
  2509. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  2510. #define lpfc_cntl_attr_hba_status_WORD word111
  2511. #define lpfc_cntl_attr_max_domain_SHIFT 16
  2512. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  2513. #define lpfc_cntl_attr_max_domain_WORD word111
  2514. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  2515. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  2516. #define lpfc_cntl_attr_lnk_numb_WORD word111
  2517. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  2518. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  2519. #define lpfc_cntl_attr_lnk_type_WORD word111
  2520. uint32_t fw_post_status;
  2521. uint32_t hba_mtu[8];
  2522. uint32_t word121;
  2523. uint32_t reserved1[3];
  2524. uint32_t word125;
  2525. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  2526. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  2527. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  2528. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  2529. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  2530. #define lpfc_cntl_attr_pci_device_id_WORD word125
  2531. uint32_t word126;
  2532. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  2533. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  2534. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  2535. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  2536. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  2537. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  2538. uint32_t word127;
  2539. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  2540. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  2541. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  2542. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  2543. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  2544. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  2545. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  2546. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  2547. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  2548. #define lpfc_cntl_attr_inf_type_SHIFT 24
  2549. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  2550. #define lpfc_cntl_attr_inf_type_WORD word127
  2551. uint32_t unique_id[2];
  2552. uint32_t word130;
  2553. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  2554. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  2555. #define lpfc_cntl_attr_num_netfil_WORD word130
  2556. uint32_t reserved2[4];
  2557. };
  2558. struct lpfc_mbx_get_cntl_attributes {
  2559. union lpfc_sli4_cfg_shdr cfg_shdr;
  2560. struct lpfc_controller_attribute cntl_attr;
  2561. };
  2562. struct lpfc_mbx_get_port_name {
  2563. struct mbox_header header;
  2564. union {
  2565. struct {
  2566. uint32_t word4;
  2567. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  2568. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  2569. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  2570. } request;
  2571. struct {
  2572. uint32_t word4;
  2573. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  2574. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  2575. #define lpfc_mbx_get_port_name_name0_WORD word4
  2576. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  2577. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  2578. #define lpfc_mbx_get_port_name_name1_WORD word4
  2579. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  2580. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  2581. #define lpfc_mbx_get_port_name_name2_WORD word4
  2582. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  2583. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  2584. #define lpfc_mbx_get_port_name_name3_WORD word4
  2585. #define LPFC_LINK_NUMBER_0 0
  2586. #define LPFC_LINK_NUMBER_1 1
  2587. #define LPFC_LINK_NUMBER_2 2
  2588. #define LPFC_LINK_NUMBER_3 3
  2589. } response;
  2590. } u;
  2591. };
  2592. /* Mailbox Completion Queue Error Messages */
  2593. #define MB_CQE_STATUS_SUCCESS 0x0
  2594. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2595. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2596. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2597. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2598. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2599. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2600. struct lpfc_mbx_wr_object {
  2601. struct mbox_header header;
  2602. union {
  2603. struct {
  2604. uint32_t word4;
  2605. #define lpfc_wr_object_eof_SHIFT 31
  2606. #define lpfc_wr_object_eof_MASK 0x00000001
  2607. #define lpfc_wr_object_eof_WORD word4
  2608. #define lpfc_wr_object_write_length_SHIFT 0
  2609. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2610. #define lpfc_wr_object_write_length_WORD word4
  2611. uint32_t write_offset;
  2612. uint32_t object_name[26];
  2613. uint32_t bde_count;
  2614. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2615. } request;
  2616. struct {
  2617. uint32_t actual_write_length;
  2618. } response;
  2619. } u;
  2620. };
  2621. /* mailbox queue entry structure */
  2622. struct lpfc_mqe {
  2623. uint32_t word0;
  2624. #define lpfc_mqe_status_SHIFT 16
  2625. #define lpfc_mqe_status_MASK 0x0000FFFF
  2626. #define lpfc_mqe_status_WORD word0
  2627. #define lpfc_mqe_command_SHIFT 8
  2628. #define lpfc_mqe_command_MASK 0x000000FF
  2629. #define lpfc_mqe_command_WORD word0
  2630. union {
  2631. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2632. /* sli4 mailbox commands */
  2633. struct lpfc_mbx_sli4_config sli4_config;
  2634. struct lpfc_mbx_init_vfi init_vfi;
  2635. struct lpfc_mbx_reg_vfi reg_vfi;
  2636. struct lpfc_mbx_reg_vfi unreg_vfi;
  2637. struct lpfc_mbx_init_vpi init_vpi;
  2638. struct lpfc_mbx_resume_rpi resume_rpi;
  2639. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2640. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2641. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2642. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2643. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2644. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2645. struct lpfc_mbx_mq_create mq_create;
  2646. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2647. struct lpfc_mbx_eq_create eq_create;
  2648. struct lpfc_mbx_cq_create cq_create;
  2649. struct lpfc_mbx_wq_create wq_create;
  2650. struct lpfc_mbx_rq_create rq_create;
  2651. struct lpfc_mbx_mq_destroy mq_destroy;
  2652. struct lpfc_mbx_eq_destroy eq_destroy;
  2653. struct lpfc_mbx_cq_destroy cq_destroy;
  2654. struct lpfc_mbx_wq_destroy wq_destroy;
  2655. struct lpfc_mbx_rq_destroy rq_destroy;
  2656. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  2657. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  2658. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  2659. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2660. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2661. struct lpfc_mbx_read_rev read_rev;
  2662. struct lpfc_mbx_read_vpi read_vpi;
  2663. struct lpfc_mbx_read_config rd_config;
  2664. struct lpfc_mbx_request_features req_ftrs;
  2665. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2666. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2667. struct lpfc_mbx_supp_pages supp_pages;
  2668. struct lpfc_mbx_pc_sli4_params sli4_params;
  2669. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2670. struct lpfc_mbx_set_link_diag_state link_diag_state;
  2671. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  2672. struct lpfc_mbx_run_link_diag_test link_diag_test;
  2673. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2674. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2675. struct lpfc_mbx_wr_object wr_object;
  2676. struct lpfc_mbx_get_port_name get_port_name;
  2677. struct lpfc_mbx_nop nop;
  2678. } un;
  2679. };
  2680. struct lpfc_mcqe {
  2681. uint32_t word0;
  2682. #define lpfc_mcqe_status_SHIFT 0
  2683. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2684. #define lpfc_mcqe_status_WORD word0
  2685. #define lpfc_mcqe_ext_status_SHIFT 16
  2686. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2687. #define lpfc_mcqe_ext_status_WORD word0
  2688. uint32_t mcqe_tag0;
  2689. uint32_t mcqe_tag1;
  2690. uint32_t trailer;
  2691. #define lpfc_trailer_valid_SHIFT 31
  2692. #define lpfc_trailer_valid_MASK 0x00000001
  2693. #define lpfc_trailer_valid_WORD trailer
  2694. #define lpfc_trailer_async_SHIFT 30
  2695. #define lpfc_trailer_async_MASK 0x00000001
  2696. #define lpfc_trailer_async_WORD trailer
  2697. #define lpfc_trailer_hpi_SHIFT 29
  2698. #define lpfc_trailer_hpi_MASK 0x00000001
  2699. #define lpfc_trailer_hpi_WORD trailer
  2700. #define lpfc_trailer_completed_SHIFT 28
  2701. #define lpfc_trailer_completed_MASK 0x00000001
  2702. #define lpfc_trailer_completed_WORD trailer
  2703. #define lpfc_trailer_consumed_SHIFT 27
  2704. #define lpfc_trailer_consumed_MASK 0x00000001
  2705. #define lpfc_trailer_consumed_WORD trailer
  2706. #define lpfc_trailer_type_SHIFT 16
  2707. #define lpfc_trailer_type_MASK 0x000000FF
  2708. #define lpfc_trailer_type_WORD trailer
  2709. #define lpfc_trailer_code_SHIFT 8
  2710. #define lpfc_trailer_code_MASK 0x000000FF
  2711. #define lpfc_trailer_code_WORD trailer
  2712. #define LPFC_TRAILER_CODE_LINK 0x1
  2713. #define LPFC_TRAILER_CODE_FCOE 0x2
  2714. #define LPFC_TRAILER_CODE_DCBX 0x3
  2715. #define LPFC_TRAILER_CODE_GRP5 0x5
  2716. #define LPFC_TRAILER_CODE_FC 0x10
  2717. #define LPFC_TRAILER_CODE_SLI 0x11
  2718. };
  2719. struct lpfc_acqe_link {
  2720. uint32_t word0;
  2721. #define lpfc_acqe_link_speed_SHIFT 24
  2722. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2723. #define lpfc_acqe_link_speed_WORD word0
  2724. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2725. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2726. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2727. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2728. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2729. #define lpfc_acqe_link_duplex_SHIFT 16
  2730. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2731. #define lpfc_acqe_link_duplex_WORD word0
  2732. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2733. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2734. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2735. #define lpfc_acqe_link_status_SHIFT 8
  2736. #define lpfc_acqe_link_status_MASK 0x000000FF
  2737. #define lpfc_acqe_link_status_WORD word0
  2738. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2739. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2740. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2741. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2742. #define lpfc_acqe_link_type_SHIFT 6
  2743. #define lpfc_acqe_link_type_MASK 0x00000003
  2744. #define lpfc_acqe_link_type_WORD word0
  2745. #define lpfc_acqe_link_number_SHIFT 0
  2746. #define lpfc_acqe_link_number_MASK 0x0000003F
  2747. #define lpfc_acqe_link_number_WORD word0
  2748. uint32_t word1;
  2749. #define lpfc_acqe_link_fault_SHIFT 0
  2750. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2751. #define lpfc_acqe_link_fault_WORD word1
  2752. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2753. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2754. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2755. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2756. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2757. #define lpfc_acqe_logical_link_speed_WORD word1
  2758. uint32_t event_tag;
  2759. uint32_t trailer;
  2760. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2761. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2762. };
  2763. struct lpfc_acqe_fip {
  2764. uint32_t index;
  2765. uint32_t word1;
  2766. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2767. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2768. #define lpfc_acqe_fip_fcf_count_WORD word1
  2769. #define lpfc_acqe_fip_event_type_SHIFT 16
  2770. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2771. #define lpfc_acqe_fip_event_type_WORD word1
  2772. uint32_t event_tag;
  2773. uint32_t trailer;
  2774. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2775. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2776. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2777. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2778. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2779. };
  2780. struct lpfc_acqe_dcbx {
  2781. uint32_t tlv_ttl;
  2782. uint32_t reserved;
  2783. uint32_t event_tag;
  2784. uint32_t trailer;
  2785. };
  2786. struct lpfc_acqe_grp5 {
  2787. uint32_t word0;
  2788. #define lpfc_acqe_grp5_type_SHIFT 6
  2789. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2790. #define lpfc_acqe_grp5_type_WORD word0
  2791. #define lpfc_acqe_grp5_number_SHIFT 0
  2792. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2793. #define lpfc_acqe_grp5_number_WORD word0
  2794. uint32_t word1;
  2795. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2796. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2797. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2798. uint32_t event_tag;
  2799. uint32_t trailer;
  2800. };
  2801. struct lpfc_acqe_fc_la {
  2802. uint32_t word0;
  2803. #define lpfc_acqe_fc_la_speed_SHIFT 24
  2804. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  2805. #define lpfc_acqe_fc_la_speed_WORD word0
  2806. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  2807. #define LPFC_FC_LA_SPEED_1G 0x1
  2808. #define LPFC_FC_LA_SPEED_2G 0x2
  2809. #define LPFC_FC_LA_SPEED_4G 0x4
  2810. #define LPFC_FC_LA_SPEED_8G 0x8
  2811. #define LPFC_FC_LA_SPEED_10G 0xA
  2812. #define LPFC_FC_LA_SPEED_16G 0x10
  2813. #define lpfc_acqe_fc_la_topology_SHIFT 16
  2814. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  2815. #define lpfc_acqe_fc_la_topology_WORD word0
  2816. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  2817. #define LPFC_FC_LA_TOP_P2P 0x1
  2818. #define LPFC_FC_LA_TOP_FCAL 0x2
  2819. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  2820. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  2821. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  2822. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  2823. #define lpfc_acqe_fc_la_att_type_WORD word0
  2824. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  2825. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  2826. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  2827. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  2828. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  2829. #define lpfc_acqe_fc_la_port_type_WORD word0
  2830. #define LPFC_LINK_TYPE_ETHERNET 0x0
  2831. #define LPFC_LINK_TYPE_FC 0x1
  2832. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  2833. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  2834. #define lpfc_acqe_fc_la_port_number_WORD word0
  2835. uint32_t word1;
  2836. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  2837. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  2838. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  2839. #define lpfc_acqe_fc_la_fault_SHIFT 0
  2840. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  2841. #define lpfc_acqe_fc_la_fault_WORD word1
  2842. #define LPFC_FC_LA_FAULT_NONE 0x0
  2843. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  2844. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  2845. uint32_t event_tag;
  2846. uint32_t trailer;
  2847. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  2848. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  2849. };
  2850. struct lpfc_acqe_sli {
  2851. uint32_t event_data1;
  2852. uint32_t event_data2;
  2853. uint32_t reserved;
  2854. uint32_t trailer;
  2855. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  2856. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  2857. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  2858. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  2859. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  2860. };
  2861. /*
  2862. * Define the bootstrap mailbox (bmbx) region used to communicate
  2863. * mailbox command between the host and port. The mailbox consists
  2864. * of a payload area of 256 bytes and a completion queue of length
  2865. * 16 bytes.
  2866. */
  2867. struct lpfc_bmbx_create {
  2868. struct lpfc_mqe mqe;
  2869. struct lpfc_mcqe mcqe;
  2870. };
  2871. #define SGL_ALIGN_SZ 64
  2872. #define SGL_PAGE_SIZE 4096
  2873. /* align SGL addr on a size boundary - adjust address up */
  2874. #define NO_XRI 0xffff
  2875. struct wqe_common {
  2876. uint32_t word6;
  2877. #define wqe_xri_tag_SHIFT 0
  2878. #define wqe_xri_tag_MASK 0x0000FFFF
  2879. #define wqe_xri_tag_WORD word6
  2880. #define wqe_ctxt_tag_SHIFT 16
  2881. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2882. #define wqe_ctxt_tag_WORD word6
  2883. uint32_t word7;
  2884. #define wqe_ct_SHIFT 2
  2885. #define wqe_ct_MASK 0x00000003
  2886. #define wqe_ct_WORD word7
  2887. #define wqe_status_SHIFT 4
  2888. #define wqe_status_MASK 0x0000000f
  2889. #define wqe_status_WORD word7
  2890. #define wqe_cmnd_SHIFT 8
  2891. #define wqe_cmnd_MASK 0x000000ff
  2892. #define wqe_cmnd_WORD word7
  2893. #define wqe_class_SHIFT 16
  2894. #define wqe_class_MASK 0x00000007
  2895. #define wqe_class_WORD word7
  2896. #define wqe_pu_SHIFT 20
  2897. #define wqe_pu_MASK 0x00000003
  2898. #define wqe_pu_WORD word7
  2899. #define wqe_erp_SHIFT 22
  2900. #define wqe_erp_MASK 0x00000001
  2901. #define wqe_erp_WORD word7
  2902. #define wqe_lnk_SHIFT 23
  2903. #define wqe_lnk_MASK 0x00000001
  2904. #define wqe_lnk_WORD word7
  2905. #define wqe_tmo_SHIFT 24
  2906. #define wqe_tmo_MASK 0x000000ff
  2907. #define wqe_tmo_WORD word7
  2908. uint32_t abort_tag; /* word 8 in WQE */
  2909. uint32_t word9;
  2910. #define wqe_reqtag_SHIFT 0
  2911. #define wqe_reqtag_MASK 0x0000FFFF
  2912. #define wqe_reqtag_WORD word9
  2913. #define wqe_temp_rpi_SHIFT 16
  2914. #define wqe_temp_rpi_MASK 0x0000FFFF
  2915. #define wqe_temp_rpi_WORD word9
  2916. #define wqe_rcvoxid_SHIFT 16
  2917. #define wqe_rcvoxid_MASK 0x0000FFFF
  2918. #define wqe_rcvoxid_WORD word9
  2919. uint32_t word10;
  2920. #define wqe_ebde_cnt_SHIFT 0
  2921. #define wqe_ebde_cnt_MASK 0x0000000f
  2922. #define wqe_ebde_cnt_WORD word10
  2923. #define wqe_lenloc_SHIFT 7
  2924. #define wqe_lenloc_MASK 0x00000003
  2925. #define wqe_lenloc_WORD word10
  2926. #define LPFC_WQE_LENLOC_NONE 0
  2927. #define LPFC_WQE_LENLOC_WORD3 1
  2928. #define LPFC_WQE_LENLOC_WORD12 2
  2929. #define LPFC_WQE_LENLOC_WORD4 3
  2930. #define wqe_qosd_SHIFT 9
  2931. #define wqe_qosd_MASK 0x00000001
  2932. #define wqe_qosd_WORD word10
  2933. #define wqe_xbl_SHIFT 11
  2934. #define wqe_xbl_MASK 0x00000001
  2935. #define wqe_xbl_WORD word10
  2936. #define wqe_iod_SHIFT 13
  2937. #define wqe_iod_MASK 0x00000001
  2938. #define wqe_iod_WORD word10
  2939. #define LPFC_WQE_IOD_WRITE 0
  2940. #define LPFC_WQE_IOD_READ 1
  2941. #define wqe_dbde_SHIFT 14
  2942. #define wqe_dbde_MASK 0x00000001
  2943. #define wqe_dbde_WORD word10
  2944. #define wqe_wqes_SHIFT 15
  2945. #define wqe_wqes_MASK 0x00000001
  2946. #define wqe_wqes_WORD word10
  2947. /* Note that this field overlaps above fields */
  2948. #define wqe_wqid_SHIFT 1
  2949. #define wqe_wqid_MASK 0x00007fff
  2950. #define wqe_wqid_WORD word10
  2951. #define wqe_pri_SHIFT 16
  2952. #define wqe_pri_MASK 0x00000007
  2953. #define wqe_pri_WORD word10
  2954. #define wqe_pv_SHIFT 19
  2955. #define wqe_pv_MASK 0x00000001
  2956. #define wqe_pv_WORD word10
  2957. #define wqe_xc_SHIFT 21
  2958. #define wqe_xc_MASK 0x00000001
  2959. #define wqe_xc_WORD word10
  2960. #define wqe_ccpe_SHIFT 23
  2961. #define wqe_ccpe_MASK 0x00000001
  2962. #define wqe_ccpe_WORD word10
  2963. #define wqe_ccp_SHIFT 24
  2964. #define wqe_ccp_MASK 0x000000ff
  2965. #define wqe_ccp_WORD word10
  2966. uint32_t word11;
  2967. #define wqe_cmd_type_SHIFT 0
  2968. #define wqe_cmd_type_MASK 0x0000000f
  2969. #define wqe_cmd_type_WORD word11
  2970. #define wqe_els_id_SHIFT 4
  2971. #define wqe_els_id_MASK 0x00000003
  2972. #define wqe_els_id_WORD word11
  2973. #define LPFC_ELS_ID_FLOGI 3
  2974. #define LPFC_ELS_ID_FDISC 2
  2975. #define LPFC_ELS_ID_LOGO 1
  2976. #define LPFC_ELS_ID_DEFAULT 0
  2977. #define wqe_wqec_SHIFT 7
  2978. #define wqe_wqec_MASK 0x00000001
  2979. #define wqe_wqec_WORD word11
  2980. #define wqe_cqid_SHIFT 16
  2981. #define wqe_cqid_MASK 0x0000ffff
  2982. #define wqe_cqid_WORD word11
  2983. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  2984. };
  2985. struct wqe_did {
  2986. uint32_t word5;
  2987. #define wqe_els_did_SHIFT 0
  2988. #define wqe_els_did_MASK 0x00FFFFFF
  2989. #define wqe_els_did_WORD word5
  2990. #define wqe_xmit_bls_pt_SHIFT 28
  2991. #define wqe_xmit_bls_pt_MASK 0x00000003
  2992. #define wqe_xmit_bls_pt_WORD word5
  2993. #define wqe_xmit_bls_ar_SHIFT 30
  2994. #define wqe_xmit_bls_ar_MASK 0x00000001
  2995. #define wqe_xmit_bls_ar_WORD word5
  2996. #define wqe_xmit_bls_xo_SHIFT 31
  2997. #define wqe_xmit_bls_xo_MASK 0x00000001
  2998. #define wqe_xmit_bls_xo_WORD word5
  2999. };
  3000. struct lpfc_wqe_generic{
  3001. struct ulp_bde64 bde;
  3002. uint32_t word3;
  3003. uint32_t word4;
  3004. uint32_t word5;
  3005. struct wqe_common wqe_com;
  3006. uint32_t payload[4];
  3007. };
  3008. struct els_request64_wqe {
  3009. struct ulp_bde64 bde;
  3010. uint32_t payload_len;
  3011. uint32_t word4;
  3012. #define els_req64_sid_SHIFT 0
  3013. #define els_req64_sid_MASK 0x00FFFFFF
  3014. #define els_req64_sid_WORD word4
  3015. #define els_req64_sp_SHIFT 24
  3016. #define els_req64_sp_MASK 0x00000001
  3017. #define els_req64_sp_WORD word4
  3018. #define els_req64_vf_SHIFT 25
  3019. #define els_req64_vf_MASK 0x00000001
  3020. #define els_req64_vf_WORD word4
  3021. struct wqe_did wqe_dest;
  3022. struct wqe_common wqe_com; /* words 6-11 */
  3023. uint32_t word12;
  3024. #define els_req64_vfid_SHIFT 1
  3025. #define els_req64_vfid_MASK 0x00000FFF
  3026. #define els_req64_vfid_WORD word12
  3027. #define els_req64_pri_SHIFT 13
  3028. #define els_req64_pri_MASK 0x00000007
  3029. #define els_req64_pri_WORD word12
  3030. uint32_t word13;
  3031. #define els_req64_hopcnt_SHIFT 24
  3032. #define els_req64_hopcnt_MASK 0x000000ff
  3033. #define els_req64_hopcnt_WORD word13
  3034. uint32_t reserved[2];
  3035. };
  3036. struct xmit_els_rsp64_wqe {
  3037. struct ulp_bde64 bde;
  3038. uint32_t response_payload_len;
  3039. uint32_t rsvd4;
  3040. struct wqe_did wqe_dest;
  3041. struct wqe_common wqe_com; /* words 6-11 */
  3042. uint32_t word12;
  3043. #define wqe_rsp_temp_rpi_SHIFT 0
  3044. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  3045. #define wqe_rsp_temp_rpi_WORD word12
  3046. uint32_t rsvd_13_15[3];
  3047. };
  3048. struct xmit_bls_rsp64_wqe {
  3049. uint32_t payload0;
  3050. /* Payload0 for BA_ACC */
  3051. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  3052. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  3053. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  3054. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  3055. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  3056. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  3057. /* Payload0 for BA_RJT */
  3058. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  3059. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  3060. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  3061. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  3062. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  3063. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  3064. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  3065. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  3066. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  3067. uint32_t word1;
  3068. #define xmit_bls_rsp64_rxid_SHIFT 0
  3069. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  3070. #define xmit_bls_rsp64_rxid_WORD word1
  3071. #define xmit_bls_rsp64_oxid_SHIFT 16
  3072. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  3073. #define xmit_bls_rsp64_oxid_WORD word1
  3074. uint32_t word2;
  3075. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  3076. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  3077. #define xmit_bls_rsp64_seqcnthi_WORD word2
  3078. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  3079. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  3080. #define xmit_bls_rsp64_seqcntlo_WORD word2
  3081. uint32_t rsrvd3;
  3082. uint32_t rsrvd4;
  3083. struct wqe_did wqe_dest;
  3084. struct wqe_common wqe_com; /* words 6-11 */
  3085. uint32_t rsvd_12_15[4];
  3086. };
  3087. struct wqe_rctl_dfctl {
  3088. uint32_t word5;
  3089. #define wqe_si_SHIFT 2
  3090. #define wqe_si_MASK 0x000000001
  3091. #define wqe_si_WORD word5
  3092. #define wqe_la_SHIFT 3
  3093. #define wqe_la_MASK 0x000000001
  3094. #define wqe_la_WORD word5
  3095. #define wqe_ls_SHIFT 7
  3096. #define wqe_ls_MASK 0x000000001
  3097. #define wqe_ls_WORD word5
  3098. #define wqe_dfctl_SHIFT 8
  3099. #define wqe_dfctl_MASK 0x0000000ff
  3100. #define wqe_dfctl_WORD word5
  3101. #define wqe_type_SHIFT 16
  3102. #define wqe_type_MASK 0x0000000ff
  3103. #define wqe_type_WORD word5
  3104. #define wqe_rctl_SHIFT 24
  3105. #define wqe_rctl_MASK 0x0000000ff
  3106. #define wqe_rctl_WORD word5
  3107. };
  3108. struct xmit_seq64_wqe {
  3109. struct ulp_bde64 bde;
  3110. uint32_t rsvd3;
  3111. uint32_t relative_offset;
  3112. struct wqe_rctl_dfctl wge_ctl;
  3113. struct wqe_common wqe_com; /* words 6-11 */
  3114. uint32_t xmit_len;
  3115. uint32_t rsvd_12_15[3];
  3116. };
  3117. struct xmit_bcast64_wqe {
  3118. struct ulp_bde64 bde;
  3119. uint32_t seq_payload_len;
  3120. uint32_t rsvd4;
  3121. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3122. struct wqe_common wqe_com; /* words 6-11 */
  3123. uint32_t rsvd_12_15[4];
  3124. };
  3125. struct gen_req64_wqe {
  3126. struct ulp_bde64 bde;
  3127. uint32_t request_payload_len;
  3128. uint32_t relative_offset;
  3129. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  3130. struct wqe_common wqe_com; /* words 6-11 */
  3131. uint32_t rsvd_12_15[4];
  3132. };
  3133. struct create_xri_wqe {
  3134. uint32_t rsrvd[5]; /* words 0-4 */
  3135. struct wqe_did wqe_dest; /* word 5 */
  3136. struct wqe_common wqe_com; /* words 6-11 */
  3137. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3138. };
  3139. #define T_REQUEST_TAG 3
  3140. #define T_XRI_TAG 1
  3141. struct abort_cmd_wqe {
  3142. uint32_t rsrvd[3];
  3143. uint32_t word3;
  3144. #define abort_cmd_ia_SHIFT 0
  3145. #define abort_cmd_ia_MASK 0x000000001
  3146. #define abort_cmd_ia_WORD word3
  3147. #define abort_cmd_criteria_SHIFT 8
  3148. #define abort_cmd_criteria_MASK 0x0000000ff
  3149. #define abort_cmd_criteria_WORD word3
  3150. uint32_t rsrvd4;
  3151. uint32_t rsrvd5;
  3152. struct wqe_common wqe_com; /* words 6-11 */
  3153. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3154. };
  3155. struct fcp_iwrite64_wqe {
  3156. struct ulp_bde64 bde;
  3157. uint32_t payload_offset_len;
  3158. uint32_t total_xfer_len;
  3159. uint32_t initial_xfer_len;
  3160. struct wqe_common wqe_com; /* words 6-11 */
  3161. uint32_t rsrvd12;
  3162. struct ulp_bde64 ph_bde; /* words 13-15 */
  3163. };
  3164. struct fcp_iread64_wqe {
  3165. struct ulp_bde64 bde;
  3166. uint32_t payload_offset_len; /* word 3 */
  3167. uint32_t total_xfer_len; /* word 4 */
  3168. uint32_t rsrvd5; /* word 5 */
  3169. struct wqe_common wqe_com; /* words 6-11 */
  3170. uint32_t rsrvd12;
  3171. struct ulp_bde64 ph_bde; /* words 13-15 */
  3172. };
  3173. struct fcp_icmnd64_wqe {
  3174. struct ulp_bde64 bde; /* words 0-2 */
  3175. uint32_t rsrvd3; /* word 3 */
  3176. uint32_t rsrvd4; /* word 4 */
  3177. uint32_t rsrvd5; /* word 5 */
  3178. struct wqe_common wqe_com; /* words 6-11 */
  3179. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3180. };
  3181. union lpfc_wqe {
  3182. uint32_t words[16];
  3183. struct lpfc_wqe_generic generic;
  3184. struct fcp_icmnd64_wqe fcp_icmd;
  3185. struct fcp_iread64_wqe fcp_iread;
  3186. struct fcp_iwrite64_wqe fcp_iwrite;
  3187. struct abort_cmd_wqe abort_cmd;
  3188. struct create_xri_wqe create_xri;
  3189. struct xmit_bcast64_wqe xmit_bcast64;
  3190. struct xmit_seq64_wqe xmit_sequence;
  3191. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3192. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3193. struct els_request64_wqe els_req;
  3194. struct gen_req64_wqe gen_req;
  3195. };
  3196. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3197. #define LPFC_FILE_TYPE_GROUP 0xf7
  3198. #define LPFC_FILE_ID_GROUP 0xa2
  3199. struct lpfc_grp_hdr {
  3200. uint32_t size;
  3201. uint32_t magic_number;
  3202. uint32_t word2;
  3203. #define lpfc_grp_hdr_file_type_SHIFT 24
  3204. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3205. #define lpfc_grp_hdr_file_type_WORD word2
  3206. #define lpfc_grp_hdr_id_SHIFT 16
  3207. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3208. #define lpfc_grp_hdr_id_WORD word2
  3209. uint8_t rev_name[128];
  3210. uint8_t date[12];
  3211. uint8_t revision[32];
  3212. };
  3213. #define FCP_COMMAND 0x0
  3214. #define FCP_COMMAND_DATA_OUT 0x1
  3215. #define ELS_COMMAND_NON_FIP 0xC
  3216. #define ELS_COMMAND_FIP 0xD
  3217. #define OTHER_COMMAND 0x8
  3218. #define LPFC_FW_DUMP 1
  3219. #define LPFC_FW_RESET 2
  3220. #define LPFC_DV_RESET 3