i915_debugfs.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define DEV_INFO_SEP ;
  57. DEV_INFO_FLAGS;
  58. #undef DEV_INFO_FLAG
  59. #undef DEV_INFO_SEP
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static const char *cache_level_str(int type)
  81. {
  82. switch (type) {
  83. case I915_CACHE_NONE: return " uncached";
  84. case I915_CACHE_LLC: return " snooped (LLC)";
  85. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  86. default: return "";
  87. }
  88. }
  89. static void
  90. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  91. {
  92. seq_printf(m, "%p: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  93. &obj->base,
  94. get_pin_flag(obj),
  95. get_tiling_flag(obj),
  96. obj->base.size / 1024,
  97. obj->base.read_domains,
  98. obj->base.write_domain,
  99. obj->last_read_seqno,
  100. obj->last_write_seqno,
  101. obj->last_fenced_seqno,
  102. cache_level_str(obj->cache_level),
  103. obj->dirty ? " dirty" : "",
  104. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  105. if (obj->base.name)
  106. seq_printf(m, " (name: %d)", obj->base.name);
  107. if (obj->pin_count)
  108. seq_printf(m, " (pinned x %d)", obj->pin_count);
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. if (obj->gtt_space != NULL)
  112. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  113. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  114. if (obj->stolen)
  115. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  116. if (obj->pin_mappable || obj->fault_mappable) {
  117. char s[3], *t = s;
  118. if (obj->pin_mappable)
  119. *t++ = 'p';
  120. if (obj->fault_mappable)
  121. *t++ = 'f';
  122. *t = '\0';
  123. seq_printf(m, " (%s mappable)", s);
  124. }
  125. if (obj->ring != NULL)
  126. seq_printf(m, " (%s)", obj->ring->name);
  127. }
  128. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  129. {
  130. struct drm_info_node *node = (struct drm_info_node *) m->private;
  131. uintptr_t list = (uintptr_t) node->info_ent->data;
  132. struct list_head *head;
  133. struct drm_device *dev = node->minor->dev;
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. struct drm_i915_gem_object *obj;
  136. size_t total_obj_size, total_gtt_size;
  137. int count, ret;
  138. ret = mutex_lock_interruptible(&dev->struct_mutex);
  139. if (ret)
  140. return ret;
  141. switch (list) {
  142. case ACTIVE_LIST:
  143. seq_printf(m, "Active:\n");
  144. head = &dev_priv->mm.active_list;
  145. break;
  146. case INACTIVE_LIST:
  147. seq_printf(m, "Inactive:\n");
  148. head = &dev_priv->mm.inactive_list;
  149. break;
  150. default:
  151. mutex_unlock(&dev->struct_mutex);
  152. return -EINVAL;
  153. }
  154. total_obj_size = total_gtt_size = count = 0;
  155. list_for_each_entry(obj, head, mm_list) {
  156. seq_printf(m, " ");
  157. describe_obj(m, obj);
  158. seq_printf(m, "\n");
  159. total_obj_size += obj->base.size;
  160. total_gtt_size += obj->gtt_space->size;
  161. count++;
  162. }
  163. mutex_unlock(&dev->struct_mutex);
  164. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  165. count, total_obj_size, total_gtt_size);
  166. return 0;
  167. }
  168. #define count_objects(list, member) do { \
  169. list_for_each_entry(obj, list, member) { \
  170. size += obj->gtt_space->size; \
  171. ++count; \
  172. if (obj->map_and_fenceable) { \
  173. mappable_size += obj->gtt_space->size; \
  174. ++mappable_count; \
  175. } \
  176. } \
  177. } while (0)
  178. static int i915_gem_object_info(struct seq_file *m, void* data)
  179. {
  180. struct drm_info_node *node = (struct drm_info_node *) m->private;
  181. struct drm_device *dev = node->minor->dev;
  182. struct drm_i915_private *dev_priv = dev->dev_private;
  183. u32 count, mappable_count, purgeable_count;
  184. size_t size, mappable_size, purgeable_size;
  185. struct drm_i915_gem_object *obj;
  186. int ret;
  187. ret = mutex_lock_interruptible(&dev->struct_mutex);
  188. if (ret)
  189. return ret;
  190. seq_printf(m, "%u objects, %zu bytes\n",
  191. dev_priv->mm.object_count,
  192. dev_priv->mm.object_memory);
  193. size = count = mappable_size = mappable_count = 0;
  194. count_objects(&dev_priv->mm.bound_list, gtt_list);
  195. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  196. count, mappable_count, size, mappable_size);
  197. size = count = mappable_size = mappable_count = 0;
  198. count_objects(&dev_priv->mm.active_list, mm_list);
  199. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  200. count, mappable_count, size, mappable_size);
  201. size = count = mappable_size = mappable_count = 0;
  202. count_objects(&dev_priv->mm.inactive_list, mm_list);
  203. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  204. count, mappable_count, size, mappable_size);
  205. size = count = purgeable_size = purgeable_count = 0;
  206. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  207. size += obj->base.size, ++count;
  208. if (obj->madv == I915_MADV_DONTNEED)
  209. purgeable_size += obj->base.size, ++purgeable_count;
  210. }
  211. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  212. size = count = mappable_size = mappable_count = 0;
  213. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  214. if (obj->fault_mappable) {
  215. size += obj->gtt_space->size;
  216. ++count;
  217. }
  218. if (obj->pin_mappable) {
  219. mappable_size += obj->gtt_space->size;
  220. ++mappable_count;
  221. }
  222. if (obj->madv == I915_MADV_DONTNEED) {
  223. purgeable_size += obj->base.size;
  224. ++purgeable_count;
  225. }
  226. }
  227. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  228. purgeable_count, purgeable_size);
  229. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  230. mappable_count, mappable_size);
  231. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  232. count, size);
  233. seq_printf(m, "%zu [%lu] gtt total\n",
  234. dev_priv->gtt.total,
  235. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  236. mutex_unlock(&dev->struct_mutex);
  237. return 0;
  238. }
  239. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  240. {
  241. struct drm_info_node *node = (struct drm_info_node *) m->private;
  242. struct drm_device *dev = node->minor->dev;
  243. uintptr_t list = (uintptr_t) node->info_ent->data;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. struct drm_i915_gem_object *obj;
  246. size_t total_obj_size, total_gtt_size;
  247. int count, ret;
  248. ret = mutex_lock_interruptible(&dev->struct_mutex);
  249. if (ret)
  250. return ret;
  251. total_obj_size = total_gtt_size = count = 0;
  252. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  253. if (list == PINNED_LIST && obj->pin_count == 0)
  254. continue;
  255. seq_printf(m, " ");
  256. describe_obj(m, obj);
  257. seq_printf(m, "\n");
  258. total_obj_size += obj->base.size;
  259. total_gtt_size += obj->gtt_space->size;
  260. count++;
  261. }
  262. mutex_unlock(&dev->struct_mutex);
  263. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  264. count, total_obj_size, total_gtt_size);
  265. return 0;
  266. }
  267. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  268. {
  269. struct drm_info_node *node = (struct drm_info_node *) m->private;
  270. struct drm_device *dev = node->minor->dev;
  271. unsigned long flags;
  272. struct intel_crtc *crtc;
  273. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  274. const char pipe = pipe_name(crtc->pipe);
  275. const char plane = plane_name(crtc->plane);
  276. struct intel_unpin_work *work;
  277. spin_lock_irqsave(&dev->event_lock, flags);
  278. work = crtc->unpin_work;
  279. if (work == NULL) {
  280. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  281. pipe, plane);
  282. } else {
  283. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  284. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  285. pipe, plane);
  286. } else {
  287. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  288. pipe, plane);
  289. }
  290. if (work->enable_stall_check)
  291. seq_printf(m, "Stall check enabled, ");
  292. else
  293. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  294. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  295. if (work->old_fb_obj) {
  296. struct drm_i915_gem_object *obj = work->old_fb_obj;
  297. if (obj)
  298. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  299. }
  300. if (work->pending_flip_obj) {
  301. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  302. if (obj)
  303. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  304. }
  305. }
  306. spin_unlock_irqrestore(&dev->event_lock, flags);
  307. }
  308. return 0;
  309. }
  310. static int i915_gem_request_info(struct seq_file *m, void *data)
  311. {
  312. struct drm_info_node *node = (struct drm_info_node *) m->private;
  313. struct drm_device *dev = node->minor->dev;
  314. drm_i915_private_t *dev_priv = dev->dev_private;
  315. struct intel_ring_buffer *ring;
  316. struct drm_i915_gem_request *gem_request;
  317. int ret, count, i;
  318. ret = mutex_lock_interruptible(&dev->struct_mutex);
  319. if (ret)
  320. return ret;
  321. count = 0;
  322. for_each_ring(ring, dev_priv, i) {
  323. if (list_empty(&ring->request_list))
  324. continue;
  325. seq_printf(m, "%s requests:\n", ring->name);
  326. list_for_each_entry(gem_request,
  327. &ring->request_list,
  328. list) {
  329. seq_printf(m, " %d @ %d\n",
  330. gem_request->seqno,
  331. (int) (jiffies - gem_request->emitted_jiffies));
  332. }
  333. count++;
  334. }
  335. mutex_unlock(&dev->struct_mutex);
  336. if (count == 0)
  337. seq_printf(m, "No requests\n");
  338. return 0;
  339. }
  340. static void i915_ring_seqno_info(struct seq_file *m,
  341. struct intel_ring_buffer *ring)
  342. {
  343. if (ring->get_seqno) {
  344. seq_printf(m, "Current sequence (%s): %u\n",
  345. ring->name, ring->get_seqno(ring, false));
  346. }
  347. }
  348. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  349. {
  350. struct drm_info_node *node = (struct drm_info_node *) m->private;
  351. struct drm_device *dev = node->minor->dev;
  352. drm_i915_private_t *dev_priv = dev->dev_private;
  353. struct intel_ring_buffer *ring;
  354. int ret, i;
  355. ret = mutex_lock_interruptible(&dev->struct_mutex);
  356. if (ret)
  357. return ret;
  358. for_each_ring(ring, dev_priv, i)
  359. i915_ring_seqno_info(m, ring);
  360. mutex_unlock(&dev->struct_mutex);
  361. return 0;
  362. }
  363. static int i915_interrupt_info(struct seq_file *m, void *data)
  364. {
  365. struct drm_info_node *node = (struct drm_info_node *) m->private;
  366. struct drm_device *dev = node->minor->dev;
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct intel_ring_buffer *ring;
  369. int ret, i, pipe;
  370. ret = mutex_lock_interruptible(&dev->struct_mutex);
  371. if (ret)
  372. return ret;
  373. if (IS_VALLEYVIEW(dev)) {
  374. seq_printf(m, "Display IER:\t%08x\n",
  375. I915_READ(VLV_IER));
  376. seq_printf(m, "Display IIR:\t%08x\n",
  377. I915_READ(VLV_IIR));
  378. seq_printf(m, "Display IIR_RW:\t%08x\n",
  379. I915_READ(VLV_IIR_RW));
  380. seq_printf(m, "Display IMR:\t%08x\n",
  381. I915_READ(VLV_IMR));
  382. for_each_pipe(pipe)
  383. seq_printf(m, "Pipe %c stat:\t%08x\n",
  384. pipe_name(pipe),
  385. I915_READ(PIPESTAT(pipe)));
  386. seq_printf(m, "Master IER:\t%08x\n",
  387. I915_READ(VLV_MASTER_IER));
  388. seq_printf(m, "Render IER:\t%08x\n",
  389. I915_READ(GTIER));
  390. seq_printf(m, "Render IIR:\t%08x\n",
  391. I915_READ(GTIIR));
  392. seq_printf(m, "Render IMR:\t%08x\n",
  393. I915_READ(GTIMR));
  394. seq_printf(m, "PM IER:\t\t%08x\n",
  395. I915_READ(GEN6_PMIER));
  396. seq_printf(m, "PM IIR:\t\t%08x\n",
  397. I915_READ(GEN6_PMIIR));
  398. seq_printf(m, "PM IMR:\t\t%08x\n",
  399. I915_READ(GEN6_PMIMR));
  400. seq_printf(m, "Port hotplug:\t%08x\n",
  401. I915_READ(PORT_HOTPLUG_EN));
  402. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  403. I915_READ(VLV_DPFLIPSTAT));
  404. seq_printf(m, "DPINVGTT:\t%08x\n",
  405. I915_READ(DPINVGTT));
  406. } else if (!HAS_PCH_SPLIT(dev)) {
  407. seq_printf(m, "Interrupt enable: %08x\n",
  408. I915_READ(IER));
  409. seq_printf(m, "Interrupt identity: %08x\n",
  410. I915_READ(IIR));
  411. seq_printf(m, "Interrupt mask: %08x\n",
  412. I915_READ(IMR));
  413. for_each_pipe(pipe)
  414. seq_printf(m, "Pipe %c stat: %08x\n",
  415. pipe_name(pipe),
  416. I915_READ(PIPESTAT(pipe)));
  417. } else {
  418. seq_printf(m, "North Display Interrupt enable: %08x\n",
  419. I915_READ(DEIER));
  420. seq_printf(m, "North Display Interrupt identity: %08x\n",
  421. I915_READ(DEIIR));
  422. seq_printf(m, "North Display Interrupt mask: %08x\n",
  423. I915_READ(DEIMR));
  424. seq_printf(m, "South Display Interrupt enable: %08x\n",
  425. I915_READ(SDEIER));
  426. seq_printf(m, "South Display Interrupt identity: %08x\n",
  427. I915_READ(SDEIIR));
  428. seq_printf(m, "South Display Interrupt mask: %08x\n",
  429. I915_READ(SDEIMR));
  430. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  431. I915_READ(GTIER));
  432. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  433. I915_READ(GTIIR));
  434. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  435. I915_READ(GTIMR));
  436. }
  437. seq_printf(m, "Interrupts received: %d\n",
  438. atomic_read(&dev_priv->irq_received));
  439. for_each_ring(ring, dev_priv, i) {
  440. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  441. seq_printf(m,
  442. "Graphics Interrupt mask (%s): %08x\n",
  443. ring->name, I915_READ_IMR(ring));
  444. }
  445. i915_ring_seqno_info(m, ring);
  446. }
  447. mutex_unlock(&dev->struct_mutex);
  448. return 0;
  449. }
  450. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  451. {
  452. struct drm_info_node *node = (struct drm_info_node *) m->private;
  453. struct drm_device *dev = node->minor->dev;
  454. drm_i915_private_t *dev_priv = dev->dev_private;
  455. int i, ret;
  456. ret = mutex_lock_interruptible(&dev->struct_mutex);
  457. if (ret)
  458. return ret;
  459. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  460. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  461. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  462. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  463. seq_printf(m, "Fence %d, pin count = %d, object = ",
  464. i, dev_priv->fence_regs[i].pin_count);
  465. if (obj == NULL)
  466. seq_printf(m, "unused");
  467. else
  468. describe_obj(m, obj);
  469. seq_printf(m, "\n");
  470. }
  471. mutex_unlock(&dev->struct_mutex);
  472. return 0;
  473. }
  474. static int i915_hws_info(struct seq_file *m, void *data)
  475. {
  476. struct drm_info_node *node = (struct drm_info_node *) m->private;
  477. struct drm_device *dev = node->minor->dev;
  478. drm_i915_private_t *dev_priv = dev->dev_private;
  479. struct intel_ring_buffer *ring;
  480. const u32 *hws;
  481. int i;
  482. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  483. hws = ring->status_page.page_addr;
  484. if (hws == NULL)
  485. return 0;
  486. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  487. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  488. i * 4,
  489. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  490. }
  491. return 0;
  492. }
  493. static const char *ring_str(int ring)
  494. {
  495. switch (ring) {
  496. case RCS: return "render";
  497. case VCS: return "bsd";
  498. case BCS: return "blt";
  499. default: return "";
  500. }
  501. }
  502. static const char *pin_flag(int pinned)
  503. {
  504. if (pinned > 0)
  505. return " P";
  506. else if (pinned < 0)
  507. return " p";
  508. else
  509. return "";
  510. }
  511. static const char *tiling_flag(int tiling)
  512. {
  513. switch (tiling) {
  514. default:
  515. case I915_TILING_NONE: return "";
  516. case I915_TILING_X: return " X";
  517. case I915_TILING_Y: return " Y";
  518. }
  519. }
  520. static const char *dirty_flag(int dirty)
  521. {
  522. return dirty ? " dirty" : "";
  523. }
  524. static const char *purgeable_flag(int purgeable)
  525. {
  526. return purgeable ? " purgeable" : "";
  527. }
  528. static void print_error_buffers(struct seq_file *m,
  529. const char *name,
  530. struct drm_i915_error_buffer *err,
  531. int count)
  532. {
  533. seq_printf(m, "%s [%d]:\n", name, count);
  534. while (count--) {
  535. seq_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
  536. err->gtt_offset,
  537. err->size,
  538. err->read_domains,
  539. err->write_domain,
  540. err->rseqno, err->wseqno,
  541. pin_flag(err->pinned),
  542. tiling_flag(err->tiling),
  543. dirty_flag(err->dirty),
  544. purgeable_flag(err->purgeable),
  545. err->ring != -1 ? " " : "",
  546. ring_str(err->ring),
  547. cache_level_str(err->cache_level));
  548. if (err->name)
  549. seq_printf(m, " (name: %d)", err->name);
  550. if (err->fence_reg != I915_FENCE_REG_NONE)
  551. seq_printf(m, " (fence: %d)", err->fence_reg);
  552. seq_printf(m, "\n");
  553. err++;
  554. }
  555. }
  556. static void i915_ring_error_state(struct seq_file *m,
  557. struct drm_device *dev,
  558. struct drm_i915_error_state *error,
  559. unsigned ring)
  560. {
  561. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  562. seq_printf(m, "%s command stream:\n", ring_str(ring));
  563. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  564. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  565. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  566. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  567. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  568. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  569. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  570. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  571. if (INTEL_INFO(dev)->gen >= 4)
  572. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  573. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  574. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  575. if (INTEL_INFO(dev)->gen >= 6) {
  576. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  577. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  578. seq_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  579. error->semaphore_mboxes[ring][0],
  580. error->semaphore_seqno[ring][0]);
  581. seq_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  582. error->semaphore_mboxes[ring][1],
  583. error->semaphore_seqno[ring][1]);
  584. }
  585. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  586. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  587. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  588. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  589. }
  590. struct i915_error_state_file_priv {
  591. struct drm_device *dev;
  592. struct drm_i915_error_state *error;
  593. };
  594. static int i915_error_state(struct seq_file *m, void *unused)
  595. {
  596. struct i915_error_state_file_priv *error_priv = m->private;
  597. struct drm_device *dev = error_priv->dev;
  598. drm_i915_private_t *dev_priv = dev->dev_private;
  599. struct drm_i915_error_state *error = error_priv->error;
  600. struct intel_ring_buffer *ring;
  601. int i, j, page, offset, elt;
  602. if (!error) {
  603. seq_printf(m, "no error state collected\n");
  604. return 0;
  605. }
  606. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  607. error->time.tv_usec);
  608. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  609. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  610. seq_printf(m, "IER: 0x%08x\n", error->ier);
  611. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  612. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  613. for (i = 0; i < dev_priv->num_fence_regs; i++)
  614. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  615. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  616. seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
  617. if (INTEL_INFO(dev)->gen >= 6) {
  618. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  619. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  620. }
  621. if (INTEL_INFO(dev)->gen == 7)
  622. seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  623. for_each_ring(ring, dev_priv, i)
  624. i915_ring_error_state(m, dev, error, i);
  625. if (error->active_bo)
  626. print_error_buffers(m, "Active",
  627. error->active_bo,
  628. error->active_bo_count);
  629. if (error->pinned_bo)
  630. print_error_buffers(m, "Pinned",
  631. error->pinned_bo,
  632. error->pinned_bo_count);
  633. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  634. struct drm_i915_error_object *obj;
  635. if ((obj = error->ring[i].batchbuffer)) {
  636. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  637. dev_priv->ring[i].name,
  638. obj->gtt_offset);
  639. offset = 0;
  640. for (page = 0; page < obj->page_count; page++) {
  641. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  642. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  643. offset += 4;
  644. }
  645. }
  646. }
  647. if (error->ring[i].num_requests) {
  648. seq_printf(m, "%s --- %d requests\n",
  649. dev_priv->ring[i].name,
  650. error->ring[i].num_requests);
  651. for (j = 0; j < error->ring[i].num_requests; j++) {
  652. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  653. error->ring[i].requests[j].seqno,
  654. error->ring[i].requests[j].jiffies,
  655. error->ring[i].requests[j].tail);
  656. }
  657. }
  658. if ((obj = error->ring[i].ringbuffer)) {
  659. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  660. dev_priv->ring[i].name,
  661. obj->gtt_offset);
  662. offset = 0;
  663. for (page = 0; page < obj->page_count; page++) {
  664. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  665. seq_printf(m, "%08x : %08x\n",
  666. offset,
  667. obj->pages[page][elt]);
  668. offset += 4;
  669. }
  670. }
  671. }
  672. }
  673. if (error->overlay)
  674. intel_overlay_print_error_state(m, error->overlay);
  675. if (error->display)
  676. intel_display_print_error_state(m, dev, error->display);
  677. return 0;
  678. }
  679. static ssize_t
  680. i915_error_state_write(struct file *filp,
  681. const char __user *ubuf,
  682. size_t cnt,
  683. loff_t *ppos)
  684. {
  685. struct seq_file *m = filp->private_data;
  686. struct i915_error_state_file_priv *error_priv = m->private;
  687. struct drm_device *dev = error_priv->dev;
  688. int ret;
  689. DRM_DEBUG_DRIVER("Resetting error state\n");
  690. ret = mutex_lock_interruptible(&dev->struct_mutex);
  691. if (ret)
  692. return ret;
  693. i915_destroy_error_state(dev);
  694. mutex_unlock(&dev->struct_mutex);
  695. return cnt;
  696. }
  697. static int i915_error_state_open(struct inode *inode, struct file *file)
  698. {
  699. struct drm_device *dev = inode->i_private;
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. struct i915_error_state_file_priv *error_priv;
  702. unsigned long flags;
  703. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  704. if (!error_priv)
  705. return -ENOMEM;
  706. error_priv->dev = dev;
  707. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  708. error_priv->error = dev_priv->gpu_error.first_error;
  709. if (error_priv->error)
  710. kref_get(&error_priv->error->ref);
  711. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  712. return single_open(file, i915_error_state, error_priv);
  713. }
  714. static int i915_error_state_release(struct inode *inode, struct file *file)
  715. {
  716. struct seq_file *m = file->private_data;
  717. struct i915_error_state_file_priv *error_priv = m->private;
  718. if (error_priv->error)
  719. kref_put(&error_priv->error->ref, i915_error_state_free);
  720. kfree(error_priv);
  721. return single_release(inode, file);
  722. }
  723. static const struct file_operations i915_error_state_fops = {
  724. .owner = THIS_MODULE,
  725. .open = i915_error_state_open,
  726. .read = seq_read,
  727. .write = i915_error_state_write,
  728. .llseek = default_llseek,
  729. .release = i915_error_state_release,
  730. };
  731. static ssize_t
  732. i915_next_seqno_read(struct file *filp,
  733. char __user *ubuf,
  734. size_t max,
  735. loff_t *ppos)
  736. {
  737. struct drm_device *dev = filp->private_data;
  738. drm_i915_private_t *dev_priv = dev->dev_private;
  739. char buf[80];
  740. int len;
  741. int ret;
  742. ret = mutex_lock_interruptible(&dev->struct_mutex);
  743. if (ret)
  744. return ret;
  745. len = snprintf(buf, sizeof(buf),
  746. "next_seqno : 0x%x\n",
  747. dev_priv->next_seqno);
  748. mutex_unlock(&dev->struct_mutex);
  749. if (len > sizeof(buf))
  750. len = sizeof(buf);
  751. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  752. }
  753. static ssize_t
  754. i915_next_seqno_write(struct file *filp,
  755. const char __user *ubuf,
  756. size_t cnt,
  757. loff_t *ppos)
  758. {
  759. struct drm_device *dev = filp->private_data;
  760. char buf[20];
  761. u32 val = 1;
  762. int ret;
  763. if (cnt > 0) {
  764. if (cnt > sizeof(buf) - 1)
  765. return -EINVAL;
  766. if (copy_from_user(buf, ubuf, cnt))
  767. return -EFAULT;
  768. buf[cnt] = 0;
  769. ret = kstrtouint(buf, 0, &val);
  770. if (ret < 0)
  771. return ret;
  772. }
  773. ret = mutex_lock_interruptible(&dev->struct_mutex);
  774. if (ret)
  775. return ret;
  776. ret = i915_gem_set_seqno(dev, val);
  777. mutex_unlock(&dev->struct_mutex);
  778. return ret ?: cnt;
  779. }
  780. static const struct file_operations i915_next_seqno_fops = {
  781. .owner = THIS_MODULE,
  782. .open = simple_open,
  783. .read = i915_next_seqno_read,
  784. .write = i915_next_seqno_write,
  785. .llseek = default_llseek,
  786. };
  787. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  788. {
  789. struct drm_info_node *node = (struct drm_info_node *) m->private;
  790. struct drm_device *dev = node->minor->dev;
  791. drm_i915_private_t *dev_priv = dev->dev_private;
  792. u16 crstanddelay;
  793. int ret;
  794. ret = mutex_lock_interruptible(&dev->struct_mutex);
  795. if (ret)
  796. return ret;
  797. crstanddelay = I915_READ16(CRSTANDVID);
  798. mutex_unlock(&dev->struct_mutex);
  799. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  800. return 0;
  801. }
  802. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  803. {
  804. struct drm_info_node *node = (struct drm_info_node *) m->private;
  805. struct drm_device *dev = node->minor->dev;
  806. drm_i915_private_t *dev_priv = dev->dev_private;
  807. int ret;
  808. if (IS_GEN5(dev)) {
  809. u16 rgvswctl = I915_READ16(MEMSWCTL);
  810. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  811. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  812. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  813. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  814. MEMSTAT_VID_SHIFT);
  815. seq_printf(m, "Current P-state: %d\n",
  816. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  817. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  818. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  819. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  820. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  821. u32 rpstat, cagf;
  822. u32 rpupei, rpcurup, rpprevup;
  823. u32 rpdownei, rpcurdown, rpprevdown;
  824. int max_freq;
  825. /* RPSTAT1 is in the GT power well */
  826. ret = mutex_lock_interruptible(&dev->struct_mutex);
  827. if (ret)
  828. return ret;
  829. gen6_gt_force_wake_get(dev_priv);
  830. rpstat = I915_READ(GEN6_RPSTAT1);
  831. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  832. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  833. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  834. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  835. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  836. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  837. if (IS_HASWELL(dev))
  838. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  839. else
  840. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  841. cagf *= GT_FREQUENCY_MULTIPLIER;
  842. gen6_gt_force_wake_put(dev_priv);
  843. mutex_unlock(&dev->struct_mutex);
  844. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  845. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  846. seq_printf(m, "Render p-state ratio: %d\n",
  847. (gt_perf_status & 0xff00) >> 8);
  848. seq_printf(m, "Render p-state VID: %d\n",
  849. gt_perf_status & 0xff);
  850. seq_printf(m, "Render p-state limit: %d\n",
  851. rp_state_limits & 0xff);
  852. seq_printf(m, "CAGF: %dMHz\n", cagf);
  853. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  854. GEN6_CURICONT_MASK);
  855. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  856. GEN6_CURBSYTAVG_MASK);
  857. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  858. GEN6_CURBSYTAVG_MASK);
  859. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  860. GEN6_CURIAVG_MASK);
  861. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  862. GEN6_CURBSYTAVG_MASK);
  863. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  864. GEN6_CURBSYTAVG_MASK);
  865. max_freq = (rp_state_cap & 0xff0000) >> 16;
  866. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  867. max_freq * GT_FREQUENCY_MULTIPLIER);
  868. max_freq = (rp_state_cap & 0xff00) >> 8;
  869. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  870. max_freq * GT_FREQUENCY_MULTIPLIER);
  871. max_freq = rp_state_cap & 0xff;
  872. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  873. max_freq * GT_FREQUENCY_MULTIPLIER);
  874. } else {
  875. seq_printf(m, "no P-state info available\n");
  876. }
  877. return 0;
  878. }
  879. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  880. {
  881. struct drm_info_node *node = (struct drm_info_node *) m->private;
  882. struct drm_device *dev = node->minor->dev;
  883. drm_i915_private_t *dev_priv = dev->dev_private;
  884. u32 delayfreq;
  885. int ret, i;
  886. ret = mutex_lock_interruptible(&dev->struct_mutex);
  887. if (ret)
  888. return ret;
  889. for (i = 0; i < 16; i++) {
  890. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  891. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  892. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  893. }
  894. mutex_unlock(&dev->struct_mutex);
  895. return 0;
  896. }
  897. static inline int MAP_TO_MV(int map)
  898. {
  899. return 1250 - (map * 25);
  900. }
  901. static int i915_inttoext_table(struct seq_file *m, void *unused)
  902. {
  903. struct drm_info_node *node = (struct drm_info_node *) m->private;
  904. struct drm_device *dev = node->minor->dev;
  905. drm_i915_private_t *dev_priv = dev->dev_private;
  906. u32 inttoext;
  907. int ret, i;
  908. ret = mutex_lock_interruptible(&dev->struct_mutex);
  909. if (ret)
  910. return ret;
  911. for (i = 1; i <= 32; i++) {
  912. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  913. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  914. }
  915. mutex_unlock(&dev->struct_mutex);
  916. return 0;
  917. }
  918. static int ironlake_drpc_info(struct seq_file *m)
  919. {
  920. struct drm_info_node *node = (struct drm_info_node *) m->private;
  921. struct drm_device *dev = node->minor->dev;
  922. drm_i915_private_t *dev_priv = dev->dev_private;
  923. u32 rgvmodectl, rstdbyctl;
  924. u16 crstandvid;
  925. int ret;
  926. ret = mutex_lock_interruptible(&dev->struct_mutex);
  927. if (ret)
  928. return ret;
  929. rgvmodectl = I915_READ(MEMMODECTL);
  930. rstdbyctl = I915_READ(RSTDBYCTL);
  931. crstandvid = I915_READ16(CRSTANDVID);
  932. mutex_unlock(&dev->struct_mutex);
  933. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  934. "yes" : "no");
  935. seq_printf(m, "Boost freq: %d\n",
  936. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  937. MEMMODE_BOOST_FREQ_SHIFT);
  938. seq_printf(m, "HW control enabled: %s\n",
  939. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  940. seq_printf(m, "SW control enabled: %s\n",
  941. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  942. seq_printf(m, "Gated voltage change: %s\n",
  943. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  944. seq_printf(m, "Starting frequency: P%d\n",
  945. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  946. seq_printf(m, "Max P-state: P%d\n",
  947. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  948. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  949. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  950. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  951. seq_printf(m, "Render standby enabled: %s\n",
  952. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  953. seq_printf(m, "Current RS state: ");
  954. switch (rstdbyctl & RSX_STATUS_MASK) {
  955. case RSX_STATUS_ON:
  956. seq_printf(m, "on\n");
  957. break;
  958. case RSX_STATUS_RC1:
  959. seq_printf(m, "RC1\n");
  960. break;
  961. case RSX_STATUS_RC1E:
  962. seq_printf(m, "RC1E\n");
  963. break;
  964. case RSX_STATUS_RS1:
  965. seq_printf(m, "RS1\n");
  966. break;
  967. case RSX_STATUS_RS2:
  968. seq_printf(m, "RS2 (RC6)\n");
  969. break;
  970. case RSX_STATUS_RS3:
  971. seq_printf(m, "RC3 (RC6+)\n");
  972. break;
  973. default:
  974. seq_printf(m, "unknown\n");
  975. break;
  976. }
  977. return 0;
  978. }
  979. static int gen6_drpc_info(struct seq_file *m)
  980. {
  981. struct drm_info_node *node = (struct drm_info_node *) m->private;
  982. struct drm_device *dev = node->minor->dev;
  983. struct drm_i915_private *dev_priv = dev->dev_private;
  984. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  985. unsigned forcewake_count;
  986. int count=0, ret;
  987. ret = mutex_lock_interruptible(&dev->struct_mutex);
  988. if (ret)
  989. return ret;
  990. spin_lock_irq(&dev_priv->gt_lock);
  991. forcewake_count = dev_priv->forcewake_count;
  992. spin_unlock_irq(&dev_priv->gt_lock);
  993. if (forcewake_count) {
  994. seq_printf(m, "RC information inaccurate because somebody "
  995. "holds a forcewake reference \n");
  996. } else {
  997. /* NB: we cannot use forcewake, else we read the wrong values */
  998. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  999. udelay(10);
  1000. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1001. }
  1002. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1003. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  1004. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1005. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1006. mutex_unlock(&dev->struct_mutex);
  1007. mutex_lock(&dev_priv->rps.hw_lock);
  1008. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1009. mutex_unlock(&dev_priv->rps.hw_lock);
  1010. seq_printf(m, "Video Turbo Mode: %s\n",
  1011. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1012. seq_printf(m, "HW control enabled: %s\n",
  1013. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1014. seq_printf(m, "SW control enabled: %s\n",
  1015. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1016. GEN6_RP_MEDIA_SW_MODE));
  1017. seq_printf(m, "RC1e Enabled: %s\n",
  1018. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1019. seq_printf(m, "RC6 Enabled: %s\n",
  1020. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1021. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1022. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1023. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1024. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1025. seq_printf(m, "Current RC state: ");
  1026. switch (gt_core_status & GEN6_RCn_MASK) {
  1027. case GEN6_RC0:
  1028. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1029. seq_printf(m, "Core Power Down\n");
  1030. else
  1031. seq_printf(m, "on\n");
  1032. break;
  1033. case GEN6_RC3:
  1034. seq_printf(m, "RC3\n");
  1035. break;
  1036. case GEN6_RC6:
  1037. seq_printf(m, "RC6\n");
  1038. break;
  1039. case GEN6_RC7:
  1040. seq_printf(m, "RC7\n");
  1041. break;
  1042. default:
  1043. seq_printf(m, "Unknown\n");
  1044. break;
  1045. }
  1046. seq_printf(m, "Core Power Down: %s\n",
  1047. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1048. /* Not exactly sure what this is */
  1049. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1050. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1051. seq_printf(m, "RC6 residency since boot: %u\n",
  1052. I915_READ(GEN6_GT_GFX_RC6));
  1053. seq_printf(m, "RC6+ residency since boot: %u\n",
  1054. I915_READ(GEN6_GT_GFX_RC6p));
  1055. seq_printf(m, "RC6++ residency since boot: %u\n",
  1056. I915_READ(GEN6_GT_GFX_RC6pp));
  1057. seq_printf(m, "RC6 voltage: %dmV\n",
  1058. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1059. seq_printf(m, "RC6+ voltage: %dmV\n",
  1060. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1061. seq_printf(m, "RC6++ voltage: %dmV\n",
  1062. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1063. return 0;
  1064. }
  1065. static int i915_drpc_info(struct seq_file *m, void *unused)
  1066. {
  1067. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1068. struct drm_device *dev = node->minor->dev;
  1069. if (IS_GEN6(dev) || IS_GEN7(dev))
  1070. return gen6_drpc_info(m);
  1071. else
  1072. return ironlake_drpc_info(m);
  1073. }
  1074. static int i915_fbc_status(struct seq_file *m, void *unused)
  1075. {
  1076. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1077. struct drm_device *dev = node->minor->dev;
  1078. drm_i915_private_t *dev_priv = dev->dev_private;
  1079. if (!I915_HAS_FBC(dev)) {
  1080. seq_printf(m, "FBC unsupported on this chipset\n");
  1081. return 0;
  1082. }
  1083. if (intel_fbc_enabled(dev)) {
  1084. seq_printf(m, "FBC enabled\n");
  1085. } else {
  1086. seq_printf(m, "FBC disabled: ");
  1087. switch (dev_priv->no_fbc_reason) {
  1088. case FBC_NO_OUTPUT:
  1089. seq_printf(m, "no outputs");
  1090. break;
  1091. case FBC_STOLEN_TOO_SMALL:
  1092. seq_printf(m, "not enough stolen memory");
  1093. break;
  1094. case FBC_UNSUPPORTED_MODE:
  1095. seq_printf(m, "mode not supported");
  1096. break;
  1097. case FBC_MODE_TOO_LARGE:
  1098. seq_printf(m, "mode too large");
  1099. break;
  1100. case FBC_BAD_PLANE:
  1101. seq_printf(m, "FBC unsupported on plane");
  1102. break;
  1103. case FBC_NOT_TILED:
  1104. seq_printf(m, "scanout buffer not tiled");
  1105. break;
  1106. case FBC_MULTIPLE_PIPES:
  1107. seq_printf(m, "multiple pipes are enabled");
  1108. break;
  1109. case FBC_MODULE_PARAM:
  1110. seq_printf(m, "disabled per module param (default off)");
  1111. break;
  1112. default:
  1113. seq_printf(m, "unknown reason");
  1114. }
  1115. seq_printf(m, "\n");
  1116. }
  1117. return 0;
  1118. }
  1119. static int i915_sr_status(struct seq_file *m, void *unused)
  1120. {
  1121. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1122. struct drm_device *dev = node->minor->dev;
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. bool sr_enabled = false;
  1125. if (HAS_PCH_SPLIT(dev))
  1126. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1127. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1128. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1129. else if (IS_I915GM(dev))
  1130. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1131. else if (IS_PINEVIEW(dev))
  1132. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1133. seq_printf(m, "self-refresh: %s\n",
  1134. sr_enabled ? "enabled" : "disabled");
  1135. return 0;
  1136. }
  1137. static int i915_emon_status(struct seq_file *m, void *unused)
  1138. {
  1139. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1140. struct drm_device *dev = node->minor->dev;
  1141. drm_i915_private_t *dev_priv = dev->dev_private;
  1142. unsigned long temp, chipset, gfx;
  1143. int ret;
  1144. if (!IS_GEN5(dev))
  1145. return -ENODEV;
  1146. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1147. if (ret)
  1148. return ret;
  1149. temp = i915_mch_val(dev_priv);
  1150. chipset = i915_chipset_val(dev_priv);
  1151. gfx = i915_gfx_val(dev_priv);
  1152. mutex_unlock(&dev->struct_mutex);
  1153. seq_printf(m, "GMCH temp: %ld\n", temp);
  1154. seq_printf(m, "Chipset power: %ld\n", chipset);
  1155. seq_printf(m, "GFX power: %ld\n", gfx);
  1156. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1157. return 0;
  1158. }
  1159. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1160. {
  1161. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1162. struct drm_device *dev = node->minor->dev;
  1163. drm_i915_private_t *dev_priv = dev->dev_private;
  1164. int ret;
  1165. int gpu_freq, ia_freq;
  1166. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1167. seq_printf(m, "unsupported on this chipset\n");
  1168. return 0;
  1169. }
  1170. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1171. if (ret)
  1172. return ret;
  1173. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1174. for (gpu_freq = dev_priv->rps.min_delay;
  1175. gpu_freq <= dev_priv->rps.max_delay;
  1176. gpu_freq++) {
  1177. ia_freq = gpu_freq;
  1178. sandybridge_pcode_read(dev_priv,
  1179. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1180. &ia_freq);
  1181. seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
  1182. }
  1183. mutex_unlock(&dev_priv->rps.hw_lock);
  1184. return 0;
  1185. }
  1186. static int i915_gfxec(struct seq_file *m, void *unused)
  1187. {
  1188. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1189. struct drm_device *dev = node->minor->dev;
  1190. drm_i915_private_t *dev_priv = dev->dev_private;
  1191. int ret;
  1192. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1193. if (ret)
  1194. return ret;
  1195. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1196. mutex_unlock(&dev->struct_mutex);
  1197. return 0;
  1198. }
  1199. static int i915_opregion(struct seq_file *m, void *unused)
  1200. {
  1201. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1202. struct drm_device *dev = node->minor->dev;
  1203. drm_i915_private_t *dev_priv = dev->dev_private;
  1204. struct intel_opregion *opregion = &dev_priv->opregion;
  1205. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1206. int ret;
  1207. if (data == NULL)
  1208. return -ENOMEM;
  1209. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1210. if (ret)
  1211. goto out;
  1212. if (opregion->header) {
  1213. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1214. seq_write(m, data, OPREGION_SIZE);
  1215. }
  1216. mutex_unlock(&dev->struct_mutex);
  1217. out:
  1218. kfree(data);
  1219. return 0;
  1220. }
  1221. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1222. {
  1223. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1224. struct drm_device *dev = node->minor->dev;
  1225. drm_i915_private_t *dev_priv = dev->dev_private;
  1226. struct intel_fbdev *ifbdev;
  1227. struct intel_framebuffer *fb;
  1228. int ret;
  1229. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1230. if (ret)
  1231. return ret;
  1232. ifbdev = dev_priv->fbdev;
  1233. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1234. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1235. fb->base.width,
  1236. fb->base.height,
  1237. fb->base.depth,
  1238. fb->base.bits_per_pixel,
  1239. atomic_read(&fb->base.refcount.refcount));
  1240. describe_obj(m, fb->obj);
  1241. seq_printf(m, "\n");
  1242. mutex_unlock(&dev->mode_config.mutex);
  1243. mutex_lock(&dev->mode_config.fb_lock);
  1244. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1245. if (&fb->base == ifbdev->helper.fb)
  1246. continue;
  1247. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1248. fb->base.width,
  1249. fb->base.height,
  1250. fb->base.depth,
  1251. fb->base.bits_per_pixel,
  1252. atomic_read(&fb->base.refcount.refcount));
  1253. describe_obj(m, fb->obj);
  1254. seq_printf(m, "\n");
  1255. }
  1256. mutex_unlock(&dev->mode_config.fb_lock);
  1257. return 0;
  1258. }
  1259. static int i915_context_status(struct seq_file *m, void *unused)
  1260. {
  1261. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1262. struct drm_device *dev = node->minor->dev;
  1263. drm_i915_private_t *dev_priv = dev->dev_private;
  1264. int ret;
  1265. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1266. if (ret)
  1267. return ret;
  1268. if (dev_priv->ips.pwrctx) {
  1269. seq_printf(m, "power context ");
  1270. describe_obj(m, dev_priv->ips.pwrctx);
  1271. seq_printf(m, "\n");
  1272. }
  1273. if (dev_priv->ips.renderctx) {
  1274. seq_printf(m, "render context ");
  1275. describe_obj(m, dev_priv->ips.renderctx);
  1276. seq_printf(m, "\n");
  1277. }
  1278. mutex_unlock(&dev->mode_config.mutex);
  1279. return 0;
  1280. }
  1281. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1282. {
  1283. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1284. struct drm_device *dev = node->minor->dev;
  1285. struct drm_i915_private *dev_priv = dev->dev_private;
  1286. unsigned forcewake_count;
  1287. spin_lock_irq(&dev_priv->gt_lock);
  1288. forcewake_count = dev_priv->forcewake_count;
  1289. spin_unlock_irq(&dev_priv->gt_lock);
  1290. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1291. return 0;
  1292. }
  1293. static const char *swizzle_string(unsigned swizzle)
  1294. {
  1295. switch(swizzle) {
  1296. case I915_BIT_6_SWIZZLE_NONE:
  1297. return "none";
  1298. case I915_BIT_6_SWIZZLE_9:
  1299. return "bit9";
  1300. case I915_BIT_6_SWIZZLE_9_10:
  1301. return "bit9/bit10";
  1302. case I915_BIT_6_SWIZZLE_9_11:
  1303. return "bit9/bit11";
  1304. case I915_BIT_6_SWIZZLE_9_10_11:
  1305. return "bit9/bit10/bit11";
  1306. case I915_BIT_6_SWIZZLE_9_17:
  1307. return "bit9/bit17";
  1308. case I915_BIT_6_SWIZZLE_9_10_17:
  1309. return "bit9/bit10/bit17";
  1310. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1311. return "unkown";
  1312. }
  1313. return "bug";
  1314. }
  1315. static int i915_swizzle_info(struct seq_file *m, void *data)
  1316. {
  1317. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1318. struct drm_device *dev = node->minor->dev;
  1319. struct drm_i915_private *dev_priv = dev->dev_private;
  1320. int ret;
  1321. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1322. if (ret)
  1323. return ret;
  1324. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1325. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1326. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1327. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1328. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1329. seq_printf(m, "DDC = 0x%08x\n",
  1330. I915_READ(DCC));
  1331. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1332. I915_READ16(C0DRB3));
  1333. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1334. I915_READ16(C1DRB3));
  1335. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1336. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1337. I915_READ(MAD_DIMM_C0));
  1338. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1339. I915_READ(MAD_DIMM_C1));
  1340. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1341. I915_READ(MAD_DIMM_C2));
  1342. seq_printf(m, "TILECTL = 0x%08x\n",
  1343. I915_READ(TILECTL));
  1344. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1345. I915_READ(ARB_MODE));
  1346. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1347. I915_READ(DISP_ARB_CTL));
  1348. }
  1349. mutex_unlock(&dev->struct_mutex);
  1350. return 0;
  1351. }
  1352. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1353. {
  1354. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1355. struct drm_device *dev = node->minor->dev;
  1356. struct drm_i915_private *dev_priv = dev->dev_private;
  1357. struct intel_ring_buffer *ring;
  1358. int i, ret;
  1359. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1360. if (ret)
  1361. return ret;
  1362. if (INTEL_INFO(dev)->gen == 6)
  1363. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1364. for_each_ring(ring, dev_priv, i) {
  1365. seq_printf(m, "%s\n", ring->name);
  1366. if (INTEL_INFO(dev)->gen == 7)
  1367. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1368. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1369. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1370. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1371. }
  1372. if (dev_priv->mm.aliasing_ppgtt) {
  1373. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1374. seq_printf(m, "aliasing PPGTT:\n");
  1375. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1376. }
  1377. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1378. mutex_unlock(&dev->struct_mutex);
  1379. return 0;
  1380. }
  1381. static int i915_dpio_info(struct seq_file *m, void *data)
  1382. {
  1383. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1384. struct drm_device *dev = node->minor->dev;
  1385. struct drm_i915_private *dev_priv = dev->dev_private;
  1386. int ret;
  1387. if (!IS_VALLEYVIEW(dev)) {
  1388. seq_printf(m, "unsupported\n");
  1389. return 0;
  1390. }
  1391. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1392. if (ret)
  1393. return ret;
  1394. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1395. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1396. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1397. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1398. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1399. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1400. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1401. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1402. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1403. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1404. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1405. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1406. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1407. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1408. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1409. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1410. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1411. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1412. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1413. mutex_unlock(&dev_priv->dpio_lock);
  1414. return 0;
  1415. }
  1416. static ssize_t
  1417. i915_wedged_read(struct file *filp,
  1418. char __user *ubuf,
  1419. size_t max,
  1420. loff_t *ppos)
  1421. {
  1422. struct drm_device *dev = filp->private_data;
  1423. drm_i915_private_t *dev_priv = dev->dev_private;
  1424. char buf[80];
  1425. int len;
  1426. len = snprintf(buf, sizeof(buf),
  1427. "wedged : %d\n",
  1428. atomic_read(&dev_priv->gpu_error.reset_counter));
  1429. if (len > sizeof(buf))
  1430. len = sizeof(buf);
  1431. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1432. }
  1433. static ssize_t
  1434. i915_wedged_write(struct file *filp,
  1435. const char __user *ubuf,
  1436. size_t cnt,
  1437. loff_t *ppos)
  1438. {
  1439. struct drm_device *dev = filp->private_data;
  1440. char buf[20];
  1441. int val = 1;
  1442. if (cnt > 0) {
  1443. if (cnt > sizeof(buf) - 1)
  1444. return -EINVAL;
  1445. if (copy_from_user(buf, ubuf, cnt))
  1446. return -EFAULT;
  1447. buf[cnt] = 0;
  1448. val = simple_strtoul(buf, NULL, 0);
  1449. }
  1450. DRM_INFO("Manually setting wedged to %d\n", val);
  1451. i915_handle_error(dev, val);
  1452. return cnt;
  1453. }
  1454. static const struct file_operations i915_wedged_fops = {
  1455. .owner = THIS_MODULE,
  1456. .open = simple_open,
  1457. .read = i915_wedged_read,
  1458. .write = i915_wedged_write,
  1459. .llseek = default_llseek,
  1460. };
  1461. static ssize_t
  1462. i915_ring_stop_read(struct file *filp,
  1463. char __user *ubuf,
  1464. size_t max,
  1465. loff_t *ppos)
  1466. {
  1467. struct drm_device *dev = filp->private_data;
  1468. drm_i915_private_t *dev_priv = dev->dev_private;
  1469. char buf[20];
  1470. int len;
  1471. len = snprintf(buf, sizeof(buf),
  1472. "0x%08x\n", dev_priv->gpu_error.stop_rings);
  1473. if (len > sizeof(buf))
  1474. len = sizeof(buf);
  1475. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1476. }
  1477. static ssize_t
  1478. i915_ring_stop_write(struct file *filp,
  1479. const char __user *ubuf,
  1480. size_t cnt,
  1481. loff_t *ppos)
  1482. {
  1483. struct drm_device *dev = filp->private_data;
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. char buf[20];
  1486. int val = 0, ret;
  1487. if (cnt > 0) {
  1488. if (cnt > sizeof(buf) - 1)
  1489. return -EINVAL;
  1490. if (copy_from_user(buf, ubuf, cnt))
  1491. return -EFAULT;
  1492. buf[cnt] = 0;
  1493. val = simple_strtoul(buf, NULL, 0);
  1494. }
  1495. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1496. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1497. if (ret)
  1498. return ret;
  1499. dev_priv->gpu_error.stop_rings = val;
  1500. mutex_unlock(&dev->struct_mutex);
  1501. return cnt;
  1502. }
  1503. static const struct file_operations i915_ring_stop_fops = {
  1504. .owner = THIS_MODULE,
  1505. .open = simple_open,
  1506. .read = i915_ring_stop_read,
  1507. .write = i915_ring_stop_write,
  1508. .llseek = default_llseek,
  1509. };
  1510. #define DROP_UNBOUND 0x1
  1511. #define DROP_BOUND 0x2
  1512. #define DROP_RETIRE 0x4
  1513. #define DROP_ACTIVE 0x8
  1514. #define DROP_ALL (DROP_UNBOUND | \
  1515. DROP_BOUND | \
  1516. DROP_RETIRE | \
  1517. DROP_ACTIVE)
  1518. static ssize_t
  1519. i915_drop_caches_read(struct file *filp,
  1520. char __user *ubuf,
  1521. size_t max,
  1522. loff_t *ppos)
  1523. {
  1524. char buf[20];
  1525. int len;
  1526. len = snprintf(buf, sizeof(buf), "0x%08x\n", DROP_ALL);
  1527. if (len > sizeof(buf))
  1528. len = sizeof(buf);
  1529. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1530. }
  1531. static ssize_t
  1532. i915_drop_caches_write(struct file *filp,
  1533. const char __user *ubuf,
  1534. size_t cnt,
  1535. loff_t *ppos)
  1536. {
  1537. struct drm_device *dev = filp->private_data;
  1538. struct drm_i915_private *dev_priv = dev->dev_private;
  1539. struct drm_i915_gem_object *obj, *next;
  1540. char buf[20];
  1541. int val = 0, ret;
  1542. if (cnt > 0) {
  1543. if (cnt > sizeof(buf) - 1)
  1544. return -EINVAL;
  1545. if (copy_from_user(buf, ubuf, cnt))
  1546. return -EFAULT;
  1547. buf[cnt] = 0;
  1548. val = simple_strtoul(buf, NULL, 0);
  1549. }
  1550. DRM_DEBUG_DRIVER("Dropping caches: 0x%08x\n", val);
  1551. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1552. * on ioctls on -EAGAIN. */
  1553. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1554. if (ret)
  1555. return ret;
  1556. if (val & DROP_ACTIVE) {
  1557. ret = i915_gpu_idle(dev);
  1558. if (ret)
  1559. goto unlock;
  1560. }
  1561. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1562. i915_gem_retire_requests(dev);
  1563. if (val & DROP_BOUND) {
  1564. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1565. if (obj->pin_count == 0) {
  1566. ret = i915_gem_object_unbind(obj);
  1567. if (ret)
  1568. goto unlock;
  1569. }
  1570. }
  1571. if (val & DROP_UNBOUND) {
  1572. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1573. if (obj->pages_pin_count == 0) {
  1574. ret = i915_gem_object_put_pages(obj);
  1575. if (ret)
  1576. goto unlock;
  1577. }
  1578. }
  1579. unlock:
  1580. mutex_unlock(&dev->struct_mutex);
  1581. return ret ?: cnt;
  1582. }
  1583. static const struct file_operations i915_drop_caches_fops = {
  1584. .owner = THIS_MODULE,
  1585. .open = simple_open,
  1586. .read = i915_drop_caches_read,
  1587. .write = i915_drop_caches_write,
  1588. .llseek = default_llseek,
  1589. };
  1590. static ssize_t
  1591. i915_max_freq_read(struct file *filp,
  1592. char __user *ubuf,
  1593. size_t max,
  1594. loff_t *ppos)
  1595. {
  1596. struct drm_device *dev = filp->private_data;
  1597. drm_i915_private_t *dev_priv = dev->dev_private;
  1598. char buf[80];
  1599. int len, ret;
  1600. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1601. return -ENODEV;
  1602. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1603. if (ret)
  1604. return ret;
  1605. len = snprintf(buf, sizeof(buf),
  1606. "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
  1607. mutex_unlock(&dev_priv->rps.hw_lock);
  1608. if (len > sizeof(buf))
  1609. len = sizeof(buf);
  1610. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1611. }
  1612. static ssize_t
  1613. i915_max_freq_write(struct file *filp,
  1614. const char __user *ubuf,
  1615. size_t cnt,
  1616. loff_t *ppos)
  1617. {
  1618. struct drm_device *dev = filp->private_data;
  1619. struct drm_i915_private *dev_priv = dev->dev_private;
  1620. char buf[20];
  1621. int val = 1, ret;
  1622. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1623. return -ENODEV;
  1624. if (cnt > 0) {
  1625. if (cnt > sizeof(buf) - 1)
  1626. return -EINVAL;
  1627. if (copy_from_user(buf, ubuf, cnt))
  1628. return -EFAULT;
  1629. buf[cnt] = 0;
  1630. val = simple_strtoul(buf, NULL, 0);
  1631. }
  1632. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1633. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1634. if (ret)
  1635. return ret;
  1636. /*
  1637. * Turbo will still be enabled, but won't go above the set value.
  1638. */
  1639. dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
  1640. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1641. mutex_unlock(&dev_priv->rps.hw_lock);
  1642. return cnt;
  1643. }
  1644. static const struct file_operations i915_max_freq_fops = {
  1645. .owner = THIS_MODULE,
  1646. .open = simple_open,
  1647. .read = i915_max_freq_read,
  1648. .write = i915_max_freq_write,
  1649. .llseek = default_llseek,
  1650. };
  1651. static ssize_t
  1652. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1653. loff_t *ppos)
  1654. {
  1655. struct drm_device *dev = filp->private_data;
  1656. drm_i915_private_t *dev_priv = dev->dev_private;
  1657. char buf[80];
  1658. int len, ret;
  1659. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1660. return -ENODEV;
  1661. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1662. if (ret)
  1663. return ret;
  1664. len = snprintf(buf, sizeof(buf),
  1665. "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
  1666. mutex_unlock(&dev_priv->rps.hw_lock);
  1667. if (len > sizeof(buf))
  1668. len = sizeof(buf);
  1669. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1670. }
  1671. static ssize_t
  1672. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1673. loff_t *ppos)
  1674. {
  1675. struct drm_device *dev = filp->private_data;
  1676. struct drm_i915_private *dev_priv = dev->dev_private;
  1677. char buf[20];
  1678. int val = 1, ret;
  1679. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1680. return -ENODEV;
  1681. if (cnt > 0) {
  1682. if (cnt > sizeof(buf) - 1)
  1683. return -EINVAL;
  1684. if (copy_from_user(buf, ubuf, cnt))
  1685. return -EFAULT;
  1686. buf[cnt] = 0;
  1687. val = simple_strtoul(buf, NULL, 0);
  1688. }
  1689. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1690. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1691. if (ret)
  1692. return ret;
  1693. /*
  1694. * Turbo will still be enabled, but won't go below the set value.
  1695. */
  1696. dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
  1697. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1698. mutex_unlock(&dev_priv->rps.hw_lock);
  1699. return cnt;
  1700. }
  1701. static const struct file_operations i915_min_freq_fops = {
  1702. .owner = THIS_MODULE,
  1703. .open = simple_open,
  1704. .read = i915_min_freq_read,
  1705. .write = i915_min_freq_write,
  1706. .llseek = default_llseek,
  1707. };
  1708. static ssize_t
  1709. i915_cache_sharing_read(struct file *filp,
  1710. char __user *ubuf,
  1711. size_t max,
  1712. loff_t *ppos)
  1713. {
  1714. struct drm_device *dev = filp->private_data;
  1715. drm_i915_private_t *dev_priv = dev->dev_private;
  1716. char buf[80];
  1717. u32 snpcr;
  1718. int len, ret;
  1719. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1720. return -ENODEV;
  1721. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1722. if (ret)
  1723. return ret;
  1724. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1725. mutex_unlock(&dev_priv->dev->struct_mutex);
  1726. len = snprintf(buf, sizeof(buf),
  1727. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1728. GEN6_MBC_SNPCR_SHIFT);
  1729. if (len > sizeof(buf))
  1730. len = sizeof(buf);
  1731. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1732. }
  1733. static ssize_t
  1734. i915_cache_sharing_write(struct file *filp,
  1735. const char __user *ubuf,
  1736. size_t cnt,
  1737. loff_t *ppos)
  1738. {
  1739. struct drm_device *dev = filp->private_data;
  1740. struct drm_i915_private *dev_priv = dev->dev_private;
  1741. char buf[20];
  1742. u32 snpcr;
  1743. int val = 1;
  1744. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1745. return -ENODEV;
  1746. if (cnt > 0) {
  1747. if (cnt > sizeof(buf) - 1)
  1748. return -EINVAL;
  1749. if (copy_from_user(buf, ubuf, cnt))
  1750. return -EFAULT;
  1751. buf[cnt] = 0;
  1752. val = simple_strtoul(buf, NULL, 0);
  1753. }
  1754. if (val < 0 || val > 3)
  1755. return -EINVAL;
  1756. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1757. /* Update the cache sharing policy here as well */
  1758. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1759. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1760. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1761. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1762. return cnt;
  1763. }
  1764. static const struct file_operations i915_cache_sharing_fops = {
  1765. .owner = THIS_MODULE,
  1766. .open = simple_open,
  1767. .read = i915_cache_sharing_read,
  1768. .write = i915_cache_sharing_write,
  1769. .llseek = default_llseek,
  1770. };
  1771. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1772. * allocated we need to hook into the minor for release. */
  1773. static int
  1774. drm_add_fake_info_node(struct drm_minor *minor,
  1775. struct dentry *ent,
  1776. const void *key)
  1777. {
  1778. struct drm_info_node *node;
  1779. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1780. if (node == NULL) {
  1781. debugfs_remove(ent);
  1782. return -ENOMEM;
  1783. }
  1784. node->minor = minor;
  1785. node->dent = ent;
  1786. node->info_ent = (void *) key;
  1787. mutex_lock(&minor->debugfs_lock);
  1788. list_add(&node->list, &minor->debugfs_list);
  1789. mutex_unlock(&minor->debugfs_lock);
  1790. return 0;
  1791. }
  1792. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1793. {
  1794. struct drm_device *dev = inode->i_private;
  1795. struct drm_i915_private *dev_priv = dev->dev_private;
  1796. if (INTEL_INFO(dev)->gen < 6)
  1797. return 0;
  1798. gen6_gt_force_wake_get(dev_priv);
  1799. return 0;
  1800. }
  1801. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1802. {
  1803. struct drm_device *dev = inode->i_private;
  1804. struct drm_i915_private *dev_priv = dev->dev_private;
  1805. if (INTEL_INFO(dev)->gen < 6)
  1806. return 0;
  1807. gen6_gt_force_wake_put(dev_priv);
  1808. return 0;
  1809. }
  1810. static const struct file_operations i915_forcewake_fops = {
  1811. .owner = THIS_MODULE,
  1812. .open = i915_forcewake_open,
  1813. .release = i915_forcewake_release,
  1814. };
  1815. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1816. {
  1817. struct drm_device *dev = minor->dev;
  1818. struct dentry *ent;
  1819. ent = debugfs_create_file("i915_forcewake_user",
  1820. S_IRUSR,
  1821. root, dev,
  1822. &i915_forcewake_fops);
  1823. if (IS_ERR(ent))
  1824. return PTR_ERR(ent);
  1825. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1826. }
  1827. static int i915_debugfs_create(struct dentry *root,
  1828. struct drm_minor *minor,
  1829. const char *name,
  1830. const struct file_operations *fops)
  1831. {
  1832. struct drm_device *dev = minor->dev;
  1833. struct dentry *ent;
  1834. ent = debugfs_create_file(name,
  1835. S_IRUGO | S_IWUSR,
  1836. root, dev,
  1837. fops);
  1838. if (IS_ERR(ent))
  1839. return PTR_ERR(ent);
  1840. return drm_add_fake_info_node(minor, ent, fops);
  1841. }
  1842. static struct drm_info_list i915_debugfs_list[] = {
  1843. {"i915_capabilities", i915_capabilities, 0},
  1844. {"i915_gem_objects", i915_gem_object_info, 0},
  1845. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1846. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1847. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1848. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1849. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1850. {"i915_gem_request", i915_gem_request_info, 0},
  1851. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1852. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1853. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1854. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1855. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1856. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1857. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1858. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1859. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1860. {"i915_inttoext_table", i915_inttoext_table, 0},
  1861. {"i915_drpc_info", i915_drpc_info, 0},
  1862. {"i915_emon_status", i915_emon_status, 0},
  1863. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1864. {"i915_gfxec", i915_gfxec, 0},
  1865. {"i915_fbc_status", i915_fbc_status, 0},
  1866. {"i915_sr_status", i915_sr_status, 0},
  1867. {"i915_opregion", i915_opregion, 0},
  1868. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1869. {"i915_context_status", i915_context_status, 0},
  1870. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1871. {"i915_swizzle_info", i915_swizzle_info, 0},
  1872. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1873. {"i915_dpio", i915_dpio_info, 0},
  1874. };
  1875. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1876. int i915_debugfs_init(struct drm_minor *minor)
  1877. {
  1878. int ret;
  1879. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1880. "i915_wedged",
  1881. &i915_wedged_fops);
  1882. if (ret)
  1883. return ret;
  1884. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1885. if (ret)
  1886. return ret;
  1887. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1888. "i915_max_freq",
  1889. &i915_max_freq_fops);
  1890. if (ret)
  1891. return ret;
  1892. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1893. "i915_min_freq",
  1894. &i915_min_freq_fops);
  1895. if (ret)
  1896. return ret;
  1897. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1898. "i915_cache_sharing",
  1899. &i915_cache_sharing_fops);
  1900. if (ret)
  1901. return ret;
  1902. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1903. "i915_ring_stop",
  1904. &i915_ring_stop_fops);
  1905. if (ret)
  1906. return ret;
  1907. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1908. "i915_gem_drop_caches",
  1909. &i915_drop_caches_fops);
  1910. if (ret)
  1911. return ret;
  1912. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1913. "i915_error_state",
  1914. &i915_error_state_fops);
  1915. if (ret)
  1916. return ret;
  1917. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1918. "i915_next_seqno",
  1919. &i915_next_seqno_fops);
  1920. if (ret)
  1921. return ret;
  1922. return drm_debugfs_create_files(i915_debugfs_list,
  1923. I915_DEBUGFS_ENTRIES,
  1924. minor->debugfs_root, minor);
  1925. }
  1926. void i915_debugfs_cleanup(struct drm_minor *minor)
  1927. {
  1928. drm_debugfs_remove_files(i915_debugfs_list,
  1929. I915_DEBUGFS_ENTRIES, minor);
  1930. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1931. 1, minor);
  1932. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1933. 1, minor);
  1934. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1935. 1, minor);
  1936. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1937. 1, minor);
  1938. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1939. 1, minor);
  1940. drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
  1941. 1, minor);
  1942. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1943. 1, minor);
  1944. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1945. 1, minor);
  1946. drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
  1947. 1, minor);
  1948. }
  1949. #endif /* CONFIG_DEBUG_FS */