intel-gtt.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. const struct intel_gtt_driver *driver;
  60. struct pci_dev *pcidev; /* device one */
  61. struct pci_dev *bridge_dev;
  62. u8 __iomem *registers;
  63. phys_addr_t gtt_bus_addr;
  64. u32 PGETBL_save;
  65. u32 __iomem *gtt; /* I915G */
  66. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  67. int num_dcache_entries;
  68. void __iomem *i9xx_flush_page;
  69. char *i81x_gtt_table;
  70. struct resource ifp_resource;
  71. int resource_valid;
  72. struct page *scratch_page;
  73. phys_addr_t scratch_page_dma;
  74. int refcount;
  75. /* Whether i915 needs to use the dmar apis or not. */
  76. unsigned int needs_dmar : 1;
  77. phys_addr_t gma_bus_addr;
  78. /* Size of memory reserved for graphics by the BIOS */
  79. unsigned int stolen_size;
  80. /* Total number of gtt entries. */
  81. unsigned int gtt_total_entries;
  82. /* Part of the gtt that is mappable by the cpu, for those chips where
  83. * this is not the full gtt. */
  84. unsigned int gtt_mappable_entries;
  85. } intel_private;
  86. #define INTEL_GTT_GEN intel_private.driver->gen
  87. #define IS_G33 intel_private.driver->is_g33
  88. #define IS_PINEVIEW intel_private.driver->is_pineview
  89. #define IS_IRONLAKE intel_private.driver->is_ironlake
  90. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  91. static int intel_gtt_map_memory(struct page **pages,
  92. unsigned int num_entries,
  93. struct sg_table *st)
  94. {
  95. struct scatterlist *sg;
  96. int i;
  97. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  98. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  99. goto err;
  100. for_each_sg(st->sgl, sg, num_entries, i)
  101. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  102. if (!pci_map_sg(intel_private.pcidev,
  103. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  104. goto err;
  105. return 0;
  106. err:
  107. sg_free_table(st);
  108. return -ENOMEM;
  109. }
  110. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  111. {
  112. struct sg_table st;
  113. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  114. pci_unmap_sg(intel_private.pcidev, sg_list,
  115. num_sg, PCI_DMA_BIDIRECTIONAL);
  116. st.sgl = sg_list;
  117. st.orig_nents = st.nents = num_sg;
  118. sg_free_table(&st);
  119. }
  120. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  121. {
  122. return;
  123. }
  124. /* Exists to support ARGB cursors */
  125. static struct page *i8xx_alloc_pages(void)
  126. {
  127. struct page *page;
  128. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  129. if (page == NULL)
  130. return NULL;
  131. if (set_pages_uc(page, 4) < 0) {
  132. set_pages_wb(page, 4);
  133. __free_pages(page, 2);
  134. return NULL;
  135. }
  136. get_page(page);
  137. atomic_inc(&agp_bridge->current_memory_agp);
  138. return page;
  139. }
  140. static void i8xx_destroy_pages(struct page *page)
  141. {
  142. if (page == NULL)
  143. return;
  144. set_pages_wb(page, 4);
  145. put_page(page);
  146. __free_pages(page, 2);
  147. atomic_dec(&agp_bridge->current_memory_agp);
  148. }
  149. #define I810_GTT_ORDER 4
  150. static int i810_setup(void)
  151. {
  152. u32 reg_addr;
  153. char *gtt_table;
  154. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  155. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  156. if (gtt_table == NULL)
  157. return -ENOMEM;
  158. intel_private.i81x_gtt_table = gtt_table;
  159. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  160. reg_addr &= 0xfff80000;
  161. intel_private.registers = ioremap(reg_addr, KB(64));
  162. if (!intel_private.registers)
  163. return -ENOMEM;
  164. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  165. intel_private.registers+I810_PGETBL_CTL);
  166. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  167. if ((readl(intel_private.registers+I810_DRAM_CTL)
  168. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  169. dev_info(&intel_private.pcidev->dev,
  170. "detected 4MB dedicated video ram\n");
  171. intel_private.num_dcache_entries = 1024;
  172. }
  173. return 0;
  174. }
  175. static void i810_cleanup(void)
  176. {
  177. writel(0, intel_private.registers+I810_PGETBL_CTL);
  178. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  179. }
  180. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  181. int type)
  182. {
  183. int i;
  184. if ((pg_start + mem->page_count)
  185. > intel_private.num_dcache_entries)
  186. return -EINVAL;
  187. if (!mem->is_flushed)
  188. global_cache_flush();
  189. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  190. dma_addr_t addr = i << PAGE_SHIFT;
  191. intel_private.driver->write_entry(addr,
  192. i, type);
  193. }
  194. readl(intel_private.gtt+i-1);
  195. return 0;
  196. }
  197. /*
  198. * The i810/i830 requires a physical address to program its mouse
  199. * pointer into hardware.
  200. * However the Xserver still writes to it through the agp aperture.
  201. */
  202. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  203. {
  204. struct agp_memory *new;
  205. struct page *page;
  206. switch (pg_count) {
  207. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  208. break;
  209. case 4:
  210. /* kludge to get 4 physical pages for ARGB cursor */
  211. page = i8xx_alloc_pages();
  212. break;
  213. default:
  214. return NULL;
  215. }
  216. if (page == NULL)
  217. return NULL;
  218. new = agp_create_memory(pg_count);
  219. if (new == NULL)
  220. return NULL;
  221. new->pages[0] = page;
  222. if (pg_count == 4) {
  223. /* kludge to get 4 physical pages for ARGB cursor */
  224. new->pages[1] = new->pages[0] + 1;
  225. new->pages[2] = new->pages[1] + 1;
  226. new->pages[3] = new->pages[2] + 1;
  227. }
  228. new->page_count = pg_count;
  229. new->num_scratch_pages = pg_count;
  230. new->type = AGP_PHYS_MEMORY;
  231. new->physical = page_to_phys(new->pages[0]);
  232. return new;
  233. }
  234. static void intel_i810_free_by_type(struct agp_memory *curr)
  235. {
  236. agp_free_key(curr->key);
  237. if (curr->type == AGP_PHYS_MEMORY) {
  238. if (curr->page_count == 4)
  239. i8xx_destroy_pages(curr->pages[0]);
  240. else {
  241. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  242. AGP_PAGE_DESTROY_UNMAP);
  243. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  244. AGP_PAGE_DESTROY_FREE);
  245. }
  246. agp_free_page_array(curr);
  247. }
  248. kfree(curr);
  249. }
  250. static int intel_gtt_setup_scratch_page(void)
  251. {
  252. struct page *page;
  253. dma_addr_t dma_addr;
  254. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  255. if (page == NULL)
  256. return -ENOMEM;
  257. get_page(page);
  258. set_pages_uc(page, 1);
  259. if (intel_private.needs_dmar) {
  260. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  261. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  262. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  263. return -EINVAL;
  264. intel_private.scratch_page_dma = dma_addr;
  265. } else
  266. intel_private.scratch_page_dma = page_to_phys(page);
  267. intel_private.scratch_page = page;
  268. return 0;
  269. }
  270. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  271. unsigned int flags)
  272. {
  273. u32 pte_flags = I810_PTE_VALID;
  274. switch (flags) {
  275. case AGP_DCACHE_MEMORY:
  276. pte_flags |= I810_PTE_LOCAL;
  277. break;
  278. case AGP_USER_CACHED_MEMORY:
  279. pte_flags |= I830_PTE_SYSTEM_CACHED;
  280. break;
  281. }
  282. writel(addr | pte_flags, intel_private.gtt + entry);
  283. }
  284. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  285. {32, 8192, 3},
  286. {64, 16384, 4},
  287. {128, 32768, 5},
  288. {256, 65536, 6},
  289. {512, 131072, 7},
  290. };
  291. static unsigned int intel_gtt_stolen_size(void)
  292. {
  293. u16 gmch_ctrl;
  294. u8 rdct;
  295. int local = 0;
  296. static const int ddt[4] = { 0, 16, 32, 64 };
  297. unsigned int stolen_size = 0;
  298. if (INTEL_GTT_GEN == 1)
  299. return 0; /* no stolen mem on i81x */
  300. pci_read_config_word(intel_private.bridge_dev,
  301. I830_GMCH_CTRL, &gmch_ctrl);
  302. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  303. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  304. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  305. case I830_GMCH_GMS_STOLEN_512:
  306. stolen_size = KB(512);
  307. break;
  308. case I830_GMCH_GMS_STOLEN_1024:
  309. stolen_size = MB(1);
  310. break;
  311. case I830_GMCH_GMS_STOLEN_8192:
  312. stolen_size = MB(8);
  313. break;
  314. case I830_GMCH_GMS_LOCAL:
  315. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  316. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  317. MB(ddt[I830_RDRAM_DDT(rdct)]);
  318. local = 1;
  319. break;
  320. default:
  321. stolen_size = 0;
  322. break;
  323. }
  324. } else {
  325. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  326. case I855_GMCH_GMS_STOLEN_1M:
  327. stolen_size = MB(1);
  328. break;
  329. case I855_GMCH_GMS_STOLEN_4M:
  330. stolen_size = MB(4);
  331. break;
  332. case I855_GMCH_GMS_STOLEN_8M:
  333. stolen_size = MB(8);
  334. break;
  335. case I855_GMCH_GMS_STOLEN_16M:
  336. stolen_size = MB(16);
  337. break;
  338. case I855_GMCH_GMS_STOLEN_32M:
  339. stolen_size = MB(32);
  340. break;
  341. case I915_GMCH_GMS_STOLEN_48M:
  342. stolen_size = MB(48);
  343. break;
  344. case I915_GMCH_GMS_STOLEN_64M:
  345. stolen_size = MB(64);
  346. break;
  347. case G33_GMCH_GMS_STOLEN_128M:
  348. stolen_size = MB(128);
  349. break;
  350. case G33_GMCH_GMS_STOLEN_256M:
  351. stolen_size = MB(256);
  352. break;
  353. case INTEL_GMCH_GMS_STOLEN_96M:
  354. stolen_size = MB(96);
  355. break;
  356. case INTEL_GMCH_GMS_STOLEN_160M:
  357. stolen_size = MB(160);
  358. break;
  359. case INTEL_GMCH_GMS_STOLEN_224M:
  360. stolen_size = MB(224);
  361. break;
  362. case INTEL_GMCH_GMS_STOLEN_352M:
  363. stolen_size = MB(352);
  364. break;
  365. default:
  366. stolen_size = 0;
  367. break;
  368. }
  369. }
  370. if (stolen_size > 0) {
  371. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  372. stolen_size / KB(1), local ? "local" : "stolen");
  373. } else {
  374. dev_info(&intel_private.bridge_dev->dev,
  375. "no pre-allocated video memory detected\n");
  376. stolen_size = 0;
  377. }
  378. return stolen_size;
  379. }
  380. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  381. {
  382. u32 pgetbl_ctl, pgetbl_ctl2;
  383. /* ensure that ppgtt is disabled */
  384. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  385. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  386. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  387. /* write the new ggtt size */
  388. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  389. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  390. pgetbl_ctl |= size_flag;
  391. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  392. }
  393. static unsigned int i965_gtt_total_entries(void)
  394. {
  395. int size;
  396. u32 pgetbl_ctl;
  397. u16 gmch_ctl;
  398. pci_read_config_word(intel_private.bridge_dev,
  399. I830_GMCH_CTRL, &gmch_ctl);
  400. if (INTEL_GTT_GEN == 5) {
  401. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  402. case G4x_GMCH_SIZE_1M:
  403. case G4x_GMCH_SIZE_VT_1M:
  404. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  405. break;
  406. case G4x_GMCH_SIZE_VT_1_5M:
  407. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  408. break;
  409. case G4x_GMCH_SIZE_2M:
  410. case G4x_GMCH_SIZE_VT_2M:
  411. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  412. break;
  413. }
  414. }
  415. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  416. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  417. case I965_PGETBL_SIZE_128KB:
  418. size = KB(128);
  419. break;
  420. case I965_PGETBL_SIZE_256KB:
  421. size = KB(256);
  422. break;
  423. case I965_PGETBL_SIZE_512KB:
  424. size = KB(512);
  425. break;
  426. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  427. case I965_PGETBL_SIZE_1MB:
  428. size = KB(1024);
  429. break;
  430. case I965_PGETBL_SIZE_2MB:
  431. size = KB(2048);
  432. break;
  433. case I965_PGETBL_SIZE_1_5MB:
  434. size = KB(1024 + 512);
  435. break;
  436. default:
  437. dev_info(&intel_private.pcidev->dev,
  438. "unknown page table size, assuming 512KB\n");
  439. size = KB(512);
  440. }
  441. return size/4;
  442. }
  443. static unsigned int intel_gtt_total_entries(void)
  444. {
  445. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  446. return i965_gtt_total_entries();
  447. else {
  448. /* On previous hardware, the GTT size was just what was
  449. * required to map the aperture.
  450. */
  451. return intel_private.gtt_mappable_entries;
  452. }
  453. }
  454. static unsigned int intel_gtt_mappable_entries(void)
  455. {
  456. unsigned int aperture_size;
  457. if (INTEL_GTT_GEN == 1) {
  458. u32 smram_miscc;
  459. pci_read_config_dword(intel_private.bridge_dev,
  460. I810_SMRAM_MISCC, &smram_miscc);
  461. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  462. == I810_GFX_MEM_WIN_32M)
  463. aperture_size = MB(32);
  464. else
  465. aperture_size = MB(64);
  466. } else if (INTEL_GTT_GEN == 2) {
  467. u16 gmch_ctrl;
  468. pci_read_config_word(intel_private.bridge_dev,
  469. I830_GMCH_CTRL, &gmch_ctrl);
  470. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  471. aperture_size = MB(64);
  472. else
  473. aperture_size = MB(128);
  474. } else {
  475. /* 9xx supports large sizes, just look at the length */
  476. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  477. }
  478. return aperture_size >> PAGE_SHIFT;
  479. }
  480. static void intel_gtt_teardown_scratch_page(void)
  481. {
  482. set_pages_wb(intel_private.scratch_page, 1);
  483. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  484. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  485. put_page(intel_private.scratch_page);
  486. __free_page(intel_private.scratch_page);
  487. }
  488. static void intel_gtt_cleanup(void)
  489. {
  490. intel_private.driver->cleanup();
  491. iounmap(intel_private.gtt);
  492. iounmap(intel_private.registers);
  493. intel_gtt_teardown_scratch_page();
  494. }
  495. static int intel_gtt_init(void)
  496. {
  497. u32 gma_addr;
  498. u32 gtt_map_size;
  499. int ret;
  500. ret = intel_private.driver->setup();
  501. if (ret != 0)
  502. return ret;
  503. intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
  504. intel_private.gtt_total_entries = intel_gtt_total_entries();
  505. /* save the PGETBL reg for resume */
  506. intel_private.PGETBL_save =
  507. readl(intel_private.registers+I810_PGETBL_CTL)
  508. & ~I810_PGETBL_ENABLED;
  509. /* we only ever restore the register when enabling the PGTBL... */
  510. if (HAS_PGTBL_EN)
  511. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  512. dev_info(&intel_private.bridge_dev->dev,
  513. "detected gtt size: %dK total, %dK mappable\n",
  514. intel_private.gtt_total_entries * 4,
  515. intel_private.gtt_mappable_entries * 4);
  516. gtt_map_size = intel_private.gtt_total_entries * 4;
  517. intel_private.gtt = NULL;
  518. if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
  519. intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
  520. gtt_map_size);
  521. if (intel_private.gtt == NULL)
  522. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  523. gtt_map_size);
  524. if (intel_private.gtt == NULL) {
  525. intel_private.driver->cleanup();
  526. iounmap(intel_private.registers);
  527. return -ENOMEM;
  528. }
  529. global_cache_flush(); /* FIXME: ? */
  530. intel_private.stolen_size = intel_gtt_stolen_size();
  531. intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  532. ret = intel_gtt_setup_scratch_page();
  533. if (ret != 0) {
  534. intel_gtt_cleanup();
  535. return ret;
  536. }
  537. if (INTEL_GTT_GEN <= 2)
  538. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  539. &gma_addr);
  540. else
  541. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  542. &gma_addr);
  543. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  544. return 0;
  545. }
  546. static int intel_fake_agp_fetch_size(void)
  547. {
  548. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  549. unsigned int aper_size;
  550. int i;
  551. aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
  552. for (i = 0; i < num_sizes; i++) {
  553. if (aper_size == intel_fake_agp_sizes[i].size) {
  554. agp_bridge->current_size =
  555. (void *) (intel_fake_agp_sizes + i);
  556. return aper_size;
  557. }
  558. }
  559. return 0;
  560. }
  561. static void i830_cleanup(void)
  562. {
  563. }
  564. /* The chipset_flush interface needs to get data that has already been
  565. * flushed out of the CPU all the way out to main memory, because the GPU
  566. * doesn't snoop those buffers.
  567. *
  568. * The 8xx series doesn't have the same lovely interface for flushing the
  569. * chipset write buffers that the later chips do. According to the 865
  570. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  571. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  572. * that it'll push whatever was in there out. It appears to work.
  573. */
  574. static void i830_chipset_flush(void)
  575. {
  576. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  577. /* Forcibly evict everything from the CPU write buffers.
  578. * clflush appears to be insufficient.
  579. */
  580. wbinvd_on_all_cpus();
  581. /* Now we've only seen documents for this magic bit on 855GM,
  582. * we hope it exists for the other gen2 chipsets...
  583. *
  584. * Also works as advertised on my 845G.
  585. */
  586. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  587. intel_private.registers+I830_HIC);
  588. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  589. if (time_after(jiffies, timeout))
  590. break;
  591. udelay(50);
  592. }
  593. }
  594. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  595. unsigned int flags)
  596. {
  597. u32 pte_flags = I810_PTE_VALID;
  598. if (flags == AGP_USER_CACHED_MEMORY)
  599. pte_flags |= I830_PTE_SYSTEM_CACHED;
  600. writel(addr | pte_flags, intel_private.gtt + entry);
  601. }
  602. bool intel_enable_gtt(void)
  603. {
  604. u8 __iomem *reg;
  605. if (INTEL_GTT_GEN == 2) {
  606. u16 gmch_ctrl;
  607. pci_read_config_word(intel_private.bridge_dev,
  608. I830_GMCH_CTRL, &gmch_ctrl);
  609. gmch_ctrl |= I830_GMCH_ENABLED;
  610. pci_write_config_word(intel_private.bridge_dev,
  611. I830_GMCH_CTRL, gmch_ctrl);
  612. pci_read_config_word(intel_private.bridge_dev,
  613. I830_GMCH_CTRL, &gmch_ctrl);
  614. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  615. dev_err(&intel_private.pcidev->dev,
  616. "failed to enable the GTT: GMCH_CTRL=%x\n",
  617. gmch_ctrl);
  618. return false;
  619. }
  620. }
  621. /* On the resume path we may be adjusting the PGTBL value, so
  622. * be paranoid and flush all chipset write buffers...
  623. */
  624. if (INTEL_GTT_GEN >= 3)
  625. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  626. reg = intel_private.registers+I810_PGETBL_CTL;
  627. writel(intel_private.PGETBL_save, reg);
  628. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  629. dev_err(&intel_private.pcidev->dev,
  630. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  631. readl(reg), intel_private.PGETBL_save);
  632. return false;
  633. }
  634. if (INTEL_GTT_GEN >= 3)
  635. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  636. return true;
  637. }
  638. EXPORT_SYMBOL(intel_enable_gtt);
  639. static int i830_setup(void)
  640. {
  641. u32 reg_addr;
  642. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  643. reg_addr &= 0xfff80000;
  644. intel_private.registers = ioremap(reg_addr, KB(64));
  645. if (!intel_private.registers)
  646. return -ENOMEM;
  647. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  648. return 0;
  649. }
  650. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  651. {
  652. agp_bridge->gatt_table_real = NULL;
  653. agp_bridge->gatt_table = NULL;
  654. agp_bridge->gatt_bus_addr = 0;
  655. return 0;
  656. }
  657. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  658. {
  659. return 0;
  660. }
  661. static int intel_fake_agp_configure(void)
  662. {
  663. if (!intel_enable_gtt())
  664. return -EIO;
  665. intel_private.clear_fake_agp = true;
  666. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  667. return 0;
  668. }
  669. static bool i830_check_flags(unsigned int flags)
  670. {
  671. switch (flags) {
  672. case 0:
  673. case AGP_PHYS_MEMORY:
  674. case AGP_USER_CACHED_MEMORY:
  675. case AGP_USER_MEMORY:
  676. return true;
  677. }
  678. return false;
  679. }
  680. void intel_gtt_insert_sg_entries(struct sg_table *st,
  681. unsigned int pg_start,
  682. unsigned int flags)
  683. {
  684. struct scatterlist *sg;
  685. unsigned int len, m;
  686. int i, j;
  687. j = pg_start;
  688. /* sg may merge pages, but we have to separate
  689. * per-page addr for GTT */
  690. for_each_sg(st->sgl, sg, st->nents, i) {
  691. len = sg_dma_len(sg) >> PAGE_SHIFT;
  692. for (m = 0; m < len; m++) {
  693. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  694. intel_private.driver->write_entry(addr, j, flags);
  695. j++;
  696. }
  697. }
  698. readl(intel_private.gtt+j-1);
  699. }
  700. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  701. static void intel_gtt_insert_pages(unsigned int first_entry,
  702. unsigned int num_entries,
  703. struct page **pages,
  704. unsigned int flags)
  705. {
  706. int i, j;
  707. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  708. dma_addr_t addr = page_to_phys(pages[i]);
  709. intel_private.driver->write_entry(addr,
  710. j, flags);
  711. }
  712. readl(intel_private.gtt+j-1);
  713. }
  714. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  715. off_t pg_start, int type)
  716. {
  717. int ret = -EINVAL;
  718. if (intel_private.clear_fake_agp) {
  719. int start = intel_private.stolen_size / PAGE_SIZE;
  720. int end = intel_private.gtt_mappable_entries;
  721. intel_gtt_clear_range(start, end - start);
  722. intel_private.clear_fake_agp = false;
  723. }
  724. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  725. return i810_insert_dcache_entries(mem, pg_start, type);
  726. if (mem->page_count == 0)
  727. goto out;
  728. if (pg_start + mem->page_count > intel_private.gtt_total_entries)
  729. goto out_err;
  730. if (type != mem->type)
  731. goto out_err;
  732. if (!intel_private.driver->check_flags(type))
  733. goto out_err;
  734. if (!mem->is_flushed)
  735. global_cache_flush();
  736. if (intel_private.needs_dmar) {
  737. struct sg_table st;
  738. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  739. if (ret != 0)
  740. return ret;
  741. intel_gtt_insert_sg_entries(&st, pg_start, type);
  742. mem->sg_list = st.sgl;
  743. mem->num_sg = st.nents;
  744. } else
  745. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  746. type);
  747. out:
  748. ret = 0;
  749. out_err:
  750. mem->is_flushed = true;
  751. return ret;
  752. }
  753. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  754. {
  755. unsigned int i;
  756. for (i = first_entry; i < (first_entry + num_entries); i++) {
  757. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  758. i, 0);
  759. }
  760. readl(intel_private.gtt+i-1);
  761. }
  762. EXPORT_SYMBOL(intel_gtt_clear_range);
  763. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  764. off_t pg_start, int type)
  765. {
  766. if (mem->page_count == 0)
  767. return 0;
  768. intel_gtt_clear_range(pg_start, mem->page_count);
  769. if (intel_private.needs_dmar) {
  770. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  771. mem->sg_list = NULL;
  772. mem->num_sg = 0;
  773. }
  774. return 0;
  775. }
  776. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  777. int type)
  778. {
  779. struct agp_memory *new;
  780. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  781. if (pg_count != intel_private.num_dcache_entries)
  782. return NULL;
  783. new = agp_create_memory(1);
  784. if (new == NULL)
  785. return NULL;
  786. new->type = AGP_DCACHE_MEMORY;
  787. new->page_count = pg_count;
  788. new->num_scratch_pages = 0;
  789. agp_free_page_array(new);
  790. return new;
  791. }
  792. if (type == AGP_PHYS_MEMORY)
  793. return alloc_agpphysmem_i8xx(pg_count, type);
  794. /* always return NULL for other allocation types for now */
  795. return NULL;
  796. }
  797. static int intel_alloc_chipset_flush_resource(void)
  798. {
  799. int ret;
  800. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  801. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  802. pcibios_align_resource, intel_private.bridge_dev);
  803. return ret;
  804. }
  805. static void intel_i915_setup_chipset_flush(void)
  806. {
  807. int ret;
  808. u32 temp;
  809. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  810. if (!(temp & 0x1)) {
  811. intel_alloc_chipset_flush_resource();
  812. intel_private.resource_valid = 1;
  813. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  814. } else {
  815. temp &= ~1;
  816. intel_private.resource_valid = 1;
  817. intel_private.ifp_resource.start = temp;
  818. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  819. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  820. /* some BIOSes reserve this area in a pnp some don't */
  821. if (ret)
  822. intel_private.resource_valid = 0;
  823. }
  824. }
  825. static void intel_i965_g33_setup_chipset_flush(void)
  826. {
  827. u32 temp_hi, temp_lo;
  828. int ret;
  829. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  830. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  831. if (!(temp_lo & 0x1)) {
  832. intel_alloc_chipset_flush_resource();
  833. intel_private.resource_valid = 1;
  834. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  835. upper_32_bits(intel_private.ifp_resource.start));
  836. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  837. } else {
  838. u64 l64;
  839. temp_lo &= ~0x1;
  840. l64 = ((u64)temp_hi << 32) | temp_lo;
  841. intel_private.resource_valid = 1;
  842. intel_private.ifp_resource.start = l64;
  843. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  844. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  845. /* some BIOSes reserve this area in a pnp some don't */
  846. if (ret)
  847. intel_private.resource_valid = 0;
  848. }
  849. }
  850. static void intel_i9xx_setup_flush(void)
  851. {
  852. /* return if already configured */
  853. if (intel_private.ifp_resource.start)
  854. return;
  855. if (INTEL_GTT_GEN == 6)
  856. return;
  857. /* setup a resource for this object */
  858. intel_private.ifp_resource.name = "Intel Flush Page";
  859. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  860. /* Setup chipset flush for 915 */
  861. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  862. intel_i965_g33_setup_chipset_flush();
  863. } else {
  864. intel_i915_setup_chipset_flush();
  865. }
  866. if (intel_private.ifp_resource.start)
  867. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  868. if (!intel_private.i9xx_flush_page)
  869. dev_err(&intel_private.pcidev->dev,
  870. "can't ioremap flush page - no chipset flushing\n");
  871. }
  872. static void i9xx_cleanup(void)
  873. {
  874. if (intel_private.i9xx_flush_page)
  875. iounmap(intel_private.i9xx_flush_page);
  876. if (intel_private.resource_valid)
  877. release_resource(&intel_private.ifp_resource);
  878. intel_private.ifp_resource.start = 0;
  879. intel_private.resource_valid = 0;
  880. }
  881. static void i9xx_chipset_flush(void)
  882. {
  883. if (intel_private.i9xx_flush_page)
  884. writel(1, intel_private.i9xx_flush_page);
  885. }
  886. static void i965_write_entry(dma_addr_t addr,
  887. unsigned int entry,
  888. unsigned int flags)
  889. {
  890. u32 pte_flags;
  891. pte_flags = I810_PTE_VALID;
  892. if (flags == AGP_USER_CACHED_MEMORY)
  893. pte_flags |= I830_PTE_SYSTEM_CACHED;
  894. /* Shift high bits down */
  895. addr |= (addr >> 28) & 0xf0;
  896. writel(addr | pte_flags, intel_private.gtt + entry);
  897. }
  898. static int i9xx_setup(void)
  899. {
  900. u32 reg_addr, gtt_addr;
  901. int size = KB(512);
  902. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  903. reg_addr &= 0xfff80000;
  904. intel_private.registers = ioremap(reg_addr, size);
  905. if (!intel_private.registers)
  906. return -ENOMEM;
  907. switch (INTEL_GTT_GEN) {
  908. case 3:
  909. pci_read_config_dword(intel_private.pcidev,
  910. I915_PTEADDR, &gtt_addr);
  911. intel_private.gtt_bus_addr = gtt_addr;
  912. break;
  913. case 5:
  914. intel_private.gtt_bus_addr = reg_addr + MB(2);
  915. break;
  916. default:
  917. intel_private.gtt_bus_addr = reg_addr + KB(512);
  918. break;
  919. }
  920. intel_i9xx_setup_flush();
  921. return 0;
  922. }
  923. static const struct agp_bridge_driver intel_fake_agp_driver = {
  924. .owner = THIS_MODULE,
  925. .size_type = FIXED_APER_SIZE,
  926. .aperture_sizes = intel_fake_agp_sizes,
  927. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  928. .configure = intel_fake_agp_configure,
  929. .fetch_size = intel_fake_agp_fetch_size,
  930. .cleanup = intel_gtt_cleanup,
  931. .agp_enable = intel_fake_agp_enable,
  932. .cache_flush = global_cache_flush,
  933. .create_gatt_table = intel_fake_agp_create_gatt_table,
  934. .free_gatt_table = intel_fake_agp_free_gatt_table,
  935. .insert_memory = intel_fake_agp_insert_entries,
  936. .remove_memory = intel_fake_agp_remove_entries,
  937. .alloc_by_type = intel_fake_agp_alloc_by_type,
  938. .free_by_type = intel_i810_free_by_type,
  939. .agp_alloc_page = agp_generic_alloc_page,
  940. .agp_alloc_pages = agp_generic_alloc_pages,
  941. .agp_destroy_page = agp_generic_destroy_page,
  942. .agp_destroy_pages = agp_generic_destroy_pages,
  943. };
  944. static const struct intel_gtt_driver i81x_gtt_driver = {
  945. .gen = 1,
  946. .has_pgtbl_enable = 1,
  947. .dma_mask_size = 32,
  948. .setup = i810_setup,
  949. .cleanup = i810_cleanup,
  950. .check_flags = i830_check_flags,
  951. .write_entry = i810_write_entry,
  952. };
  953. static const struct intel_gtt_driver i8xx_gtt_driver = {
  954. .gen = 2,
  955. .has_pgtbl_enable = 1,
  956. .setup = i830_setup,
  957. .cleanup = i830_cleanup,
  958. .write_entry = i830_write_entry,
  959. .dma_mask_size = 32,
  960. .check_flags = i830_check_flags,
  961. .chipset_flush = i830_chipset_flush,
  962. };
  963. static const struct intel_gtt_driver i915_gtt_driver = {
  964. .gen = 3,
  965. .has_pgtbl_enable = 1,
  966. .setup = i9xx_setup,
  967. .cleanup = i9xx_cleanup,
  968. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  969. .write_entry = i830_write_entry,
  970. .dma_mask_size = 32,
  971. .check_flags = i830_check_flags,
  972. .chipset_flush = i9xx_chipset_flush,
  973. };
  974. static const struct intel_gtt_driver g33_gtt_driver = {
  975. .gen = 3,
  976. .is_g33 = 1,
  977. .setup = i9xx_setup,
  978. .cleanup = i9xx_cleanup,
  979. .write_entry = i965_write_entry,
  980. .dma_mask_size = 36,
  981. .check_flags = i830_check_flags,
  982. .chipset_flush = i9xx_chipset_flush,
  983. };
  984. static const struct intel_gtt_driver pineview_gtt_driver = {
  985. .gen = 3,
  986. .is_pineview = 1, .is_g33 = 1,
  987. .setup = i9xx_setup,
  988. .cleanup = i9xx_cleanup,
  989. .write_entry = i965_write_entry,
  990. .dma_mask_size = 36,
  991. .check_flags = i830_check_flags,
  992. .chipset_flush = i9xx_chipset_flush,
  993. };
  994. static const struct intel_gtt_driver i965_gtt_driver = {
  995. .gen = 4,
  996. .has_pgtbl_enable = 1,
  997. .setup = i9xx_setup,
  998. .cleanup = i9xx_cleanup,
  999. .write_entry = i965_write_entry,
  1000. .dma_mask_size = 36,
  1001. .check_flags = i830_check_flags,
  1002. .chipset_flush = i9xx_chipset_flush,
  1003. };
  1004. static const struct intel_gtt_driver g4x_gtt_driver = {
  1005. .gen = 5,
  1006. .setup = i9xx_setup,
  1007. .cleanup = i9xx_cleanup,
  1008. .write_entry = i965_write_entry,
  1009. .dma_mask_size = 36,
  1010. .check_flags = i830_check_flags,
  1011. .chipset_flush = i9xx_chipset_flush,
  1012. };
  1013. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1014. .gen = 5,
  1015. .is_ironlake = 1,
  1016. .setup = i9xx_setup,
  1017. .cleanup = i9xx_cleanup,
  1018. .write_entry = i965_write_entry,
  1019. .dma_mask_size = 36,
  1020. .check_flags = i830_check_flags,
  1021. .chipset_flush = i9xx_chipset_flush,
  1022. };
  1023. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1024. * driver and gmch_driver must be non-null, and find_gmch will determine
  1025. * which one should be used if a gmch_chip_id is present.
  1026. */
  1027. static const struct intel_gtt_driver_description {
  1028. unsigned int gmch_chip_id;
  1029. char *name;
  1030. const struct intel_gtt_driver *gtt_driver;
  1031. } intel_gtt_chipsets[] = {
  1032. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1033. &i81x_gtt_driver},
  1034. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1035. &i81x_gtt_driver},
  1036. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1037. &i81x_gtt_driver},
  1038. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1039. &i81x_gtt_driver},
  1040. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1041. &i8xx_gtt_driver},
  1042. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1043. &i8xx_gtt_driver},
  1044. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1045. &i8xx_gtt_driver},
  1046. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1047. &i8xx_gtt_driver},
  1048. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1049. &i8xx_gtt_driver},
  1050. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1051. &i915_gtt_driver },
  1052. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1053. &i915_gtt_driver },
  1054. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1055. &i915_gtt_driver },
  1056. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1057. &i915_gtt_driver },
  1058. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1059. &i915_gtt_driver },
  1060. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1061. &i915_gtt_driver },
  1062. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1063. &i965_gtt_driver },
  1064. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1065. &i965_gtt_driver },
  1066. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1067. &i965_gtt_driver },
  1068. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1069. &i965_gtt_driver },
  1070. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1071. &i965_gtt_driver },
  1072. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1073. &i965_gtt_driver },
  1074. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1075. &g33_gtt_driver },
  1076. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1077. &g33_gtt_driver },
  1078. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1079. &g33_gtt_driver },
  1080. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1081. &pineview_gtt_driver },
  1082. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1083. &pineview_gtt_driver },
  1084. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1085. &g4x_gtt_driver },
  1086. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1087. &g4x_gtt_driver },
  1088. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1089. &g4x_gtt_driver },
  1090. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1091. &g4x_gtt_driver },
  1092. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1093. &g4x_gtt_driver },
  1094. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1095. &g4x_gtt_driver },
  1096. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1097. &g4x_gtt_driver },
  1098. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1099. "HD Graphics", &ironlake_gtt_driver },
  1100. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1101. "HD Graphics", &ironlake_gtt_driver },
  1102. { 0, NULL, NULL }
  1103. };
  1104. static int find_gmch(u16 device)
  1105. {
  1106. struct pci_dev *gmch_device;
  1107. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1108. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1109. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1110. device, gmch_device);
  1111. }
  1112. if (!gmch_device)
  1113. return 0;
  1114. intel_private.pcidev = gmch_device;
  1115. return 1;
  1116. }
  1117. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1118. struct agp_bridge_data *bridge)
  1119. {
  1120. int i, mask;
  1121. /*
  1122. * Can be called from the fake agp driver but also directly from
  1123. * drm/i915.ko. Hence we need to check whether everything is set up
  1124. * already.
  1125. */
  1126. if (intel_private.driver) {
  1127. intel_private.refcount++;
  1128. return 1;
  1129. }
  1130. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1131. if (gpu_pdev) {
  1132. if (gpu_pdev->device ==
  1133. intel_gtt_chipsets[i].gmch_chip_id) {
  1134. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1135. intel_private.driver =
  1136. intel_gtt_chipsets[i].gtt_driver;
  1137. break;
  1138. }
  1139. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1140. intel_private.driver =
  1141. intel_gtt_chipsets[i].gtt_driver;
  1142. break;
  1143. }
  1144. }
  1145. if (!intel_private.driver)
  1146. return 0;
  1147. intel_private.refcount++;
  1148. if (bridge) {
  1149. bridge->driver = &intel_fake_agp_driver;
  1150. bridge->dev_private_data = &intel_private;
  1151. bridge->dev = bridge_pdev;
  1152. }
  1153. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1154. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1155. mask = intel_private.driver->dma_mask_size;
  1156. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1157. dev_err(&intel_private.pcidev->dev,
  1158. "set gfx device dma mask %d-bit failed!\n", mask);
  1159. else
  1160. pci_set_consistent_dma_mask(intel_private.pcidev,
  1161. DMA_BIT_MASK(mask));
  1162. if (intel_gtt_init() != 0) {
  1163. intel_gmch_remove();
  1164. return 0;
  1165. }
  1166. return 1;
  1167. }
  1168. EXPORT_SYMBOL(intel_gmch_probe);
  1169. void intel_gtt_get(size_t *gtt_total, size_t *stolen_size)
  1170. {
  1171. *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
  1172. *stolen_size = intel_private.stolen_size;
  1173. }
  1174. EXPORT_SYMBOL(intel_gtt_get);
  1175. void intel_gtt_chipset_flush(void)
  1176. {
  1177. if (intel_private.driver->chipset_flush)
  1178. intel_private.driver->chipset_flush();
  1179. }
  1180. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1181. void intel_gmch_remove(void)
  1182. {
  1183. if (--intel_private.refcount)
  1184. return;
  1185. if (intel_private.pcidev)
  1186. pci_dev_put(intel_private.pcidev);
  1187. if (intel_private.bridge_dev)
  1188. pci_dev_put(intel_private.bridge_dev);
  1189. intel_private.driver = NULL;
  1190. }
  1191. EXPORT_SYMBOL(intel_gmch_remove);
  1192. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1193. MODULE_LICENSE("GPL and additional rights");