lapic.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. #ifndef __KVM_X86_LAPIC_H
  2. #define __KVM_X86_LAPIC_H
  3. #include "iodev.h"
  4. #include <linux/kvm_host.h>
  5. #define KVM_APIC_INIT 0
  6. #define KVM_APIC_SIPI 1
  7. struct kvm_timer {
  8. struct hrtimer timer;
  9. s64 period; /* unit: ns */
  10. u32 timer_mode_mask;
  11. u64 tscdeadline;
  12. atomic_t pending; /* accumulated triggered timers */
  13. };
  14. struct kvm_lapic {
  15. unsigned long base_address;
  16. struct kvm_io_device dev;
  17. struct kvm_timer lapic_timer;
  18. u32 divide_count;
  19. struct kvm_vcpu *vcpu;
  20. bool irr_pending;
  21. /* Number of bits set in ISR. */
  22. s16 isr_count;
  23. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  24. int highest_isr_cache;
  25. /**
  26. * APIC register page. The layout matches the register layout seen by
  27. * the guest 1:1, because it is accessed by the vmx microcode.
  28. * Note: Only one register, the TPR, is used by the microcode.
  29. */
  30. void *regs;
  31. gpa_t vapic_addr;
  32. struct gfn_to_hva_cache vapic_cache;
  33. unsigned long pending_events;
  34. unsigned int sipi_vector;
  35. };
  36. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  37. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  38. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  39. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  40. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu);
  41. void kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  42. void kvm_lapic_reset(struct kvm_vcpu *vcpu);
  43. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  44. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  45. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  46. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  47. u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu);
  48. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  49. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr);
  50. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir);
  51. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest);
  52. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda);
  53. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  54. unsigned long *dest_map);
  55. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  56. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  57. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map);
  58. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  59. void kvm_set_apic_base(struct kvm_vcpu *vcpu, u64 data);
  60. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  61. struct kvm_lapic_state *s);
  62. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  63. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  64. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  65. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  66. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  67. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  68. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  69. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  70. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  71. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  72. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  73. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  74. static inline bool kvm_hv_vapic_assist_page_enabled(struct kvm_vcpu *vcpu)
  75. {
  76. return vcpu->arch.hv_vapic & HV_X64_MSR_APIC_ASSIST_PAGE_ENABLE;
  77. }
  78. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data);
  79. void kvm_lapic_init(void);
  80. static inline u32 kvm_apic_get_reg(struct kvm_lapic *apic, int reg_off)
  81. {
  82. return *((u32 *) (apic->regs + reg_off));
  83. }
  84. extern struct static_key kvm_no_apic_vcpu;
  85. static inline bool kvm_vcpu_has_lapic(struct kvm_vcpu *vcpu)
  86. {
  87. if (static_key_false(&kvm_no_apic_vcpu))
  88. return vcpu->arch.apic;
  89. return true;
  90. }
  91. extern struct static_key_deferred apic_hw_disabled;
  92. static inline int kvm_apic_hw_enabled(struct kvm_lapic *apic)
  93. {
  94. if (static_key_false(&apic_hw_disabled.key))
  95. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  96. return MSR_IA32_APICBASE_ENABLE;
  97. }
  98. extern struct static_key_deferred apic_sw_disabled;
  99. static inline int kvm_apic_sw_enabled(struct kvm_lapic *apic)
  100. {
  101. if (static_key_false(&apic_sw_disabled.key))
  102. return kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  103. return APIC_SPIV_APIC_ENABLED;
  104. }
  105. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  106. {
  107. return kvm_vcpu_has_lapic(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  108. }
  109. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  110. {
  111. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  112. }
  113. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  114. {
  115. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  116. }
  117. static inline bool kvm_apic_vid_enabled(struct kvm *kvm)
  118. {
  119. return kvm_x86_ops->vm_has_apicv(kvm);
  120. }
  121. static inline u16 apic_cluster_id(struct kvm_apic_map *map, u32 ldr)
  122. {
  123. u16 cid;
  124. ldr >>= 32 - map->ldr_bits;
  125. cid = (ldr >> map->cid_shift) & map->cid_mask;
  126. BUG_ON(cid >= ARRAY_SIZE(map->logical_map));
  127. return cid;
  128. }
  129. static inline u16 apic_logical_id(struct kvm_apic_map *map, u32 ldr)
  130. {
  131. ldr >>= (32 - map->ldr_bits);
  132. return ldr & map->lid_mask;
  133. }
  134. static inline bool kvm_apic_has_events(struct kvm_vcpu *vcpu)
  135. {
  136. return vcpu->arch.apic->pending_events;
  137. }
  138. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  139. #endif