lcd.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include <linux/via_i2c.h>
  20. #include "global.h"
  21. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  22. /* CLE266 Software Power Sequence */
  23. /* {Mask}, {Data}, {Delay} */
  24. static const int PowerSequenceOn[3][3] = {
  25. {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
  26. };
  27. static const int PowerSequenceOff[3][3] = {
  28. {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
  29. };
  30. static struct _lcd_scaling_factor lcd_scaling_factor = {
  31. /* LCD Horizontal Scaling Factor Register */
  32. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  33. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  34. /* LCD Vertical Scaling Factor Register */
  35. {LCD_VER_SCALING_FACTOR_REG_NUM,
  36. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  37. };
  38. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  39. /* LCD Horizontal Scaling Factor Register */
  40. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  41. /* LCD Vertical Scaling Factor Register */
  42. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  43. };
  44. static bool lvds_identify_integratedlvds(void);
  45. static void __devinit fp_id_to_vindex(int panel_id);
  46. static int lvds_register_read(int index);
  47. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  48. int panel_vres);
  49. static void via_pitch_alignment_patch_lcd(
  50. struct lvds_setting_information *plvds_setting_info,
  51. struct lvds_chip_information
  52. *plvds_chip_info);
  53. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  54. *plvds_setting_info,
  55. struct lvds_chip_information *plvds_chip_info);
  56. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  57. *plvds_setting_info,
  58. struct lvds_chip_information *plvds_chip_info);
  59. static void lcd_patch_skew(struct lvds_setting_information
  60. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  61. static void integrated_lvds_disable(struct lvds_setting_information
  62. *plvds_setting_info,
  63. struct lvds_chip_information *plvds_chip_info);
  64. static void integrated_lvds_enable(struct lvds_setting_information
  65. *plvds_setting_info,
  66. struct lvds_chip_information *plvds_chip_info);
  67. static void lcd_powersequence_off(void);
  68. static void lcd_powersequence_on(void);
  69. static void fill_lcd_format(void);
  70. static void check_diport_of_integrated_lvds(
  71. struct lvds_chip_information *plvds_chip_info,
  72. struct lvds_setting_information
  73. *plvds_setting_info);
  74. static struct display_timing lcd_centering_timging(struct display_timing
  75. mode_crt_reg,
  76. struct display_timing panel_crt_reg);
  77. static inline bool check_lvds_chip(int device_id_subaddr, int device_id)
  78. {
  79. return lvds_register_read(device_id_subaddr) == device_id;
  80. }
  81. void __devinit viafb_init_lcd_size(void)
  82. {
  83. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  84. fp_id_to_vindex(viafb_lcd_panel_id);
  85. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  86. viaparinfo->lvds_setting_info->lcd_panel_hres;
  87. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  88. viaparinfo->lvds_setting_info->lcd_panel_vres;
  89. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  90. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  91. viaparinfo->lvds_setting_info2->LCDDithering =
  92. viaparinfo->lvds_setting_info->LCDDithering;
  93. }
  94. static bool lvds_identify_integratedlvds(void)
  95. {
  96. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  97. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  98. /* If we have an external LVDS, such as VT1636, we should
  99. have its chip ID already. */
  100. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  101. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  102. INTEGRATED_LVDS;
  103. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  104. "(Internal LVDS + External LVDS)\n");
  105. } else {
  106. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  107. INTEGRATED_LVDS;
  108. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  109. "so can't support two dual channel LVDS!\n");
  110. }
  111. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  112. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  113. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  114. INTEGRATED_LVDS;
  115. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  116. INTEGRATED_LVDS;
  117. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  118. "(Internal LVDS + Internal LVDS)\n");
  119. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  120. /* If we have found external LVDS, just use it,
  121. otherwise, we will use internal LVDS as default. */
  122. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  123. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  124. INTEGRATED_LVDS;
  125. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  126. }
  127. } else {
  128. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  129. NON_LVDS_TRANSMITTER;
  130. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  131. return false;
  132. }
  133. return true;
  134. }
  135. bool __devinit viafb_lvds_trasmitter_identify(void)
  136. {
  137. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  138. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  139. DEBUG_MSG(KERN_INFO
  140. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  141. } else {
  142. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  143. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  144. VIA_PORT_2C;
  145. DEBUG_MSG(KERN_INFO
  146. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  147. }
  148. }
  149. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  150. lvds_identify_integratedlvds();
  151. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  152. return true;
  153. /* Check for VT1631: */
  154. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  155. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  156. VT1631_LVDS_I2C_ADDR;
  157. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID)) {
  158. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  159. DEBUG_MSG(KERN_INFO "\n %2d",
  160. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  161. DEBUG_MSG(KERN_INFO "\n %2d",
  162. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  163. return true;
  164. }
  165. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  166. NON_LVDS_TRANSMITTER;
  167. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  168. VT1631_LVDS_I2C_ADDR;
  169. return false;
  170. }
  171. static void __devinit fp_id_to_vindex(int panel_id)
  172. {
  173. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  174. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  175. viafb_lcd_panel_id = panel_id =
  176. viafb_read_reg(VIACR, CR3F) & 0x0F;
  177. switch (panel_id) {
  178. case 0x0:
  179. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  180. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  181. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  182. viaparinfo->lvds_setting_info->LCDDithering = 1;
  183. break;
  184. case 0x1:
  185. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  186. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  187. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  188. viaparinfo->lvds_setting_info->LCDDithering = 1;
  189. break;
  190. case 0x2:
  191. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  192. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  193. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  194. viaparinfo->lvds_setting_info->LCDDithering = 1;
  195. break;
  196. case 0x3:
  197. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  198. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  199. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  200. viaparinfo->lvds_setting_info->LCDDithering = 1;
  201. break;
  202. case 0x4:
  203. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  204. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  205. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  206. viaparinfo->lvds_setting_info->LCDDithering = 1;
  207. break;
  208. case 0x5:
  209. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  210. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  211. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  212. viaparinfo->lvds_setting_info->LCDDithering = 1;
  213. break;
  214. case 0x6:
  215. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  216. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  217. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  218. viaparinfo->lvds_setting_info->LCDDithering = 1;
  219. break;
  220. case 0x8:
  221. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  222. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  223. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  224. viaparinfo->lvds_setting_info->LCDDithering = 1;
  225. break;
  226. case 0x9:
  227. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  228. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  229. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  230. viaparinfo->lvds_setting_info->LCDDithering = 1;
  231. break;
  232. case 0xA:
  233. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  234. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  235. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  236. viaparinfo->lvds_setting_info->LCDDithering = 0;
  237. break;
  238. case 0xB:
  239. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  240. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  241. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  242. viaparinfo->lvds_setting_info->LCDDithering = 0;
  243. break;
  244. case 0xC:
  245. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  246. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  247. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  248. viaparinfo->lvds_setting_info->LCDDithering = 0;
  249. break;
  250. case 0xD:
  251. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  252. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  253. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  254. viaparinfo->lvds_setting_info->LCDDithering = 0;
  255. break;
  256. case 0xE:
  257. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  258. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  259. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  260. viaparinfo->lvds_setting_info->LCDDithering = 0;
  261. break;
  262. case 0xF:
  263. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  264. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  265. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  266. viaparinfo->lvds_setting_info->LCDDithering = 0;
  267. break;
  268. case 0x10:
  269. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  270. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  271. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  272. viaparinfo->lvds_setting_info->LCDDithering = 0;
  273. break;
  274. case 0x11:
  275. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  276. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  277. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  278. viaparinfo->lvds_setting_info->LCDDithering = 1;
  279. break;
  280. case 0x12:
  281. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  282. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  283. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  284. viaparinfo->lvds_setting_info->LCDDithering = 1;
  285. break;
  286. case 0x13:
  287. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  288. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  289. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  290. viaparinfo->lvds_setting_info->LCDDithering = 1;
  291. break;
  292. case 0x14:
  293. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  294. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  295. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  296. viaparinfo->lvds_setting_info->LCDDithering = 0;
  297. break;
  298. case 0x15:
  299. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  300. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  301. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  302. viaparinfo->lvds_setting_info->LCDDithering = 0;
  303. break;
  304. case 0x16:
  305. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  306. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  307. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  308. viaparinfo->lvds_setting_info->LCDDithering = 1;
  309. break;
  310. case 0x17:
  311. /* OLPC XO-1.5 panel */
  312. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  313. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  314. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  315. viaparinfo->lvds_setting_info->LCDDithering = 0;
  316. break;
  317. default:
  318. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  319. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  320. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  321. viaparinfo->lvds_setting_info->LCDDithering = 1;
  322. }
  323. }
  324. static int lvds_register_read(int index)
  325. {
  326. u8 data;
  327. viafb_i2c_readbyte(VIA_PORT_2C,
  328. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  329. (u8) index, &data);
  330. return data;
  331. }
  332. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  333. int panel_vres)
  334. {
  335. int reg_value = 0;
  336. int viafb_load_reg_num;
  337. struct io_register *reg = NULL;
  338. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  339. /* LCD Scaling Enable */
  340. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  341. /* Check if expansion for horizontal */
  342. if (set_hres < panel_hres) {
  343. /* Load Horizontal Scaling Factor */
  344. switch (viaparinfo->chip_info->gfx_chip_name) {
  345. case UNICHROME_CLE266:
  346. case UNICHROME_K400:
  347. reg_value =
  348. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  349. viafb_load_reg_num =
  350. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  351. reg_num;
  352. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  353. viafb_load_reg(reg_value,
  354. viafb_load_reg_num, reg, VIACR);
  355. break;
  356. case UNICHROME_K800:
  357. case UNICHROME_PM800:
  358. case UNICHROME_CN700:
  359. case UNICHROME_CX700:
  360. case UNICHROME_K8M890:
  361. case UNICHROME_P4M890:
  362. case UNICHROME_P4M900:
  363. case UNICHROME_CN750:
  364. case UNICHROME_VX800:
  365. case UNICHROME_VX855:
  366. case UNICHROME_VX900:
  367. reg_value =
  368. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  369. /* Horizontal scaling enabled */
  370. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  371. viafb_load_reg_num =
  372. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  373. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  374. viafb_load_reg(reg_value,
  375. viafb_load_reg_num, reg, VIACR);
  376. break;
  377. }
  378. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  379. } else {
  380. /* Horizontal scaling disabled */
  381. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  382. }
  383. /* Check if expansion for vertical */
  384. if (set_vres < panel_vres) {
  385. /* Load Vertical Scaling Factor */
  386. switch (viaparinfo->chip_info->gfx_chip_name) {
  387. case UNICHROME_CLE266:
  388. case UNICHROME_K400:
  389. reg_value =
  390. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  391. viafb_load_reg_num =
  392. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  393. reg_num;
  394. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  395. viafb_load_reg(reg_value,
  396. viafb_load_reg_num, reg, VIACR);
  397. break;
  398. case UNICHROME_K800:
  399. case UNICHROME_PM800:
  400. case UNICHROME_CN700:
  401. case UNICHROME_CX700:
  402. case UNICHROME_K8M890:
  403. case UNICHROME_P4M890:
  404. case UNICHROME_P4M900:
  405. case UNICHROME_CN750:
  406. case UNICHROME_VX800:
  407. case UNICHROME_VX855:
  408. case UNICHROME_VX900:
  409. reg_value =
  410. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  411. /* Vertical scaling enabled */
  412. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  413. viafb_load_reg_num =
  414. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  415. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  416. viafb_load_reg(reg_value,
  417. viafb_load_reg_num, reg, VIACR);
  418. break;
  419. }
  420. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  421. } else {
  422. /* Vertical scaling disabled */
  423. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  424. }
  425. }
  426. static void via_pitch_alignment_patch_lcd(
  427. struct lvds_setting_information *plvds_setting_info,
  428. struct lvds_chip_information
  429. *plvds_chip_info)
  430. {
  431. unsigned char cr13, cr35, cr65, cr66, cr67;
  432. unsigned long dwScreenPitch = 0;
  433. unsigned long dwPitch;
  434. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  435. if (dwPitch & 0x1F) {
  436. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  437. if (plvds_setting_info->iga_path == IGA2) {
  438. if (plvds_setting_info->bpp > 8) {
  439. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  440. viafb_write_reg(CR66, VIACR, cr66);
  441. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  442. cr67 |=
  443. (unsigned
  444. char)((dwScreenPitch & 0x300) >> 8);
  445. viafb_write_reg(CR67, VIACR, cr67);
  446. }
  447. /* Fetch Count */
  448. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  449. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  450. viafb_write_reg(CR67, VIACR, cr67);
  451. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  452. cr65 += 2;
  453. viafb_write_reg(CR65, VIACR, cr65);
  454. } else {
  455. if (plvds_setting_info->bpp > 8) {
  456. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  457. viafb_write_reg(CR13, VIACR, cr13);
  458. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  459. cr35 |=
  460. (unsigned
  461. char)((dwScreenPitch & 0x700) >> 3);
  462. viafb_write_reg(CR35, VIACR, cr35);
  463. }
  464. }
  465. }
  466. }
  467. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  468. *plvds_setting_info,
  469. struct lvds_chip_information *plvds_chip_info)
  470. {
  471. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  472. switch (viaparinfo->chip_info->gfx_chip_name) {
  473. case UNICHROME_P4M900:
  474. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  475. plvds_chip_info);
  476. break;
  477. case UNICHROME_P4M890:
  478. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  479. plvds_chip_info);
  480. break;
  481. }
  482. }
  483. }
  484. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  485. *plvds_setting_info,
  486. struct lvds_chip_information *plvds_chip_info)
  487. {
  488. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  489. switch (viaparinfo->chip_info->gfx_chip_name) {
  490. case UNICHROME_CX700:
  491. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  492. plvds_chip_info);
  493. break;
  494. }
  495. }
  496. }
  497. static void lcd_patch_skew(struct lvds_setting_information
  498. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  499. {
  500. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  501. switch (plvds_chip_info->output_interface) {
  502. case INTERFACE_DVP0:
  503. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  504. break;
  505. case INTERFACE_DVP1:
  506. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  507. break;
  508. case INTERFACE_DFP_LOW:
  509. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  510. viafb_write_reg_mask(CR99, VIACR, 0x08,
  511. BIT0 + BIT1 + BIT2 + BIT3);
  512. }
  513. break;
  514. }
  515. }
  516. /* LCD Set Mode */
  517. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  518. struct lvds_setting_information *plvds_setting_info,
  519. struct lvds_chip_information *plvds_chip_info)
  520. {
  521. int set_iga = plvds_setting_info->iga_path;
  522. int mode_bpp = plvds_setting_info->bpp;
  523. int set_hres = plvds_setting_info->h_active;
  524. int set_vres = plvds_setting_info->v_active;
  525. int panel_hres = plvds_setting_info->lcd_panel_hres;
  526. int panel_vres = plvds_setting_info->lcd_panel_vres;
  527. u32 pll_D_N, clock;
  528. struct display_timing mode_crt_reg, panel_crt_reg;
  529. struct crt_mode_table *panel_crt_table = NULL;
  530. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  531. panel_vres);
  532. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  533. /* Get mode table */
  534. mode_crt_reg = mode_crt_table->crtc;
  535. /* Get panel table Pointer */
  536. panel_crt_table = vmode_tbl->crtc;
  537. panel_crt_reg = panel_crt_table->crtc;
  538. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  539. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  540. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  541. clock = panel_crt_reg.hor_total * panel_crt_reg.ver_total
  542. * panel_crt_table->refresh_rate;
  543. plvds_setting_info->vclk = clock;
  544. if (set_iga == IGA1) {
  545. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  546. viafb_load_crtc_timing(lcd_centering_timging
  547. (mode_crt_reg, panel_crt_reg), IGA1);
  548. } else {
  549. /* Expansion */
  550. if (plvds_setting_info->display_method == LCD_EXPANDSION
  551. && (set_hres < panel_hres || set_vres < panel_vres)) {
  552. /* expansion timing IGA2 loaded panel set timing*/
  553. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  554. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  555. load_lcd_scaling(set_hres, set_vres, panel_hres,
  556. panel_vres);
  557. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  558. } else { /* Centering */
  559. /* centering timing IGA2 always loaded panel
  560. and mode releative timing */
  561. viafb_load_crtc_timing(lcd_centering_timging
  562. (mode_crt_reg, panel_crt_reg), IGA2);
  563. viafb_write_reg_mask(CR79, VIACR, 0x00,
  564. BIT0 + BIT1 + BIT2);
  565. /* LCD scaling disabled */
  566. }
  567. }
  568. /* Fetch count for IGA2 only */
  569. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  570. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  571. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  572. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  573. fill_lcd_format();
  574. pll_D_N = viafb_get_clk_value(clock);
  575. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  576. viafb_set_vclock(pll_D_N, set_iga);
  577. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  578. /* If K8M800, enable LCD Prefetch Mode. */
  579. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  580. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  581. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  582. /* Patch for non 32bit alignment mode */
  583. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  584. }
  585. static void integrated_lvds_disable(struct lvds_setting_information
  586. *plvds_setting_info,
  587. struct lvds_chip_information *plvds_chip_info)
  588. {
  589. bool turn_off_first_powersequence = false;
  590. bool turn_off_second_powersequence = false;
  591. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  592. turn_off_first_powersequence = true;
  593. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  594. turn_off_first_powersequence = true;
  595. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  596. turn_off_second_powersequence = true;
  597. if (turn_off_second_powersequence) {
  598. /* Use second power sequence control: */
  599. /* Turn off power sequence. */
  600. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  601. /* Turn off back light. */
  602. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  603. }
  604. if (turn_off_first_powersequence) {
  605. /* Use first power sequence control: */
  606. /* Turn off power sequence. */
  607. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  608. /* Turn off back light. */
  609. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  610. }
  611. /* Power off LVDS channel. */
  612. switch (plvds_chip_info->output_interface) {
  613. case INTERFACE_LVDS0:
  614. {
  615. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  616. break;
  617. }
  618. case INTERFACE_LVDS1:
  619. {
  620. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  621. break;
  622. }
  623. case INTERFACE_LVDS0LVDS1:
  624. {
  625. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  626. break;
  627. }
  628. }
  629. }
  630. static void integrated_lvds_enable(struct lvds_setting_information
  631. *plvds_setting_info,
  632. struct lvds_chip_information *plvds_chip_info)
  633. {
  634. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  635. plvds_chip_info->output_interface);
  636. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  637. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  638. else
  639. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  640. switch (plvds_chip_info->output_interface) {
  641. case INTERFACE_LVDS0LVDS1:
  642. case INTERFACE_LVDS0:
  643. /* Use first power sequence control: */
  644. /* Use hardware control power sequence. */
  645. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  646. /* Turn on back light. */
  647. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  648. /* Turn on hardware power sequence. */
  649. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  650. break;
  651. case INTERFACE_LVDS1:
  652. /* Use second power sequence control: */
  653. /* Use hardware control power sequence. */
  654. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  655. /* Turn on back light. */
  656. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  657. /* Turn on hardware power sequence. */
  658. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  659. break;
  660. }
  661. /* Power on LVDS channel. */
  662. switch (plvds_chip_info->output_interface) {
  663. case INTERFACE_LVDS0:
  664. {
  665. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  666. break;
  667. }
  668. case INTERFACE_LVDS1:
  669. {
  670. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  671. break;
  672. }
  673. case INTERFACE_LVDS0LVDS1:
  674. {
  675. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  676. break;
  677. }
  678. }
  679. }
  680. void viafb_lcd_disable(void)
  681. {
  682. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  683. lcd_powersequence_off();
  684. /* DI1 pad off */
  685. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  686. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  687. if (viafb_LCD2_ON
  688. && (INTEGRATED_LVDS ==
  689. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  690. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  691. &viaparinfo->chip_info->lvds_chip_info2);
  692. if (INTEGRATED_LVDS ==
  693. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  694. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  695. &viaparinfo->chip_info->lvds_chip_info);
  696. if (VT1636_LVDS == viaparinfo->chip_info->
  697. lvds_chip_info.lvds_chip_name)
  698. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  699. &viaparinfo->chip_info->lvds_chip_info);
  700. } else if (VT1636_LVDS ==
  701. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  702. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  703. &viaparinfo->chip_info->lvds_chip_info);
  704. } else {
  705. /* Backlight off */
  706. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  707. /* 24 bit DI data paht off */
  708. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  709. }
  710. /* Disable expansion bit */
  711. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  712. /* Simultaneout disabled */
  713. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  714. }
  715. static void set_lcd_output_path(int set_iga, int output_interface)
  716. {
  717. switch (output_interface) {
  718. case INTERFACE_DFP:
  719. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  720. || (UNICHROME_P4M890 ==
  721. viaparinfo->chip_info->gfx_chip_name))
  722. viafb_write_reg_mask(CR97, VIACR, 0x84,
  723. BIT7 + BIT2 + BIT1 + BIT0);
  724. case INTERFACE_DVP0:
  725. case INTERFACE_DVP1:
  726. case INTERFACE_DFP_HIGH:
  727. case INTERFACE_DFP_LOW:
  728. if (set_iga == IGA2)
  729. viafb_write_reg(CR91, VIACR, 0x00);
  730. break;
  731. }
  732. }
  733. void viafb_lcd_enable(void)
  734. {
  735. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  736. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  737. set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
  738. viaparinfo->chip_info->lvds_chip_info.output_interface);
  739. if (viafb_LCD2_ON)
  740. set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
  741. viaparinfo->chip_info->
  742. lvds_chip_info2.output_interface);
  743. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  744. /* DI1 pad on */
  745. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  746. lcd_powersequence_on();
  747. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  748. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  749. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  750. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  751. &viaparinfo->chip_info->lvds_chip_info2);
  752. if (INTEGRATED_LVDS ==
  753. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  754. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  755. &viaparinfo->chip_info->lvds_chip_info);
  756. if (VT1636_LVDS == viaparinfo->chip_info->
  757. lvds_chip_info.lvds_chip_name)
  758. viafb_enable_lvds_vt1636(viaparinfo->
  759. lvds_setting_info, &viaparinfo->chip_info->
  760. lvds_chip_info);
  761. } else if (VT1636_LVDS ==
  762. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  763. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  764. &viaparinfo->chip_info->lvds_chip_info);
  765. } else {
  766. /* Backlight on */
  767. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  768. /* 24 bit DI data paht on */
  769. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  770. /* LCD enabled */
  771. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  772. }
  773. }
  774. static void lcd_powersequence_off(void)
  775. {
  776. int i, mask, data;
  777. /* Software control power sequence */
  778. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  779. for (i = 0; i < 3; i++) {
  780. mask = PowerSequenceOff[0][i];
  781. data = PowerSequenceOff[1][i] & mask;
  782. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  783. udelay(PowerSequenceOff[2][i]);
  784. }
  785. /* Disable LCD */
  786. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  787. }
  788. static void lcd_powersequence_on(void)
  789. {
  790. int i, mask, data;
  791. /* Software control power sequence */
  792. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  793. /* Enable LCD */
  794. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  795. for (i = 0; i < 3; i++) {
  796. mask = PowerSequenceOn[0][i];
  797. data = PowerSequenceOn[1][i] & mask;
  798. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  799. udelay(PowerSequenceOn[2][i]);
  800. }
  801. udelay(1);
  802. }
  803. static void fill_lcd_format(void)
  804. {
  805. u8 bdithering = 0, bdual = 0;
  806. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  807. bdual = BIT4;
  808. if (viaparinfo->lvds_setting_info->LCDDithering)
  809. bdithering = BIT0;
  810. /* Dual & Dithering */
  811. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  812. }
  813. static void check_diport_of_integrated_lvds(
  814. struct lvds_chip_information *plvds_chip_info,
  815. struct lvds_setting_information
  816. *plvds_setting_info)
  817. {
  818. /* Determine LCD DI Port by hardware layout. */
  819. switch (viafb_display_hardware_layout) {
  820. case HW_LAYOUT_LCD_ONLY:
  821. {
  822. if (plvds_setting_info->device_lcd_dualedge) {
  823. plvds_chip_info->output_interface =
  824. INTERFACE_LVDS0LVDS1;
  825. } else {
  826. plvds_chip_info->output_interface =
  827. INTERFACE_LVDS0;
  828. }
  829. break;
  830. }
  831. case HW_LAYOUT_DVI_ONLY:
  832. {
  833. plvds_chip_info->output_interface = INTERFACE_NONE;
  834. break;
  835. }
  836. case HW_LAYOUT_LCD1_LCD2:
  837. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  838. {
  839. plvds_chip_info->output_interface =
  840. INTERFACE_LVDS0LVDS1;
  841. break;
  842. }
  843. case HW_LAYOUT_LCD_DVI:
  844. {
  845. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  846. break;
  847. }
  848. default:
  849. {
  850. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  851. break;
  852. }
  853. }
  854. DEBUG_MSG(KERN_INFO
  855. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  856. viafb_display_hardware_layout,
  857. plvds_chip_info->output_interface);
  858. }
  859. void __devinit viafb_init_lvds_output_interface(struct lvds_chip_information
  860. *plvds_chip_info,
  861. struct lvds_setting_information
  862. *plvds_setting_info)
  863. {
  864. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  865. /*Do nothing, lcd port is specified by module parameter */
  866. return;
  867. }
  868. switch (plvds_chip_info->lvds_chip_name) {
  869. case VT1636_LVDS:
  870. switch (viaparinfo->chip_info->gfx_chip_name) {
  871. case UNICHROME_CX700:
  872. plvds_chip_info->output_interface = INTERFACE_DVP1;
  873. break;
  874. case UNICHROME_CN700:
  875. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  876. break;
  877. default:
  878. plvds_chip_info->output_interface = INTERFACE_DVP0;
  879. break;
  880. }
  881. break;
  882. case INTEGRATED_LVDS:
  883. check_diport_of_integrated_lvds(plvds_chip_info,
  884. plvds_setting_info);
  885. break;
  886. default:
  887. switch (viaparinfo->chip_info->gfx_chip_name) {
  888. case UNICHROME_K8M890:
  889. case UNICHROME_P4M900:
  890. case UNICHROME_P4M890:
  891. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  892. break;
  893. default:
  894. plvds_chip_info->output_interface = INTERFACE_DFP;
  895. break;
  896. }
  897. break;
  898. }
  899. }
  900. static struct display_timing lcd_centering_timging(struct display_timing
  901. mode_crt_reg,
  902. struct display_timing panel_crt_reg)
  903. {
  904. struct display_timing crt_reg;
  905. crt_reg.hor_total = panel_crt_reg.hor_total;
  906. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  907. crt_reg.hor_blank_start =
  908. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  909. crt_reg.hor_addr;
  910. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  911. crt_reg.hor_sync_start =
  912. (panel_crt_reg.hor_sync_start -
  913. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  914. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  915. crt_reg.ver_total = panel_crt_reg.ver_total;
  916. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  917. crt_reg.ver_blank_start =
  918. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  919. crt_reg.ver_addr;
  920. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  921. crt_reg.ver_sync_start =
  922. (panel_crt_reg.ver_sync_start -
  923. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  924. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  925. return crt_reg;
  926. }
  927. bool viafb_lcd_get_mobile_state(bool *mobile)
  928. {
  929. unsigned char __iomem *romptr, *tableptr, *biosptr;
  930. u8 core_base;
  931. /* Rom address */
  932. const u32 romaddr = 0x000C0000;
  933. u16 start_pattern;
  934. biosptr = ioremap(romaddr, 0x10000);
  935. start_pattern = readw(biosptr);
  936. /* Compare pattern */
  937. if (start_pattern == 0xAA55) {
  938. /* Get the start of Table */
  939. /* 0x1B means BIOS offset position */
  940. romptr = biosptr + 0x1B;
  941. tableptr = biosptr + readw(romptr);
  942. /* Get the start of biosver structure */
  943. /* 18 means BIOS version position. */
  944. romptr = tableptr + 18;
  945. romptr = biosptr + readw(romptr);
  946. /* The offset should be 44, but the
  947. actual image is less three char. */
  948. /* pRom += 44; */
  949. romptr += 41;
  950. core_base = readb(romptr);
  951. if (core_base & 0x8)
  952. *mobile = false;
  953. else
  954. *mobile = true;
  955. /* release memory */
  956. iounmap(biosptr);
  957. return true;
  958. } else {
  959. iounmap(biosptr);
  960. return false;
  961. }
  962. }