sccnxp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/module.h>
  17. #include <linux/device.h>
  18. #include <linux/console.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/serial.h>
  21. #include <linux/io.h>
  22. #include <linux/tty.h>
  23. #include <linux/tty_flip.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/platform_data/sccnxp.h>
  26. #define SCCNXP_NAME "uart-sccnxp"
  27. #define SCCNXP_MAJOR 204
  28. #define SCCNXP_MINOR 205
  29. #define SCCNXP_MR_REG (0x00)
  30. # define MR0_BAUD_NORMAL (0 << 0)
  31. # define MR0_BAUD_EXT1 (1 << 0)
  32. # define MR0_BAUD_EXT2 (5 << 0)
  33. # define MR0_FIFO (1 << 3)
  34. # define MR0_TXLVL (1 << 4)
  35. # define MR1_BITS_5 (0 << 0)
  36. # define MR1_BITS_6 (1 << 0)
  37. # define MR1_BITS_7 (2 << 0)
  38. # define MR1_BITS_8 (3 << 0)
  39. # define MR1_PAR_EVN (0 << 2)
  40. # define MR1_PAR_ODD (1 << 2)
  41. # define MR1_PAR_NO (4 << 2)
  42. # define MR2_STOP1 (7 << 0)
  43. # define MR2_STOP2 (0xf << 0)
  44. #define SCCNXP_SR_REG (0x01)
  45. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  46. # define SR_RXRDY (1 << 0)
  47. # define SR_FULL (1 << 1)
  48. # define SR_TXRDY (1 << 2)
  49. # define SR_TXEMT (1 << 3)
  50. # define SR_OVR (1 << 4)
  51. # define SR_PE (1 << 5)
  52. # define SR_FE (1 << 6)
  53. # define SR_BRK (1 << 7)
  54. #define SCCNXP_CR_REG (0x02)
  55. # define CR_RX_ENABLE (1 << 0)
  56. # define CR_RX_DISABLE (1 << 1)
  57. # define CR_TX_ENABLE (1 << 2)
  58. # define CR_TX_DISABLE (1 << 3)
  59. # define CR_CMD_MRPTR1 (0x01 << 4)
  60. # define CR_CMD_RX_RESET (0x02 << 4)
  61. # define CR_CMD_TX_RESET (0x03 << 4)
  62. # define CR_CMD_STATUS_RESET (0x04 << 4)
  63. # define CR_CMD_BREAK_RESET (0x05 << 4)
  64. # define CR_CMD_START_BREAK (0x06 << 4)
  65. # define CR_CMD_STOP_BREAK (0x07 << 4)
  66. # define CR_CMD_MRPTR0 (0x0b << 4)
  67. #define SCCNXP_RHR_REG (0x03)
  68. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  69. #define SCCNXP_IPCR_REG (0x04)
  70. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  71. # define ACR_BAUD0 (0 << 7)
  72. # define ACR_BAUD1 (1 << 7)
  73. # define ACR_TIMER_MODE (6 << 4)
  74. #define SCCNXP_ISR_REG (0x05)
  75. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  76. # define IMR_TXRDY (1 << 0)
  77. # define IMR_RXRDY (1 << 1)
  78. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  79. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  80. #define SCCNXP_IPR_REG (0x0d)
  81. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  82. #define SCCNXP_SOP_REG (0x0e)
  83. #define SCCNXP_ROP_REG (0x0f)
  84. /* Route helpers */
  85. #define MCTRL_MASK(sig) (0xf << (sig))
  86. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  87. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  88. /* Supported chip types */
  89. enum {
  90. SCCNXP_TYPE_SC2681 = 2681,
  91. SCCNXP_TYPE_SC2691 = 2691,
  92. SCCNXP_TYPE_SC2692 = 2692,
  93. SCCNXP_TYPE_SC2891 = 2891,
  94. SCCNXP_TYPE_SC2892 = 2892,
  95. SCCNXP_TYPE_SC28202 = 28202,
  96. SCCNXP_TYPE_SC68681 = 68681,
  97. SCCNXP_TYPE_SC68692 = 68692,
  98. };
  99. struct sccnxp_port {
  100. struct uart_driver uart;
  101. struct uart_port port[SCCNXP_MAX_UARTS];
  102. const char *name;
  103. int irq;
  104. u8 imr;
  105. u8 addr_mask;
  106. int freq_std;
  107. int flags;
  108. #define SCCNXP_HAVE_IO 0x00000001
  109. #define SCCNXP_HAVE_MR0 0x00000002
  110. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  111. struct console console;
  112. #endif
  113. struct mutex sccnxp_mutex;
  114. struct sccnxp_pdata pdata;
  115. };
  116. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  117. {
  118. return readb(base + (reg << shift));
  119. }
  120. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  121. {
  122. writeb(v, base + (reg << shift));
  123. }
  124. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  125. {
  126. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  127. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  128. port->regshift);
  129. }
  130. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  131. {
  132. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  133. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  134. }
  135. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  136. {
  137. return sccnxp_read(port, (port->line << 3) + reg);
  138. }
  139. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  140. {
  141. sccnxp_write(port, (port->line << 3) + reg, v);
  142. }
  143. static int sccnxp_update_best_err(int a, int b, int *besterr)
  144. {
  145. int err = abs(a - b);
  146. if ((*besterr < 0) || (*besterr > err)) {
  147. *besterr = err;
  148. return 0;
  149. }
  150. return 1;
  151. }
  152. struct baud_table {
  153. u8 csr;
  154. u8 acr;
  155. u8 mr0;
  156. int baud;
  157. };
  158. const struct baud_table baud_std[] = {
  159. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  160. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  161. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  162. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  163. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  164. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  165. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  166. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  167. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  168. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  169. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  170. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  171. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  172. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  173. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  174. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  175. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  176. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  177. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  178. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  179. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  180. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  181. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  182. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  183. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  184. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  185. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  186. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  187. { 0, 0, 0, 0 }
  188. };
  189. static int sccnxp_set_baud(struct uart_port *port, int baud)
  190. {
  191. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  192. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  193. u8 i, acr = 0, csr = 0, mr0 = 0;
  194. /* Find best baud from table */
  195. for (i = 0; baud_std[i].baud && besterr; i++) {
  196. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  197. continue;
  198. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  199. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  200. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  201. acr = baud_std[i].acr;
  202. csr = baud_std[i].csr;
  203. mr0 = baud_std[i].mr0;
  204. bestbaud = tmp_baud;
  205. }
  206. }
  207. if (s->flags & SCCNXP_HAVE_MR0) {
  208. /* Enable FIFO, set half level for TX */
  209. mr0 |= MR0_FIFO | MR0_TXLVL;
  210. /* Update MR0 */
  211. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  212. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  213. }
  214. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  215. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  216. if (baud != bestbaud)
  217. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  218. baud, bestbaud);
  219. return bestbaud;
  220. }
  221. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  222. {
  223. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  224. s->imr |= mask << (port->line * 4);
  225. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  226. }
  227. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  228. {
  229. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  230. s->imr &= ~(mask << (port->line * 4));
  231. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  232. }
  233. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  234. {
  235. u8 bitmask;
  236. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  237. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  238. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  239. if (state)
  240. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  241. else
  242. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  243. }
  244. }
  245. static void sccnxp_handle_rx(struct uart_port *port)
  246. {
  247. u8 sr;
  248. unsigned int ch, flag;
  249. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  250. if (!tty)
  251. return;
  252. for (;;) {
  253. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  254. if (!(sr & SR_RXRDY))
  255. break;
  256. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  257. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  258. port->icount.rx++;
  259. flag = TTY_NORMAL;
  260. if (unlikely(sr)) {
  261. if (sr & SR_BRK) {
  262. port->icount.brk++;
  263. if (uart_handle_break(port))
  264. continue;
  265. } else if (sr & SR_PE)
  266. port->icount.parity++;
  267. else if (sr & SR_FE)
  268. port->icount.frame++;
  269. else if (sr & SR_OVR)
  270. port->icount.overrun++;
  271. sr &= port->read_status_mask;
  272. if (sr & SR_BRK)
  273. flag = TTY_BREAK;
  274. else if (sr & SR_PE)
  275. flag = TTY_PARITY;
  276. else if (sr & SR_FE)
  277. flag = TTY_FRAME;
  278. else if (sr & SR_OVR)
  279. flag = TTY_OVERRUN;
  280. }
  281. if (uart_handle_sysrq_char(port, ch))
  282. continue;
  283. if (sr & port->ignore_status_mask)
  284. continue;
  285. uart_insert_char(port, sr, SR_OVR, ch, flag);
  286. }
  287. tty_flip_buffer_push(tty);
  288. tty_kref_put(tty);
  289. }
  290. static void sccnxp_handle_tx(struct uart_port *port)
  291. {
  292. u8 sr;
  293. struct circ_buf *xmit = &port->state->xmit;
  294. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  295. if (unlikely(port->x_char)) {
  296. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  297. port->icount.tx++;
  298. port->x_char = 0;
  299. return;
  300. }
  301. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  302. /* Disable TX if FIFO is empty */
  303. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  304. sccnxp_disable_irq(port, IMR_TXRDY);
  305. /* Set direction to input */
  306. if (s->flags & SCCNXP_HAVE_IO)
  307. sccnxp_set_bit(port, DIR_OP, 0);
  308. }
  309. return;
  310. }
  311. while (!uart_circ_empty(xmit)) {
  312. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  313. if (!(sr & SR_TXRDY))
  314. break;
  315. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  316. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  317. port->icount.tx++;
  318. }
  319. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  320. uart_write_wakeup(port);
  321. }
  322. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  323. {
  324. int i;
  325. u8 isr;
  326. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  327. mutex_lock(&s->sccnxp_mutex);
  328. for (;;) {
  329. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  330. isr &= s->imr;
  331. if (!isr)
  332. break;
  333. dev_dbg(s->port[0].dev, "IRQ status: 0x%02x\n", isr);
  334. for (i = 0; i < s->uart.nr; i++) {
  335. if (isr & ISR_RXRDY(i))
  336. sccnxp_handle_rx(&s->port[i]);
  337. if (isr & ISR_TXRDY(i))
  338. sccnxp_handle_tx(&s->port[i]);
  339. }
  340. }
  341. mutex_unlock(&s->sccnxp_mutex);
  342. return IRQ_HANDLED;
  343. }
  344. static void sccnxp_start_tx(struct uart_port *port)
  345. {
  346. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  347. mutex_lock(&s->sccnxp_mutex);
  348. /* Set direction to output */
  349. if (s->flags & SCCNXP_HAVE_IO)
  350. sccnxp_set_bit(port, DIR_OP, 1);
  351. sccnxp_enable_irq(port, IMR_TXRDY);
  352. mutex_unlock(&s->sccnxp_mutex);
  353. }
  354. static void sccnxp_stop_tx(struct uart_port *port)
  355. {
  356. /* Do nothing */
  357. }
  358. static void sccnxp_stop_rx(struct uart_port *port)
  359. {
  360. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  361. mutex_lock(&s->sccnxp_mutex);
  362. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  363. mutex_unlock(&s->sccnxp_mutex);
  364. }
  365. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  366. {
  367. u8 val;
  368. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  369. mutex_lock(&s->sccnxp_mutex);
  370. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  371. mutex_unlock(&s->sccnxp_mutex);
  372. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  373. }
  374. static void sccnxp_enable_ms(struct uart_port *port)
  375. {
  376. /* Do nothing */
  377. }
  378. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  379. {
  380. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  381. if (!(s->flags & SCCNXP_HAVE_IO))
  382. return;
  383. mutex_lock(&s->sccnxp_mutex);
  384. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  385. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  386. mutex_unlock(&s->sccnxp_mutex);
  387. }
  388. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  389. {
  390. u8 bitmask, ipr;
  391. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  392. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  393. if (!(s->flags & SCCNXP_HAVE_IO))
  394. return mctrl;
  395. mutex_lock(&s->sccnxp_mutex);
  396. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  397. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  398. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  399. DSR_IP);
  400. mctrl &= ~TIOCM_DSR;
  401. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  402. }
  403. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  404. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  405. CTS_IP);
  406. mctrl &= ~TIOCM_CTS;
  407. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  408. }
  409. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  410. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  411. DCD_IP);
  412. mctrl &= ~TIOCM_CAR;
  413. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  414. }
  415. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  416. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  417. RNG_IP);
  418. mctrl &= ~TIOCM_RNG;
  419. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  420. }
  421. mutex_unlock(&s->sccnxp_mutex);
  422. return mctrl;
  423. }
  424. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  425. {
  426. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  427. mutex_lock(&s->sccnxp_mutex);
  428. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  429. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  430. mutex_unlock(&s->sccnxp_mutex);
  431. }
  432. static void sccnxp_set_termios(struct uart_port *port,
  433. struct ktermios *termios, struct ktermios *old)
  434. {
  435. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  436. u8 mr1, mr2;
  437. int baud;
  438. mutex_lock(&s->sccnxp_mutex);
  439. /* Mask termios capabilities we don't support */
  440. termios->c_cflag &= ~CMSPAR;
  441. /* Disable RX & TX, reset break condition, status and FIFOs */
  442. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  443. CR_RX_DISABLE | CR_TX_DISABLE);
  444. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  445. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  446. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  447. /* Word size */
  448. switch (termios->c_cflag & CSIZE) {
  449. case CS5:
  450. mr1 = MR1_BITS_5;
  451. break;
  452. case CS6:
  453. mr1 = MR1_BITS_6;
  454. break;
  455. case CS7:
  456. mr1 = MR1_BITS_7;
  457. break;
  458. case CS8:
  459. default:
  460. mr1 = MR1_BITS_8;
  461. break;
  462. }
  463. /* Parity */
  464. if (termios->c_cflag & PARENB) {
  465. if (termios->c_cflag & PARODD)
  466. mr1 |= MR1_PAR_ODD;
  467. } else
  468. mr1 |= MR1_PAR_NO;
  469. /* Stop bits */
  470. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  471. /* Update desired format */
  472. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  473. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  474. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  475. /* Set read status mask */
  476. port->read_status_mask = SR_OVR;
  477. if (termios->c_iflag & INPCK)
  478. port->read_status_mask |= SR_PE | SR_FE;
  479. if (termios->c_iflag & (BRKINT | PARMRK))
  480. port->read_status_mask |= SR_BRK;
  481. /* Set status ignore mask */
  482. port->ignore_status_mask = 0;
  483. if (termios->c_iflag & IGNBRK)
  484. port->ignore_status_mask |= SR_BRK;
  485. if (!(termios->c_cflag & CREAD))
  486. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  487. /* Setup baudrate */
  488. baud = uart_get_baud_rate(port, termios, old, 50,
  489. (s->flags & SCCNXP_HAVE_MR0) ?
  490. 230400 : 38400);
  491. baud = sccnxp_set_baud(port, baud);
  492. /* Update timeout according to new baud rate */
  493. uart_update_timeout(port, termios->c_cflag, baud);
  494. if (tty_termios_baud_rate(termios))
  495. tty_termios_encode_baud_rate(termios, baud, baud);
  496. /* Enable RX & TX */
  497. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  498. mutex_unlock(&s->sccnxp_mutex);
  499. }
  500. static int sccnxp_startup(struct uart_port *port)
  501. {
  502. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  503. mutex_lock(&s->sccnxp_mutex);
  504. if (s->flags & SCCNXP_HAVE_IO) {
  505. /* Outputs are controlled manually */
  506. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  507. }
  508. /* Reset break condition, status and FIFOs */
  509. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  510. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  511. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  512. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  513. /* Enable RX & TX */
  514. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  515. /* Enable RX interrupt */
  516. sccnxp_enable_irq(port, IMR_RXRDY);
  517. mutex_unlock(&s->sccnxp_mutex);
  518. return 0;
  519. }
  520. static void sccnxp_shutdown(struct uart_port *port)
  521. {
  522. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  523. mutex_lock(&s->sccnxp_mutex);
  524. /* Disable interrupts */
  525. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  526. /* Disable TX & RX */
  527. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  528. /* Leave direction to input */
  529. if (s->flags & SCCNXP_HAVE_IO)
  530. sccnxp_set_bit(port, DIR_OP, 0);
  531. mutex_unlock(&s->sccnxp_mutex);
  532. }
  533. static const char *sccnxp_type(struct uart_port *port)
  534. {
  535. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  536. return (port->type == PORT_SC26XX) ? s->name : NULL;
  537. }
  538. static void sccnxp_release_port(struct uart_port *port)
  539. {
  540. /* Do nothing */
  541. }
  542. static int sccnxp_request_port(struct uart_port *port)
  543. {
  544. /* Do nothing */
  545. return 0;
  546. }
  547. static void sccnxp_config_port(struct uart_port *port, int flags)
  548. {
  549. if (flags & UART_CONFIG_TYPE)
  550. port->type = PORT_SC26XX;
  551. }
  552. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  553. {
  554. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  555. return 0;
  556. if (s->irq == port->irq)
  557. return 0;
  558. return -EINVAL;
  559. }
  560. static const struct uart_ops sccnxp_ops = {
  561. .tx_empty = sccnxp_tx_empty,
  562. .set_mctrl = sccnxp_set_mctrl,
  563. .get_mctrl = sccnxp_get_mctrl,
  564. .stop_tx = sccnxp_stop_tx,
  565. .start_tx = sccnxp_start_tx,
  566. .stop_rx = sccnxp_stop_rx,
  567. .enable_ms = sccnxp_enable_ms,
  568. .break_ctl = sccnxp_break_ctl,
  569. .startup = sccnxp_startup,
  570. .shutdown = sccnxp_shutdown,
  571. .set_termios = sccnxp_set_termios,
  572. .type = sccnxp_type,
  573. .release_port = sccnxp_release_port,
  574. .request_port = sccnxp_request_port,
  575. .config_port = sccnxp_config_port,
  576. .verify_port = sccnxp_verify_port,
  577. };
  578. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  579. static void sccnxp_console_putchar(struct uart_port *port, int c)
  580. {
  581. int tryes = 100000;
  582. while (tryes--) {
  583. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  584. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  585. break;
  586. }
  587. barrier();
  588. }
  589. }
  590. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  591. {
  592. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  593. struct uart_port *port = &s->port[co->index];
  594. mutex_lock(&s->sccnxp_mutex);
  595. uart_console_write(port, c, n, sccnxp_console_putchar);
  596. mutex_unlock(&s->sccnxp_mutex);
  597. }
  598. static int sccnxp_console_setup(struct console *co, char *options)
  599. {
  600. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  601. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  602. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  603. if (options)
  604. uart_parse_options(options, &baud, &parity, &bits, &flow);
  605. return uart_set_options(port, co, baud, parity, bits, flow);
  606. }
  607. #endif
  608. static int __devinit sccnxp_probe(struct platform_device *pdev)
  609. {
  610. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  611. int chiptype = pdev->id_entry->driver_data;
  612. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  613. int i, ret, fifosize, freq_min, freq_max;
  614. struct sccnxp_port *s;
  615. void __iomem *membase;
  616. if (!res) {
  617. dev_err(&pdev->dev, "Missing memory resource data\n");
  618. return -EADDRNOTAVAIL;
  619. }
  620. dev_set_name(&pdev->dev, SCCNXP_NAME);
  621. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  622. if (!s) {
  623. dev_err(&pdev->dev, "Error allocating port structure\n");
  624. return -ENOMEM;
  625. }
  626. platform_set_drvdata(pdev, s);
  627. mutex_init(&s->sccnxp_mutex);
  628. /* Individual chip settings */
  629. switch (chiptype) {
  630. case SCCNXP_TYPE_SC2681:
  631. s->name = "SC2681";
  632. s->uart.nr = 2;
  633. s->freq_std = 3686400;
  634. s->addr_mask = 0x0f;
  635. s->flags = SCCNXP_HAVE_IO;
  636. fifosize = 3;
  637. freq_min = 1000000;
  638. freq_max = 4000000;
  639. break;
  640. case SCCNXP_TYPE_SC2691:
  641. s->name = "SC2691";
  642. s->uart.nr = 1;
  643. s->freq_std = 3686400;
  644. s->addr_mask = 0x07;
  645. s->flags = 0;
  646. fifosize = 3;
  647. freq_min = 1000000;
  648. freq_max = 4000000;
  649. break;
  650. case SCCNXP_TYPE_SC2692:
  651. s->name = "SC2692";
  652. s->uart.nr = 2;
  653. s->freq_std = 3686400;
  654. s->addr_mask = 0x0f;
  655. s->flags = SCCNXP_HAVE_IO;
  656. fifosize = 3;
  657. freq_min = 1000000;
  658. freq_max = 4000000;
  659. break;
  660. case SCCNXP_TYPE_SC2891:
  661. s->name = "SC2891";
  662. s->uart.nr = 1;
  663. s->freq_std = 3686400;
  664. s->addr_mask = 0x0f;
  665. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  666. fifosize = 16;
  667. freq_min = 100000;
  668. freq_max = 8000000;
  669. break;
  670. case SCCNXP_TYPE_SC2892:
  671. s->name = "SC2892";
  672. s->uart.nr = 2;
  673. s->freq_std = 3686400;
  674. s->addr_mask = 0x0f;
  675. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  676. fifosize = 16;
  677. freq_min = 100000;
  678. freq_max = 8000000;
  679. break;
  680. case SCCNXP_TYPE_SC28202:
  681. s->name = "SC28202";
  682. s->uart.nr = 2;
  683. s->freq_std = 14745600;
  684. s->addr_mask = 0x7f;
  685. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  686. fifosize = 256;
  687. freq_min = 1000000;
  688. freq_max = 50000000;
  689. break;
  690. case SCCNXP_TYPE_SC68681:
  691. s->name = "SC68681";
  692. s->uart.nr = 2;
  693. s->freq_std = 3686400;
  694. s->addr_mask = 0x0f;
  695. s->flags = SCCNXP_HAVE_IO;
  696. fifosize = 3;
  697. freq_min = 1000000;
  698. freq_max = 4000000;
  699. break;
  700. case SCCNXP_TYPE_SC68692:
  701. s->name = "SC68692";
  702. s->uart.nr = 2;
  703. s->freq_std = 3686400;
  704. s->addr_mask = 0x0f;
  705. s->flags = SCCNXP_HAVE_IO;
  706. fifosize = 3;
  707. freq_min = 1000000;
  708. freq_max = 4000000;
  709. break;
  710. default:
  711. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  712. ret = -ENOTSUPP;
  713. goto err_out;
  714. }
  715. if (!pdata) {
  716. dev_warn(&pdev->dev,
  717. "No platform data supplied, using defaults\n");
  718. s->pdata.frequency = s->freq_std;
  719. } else
  720. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  721. s->irq = platform_get_irq(pdev, 0);
  722. if (s->irq <= 0) {
  723. dev_err(&pdev->dev, "Missing irq resource data\n");
  724. ret = -ENXIO;
  725. goto err_out;
  726. }
  727. /* Check input frequency */
  728. if ((s->pdata.frequency < freq_min) ||
  729. (s->pdata.frequency > freq_max)) {
  730. dev_err(&pdev->dev, "Frequency out of bounds\n");
  731. ret = -EINVAL;
  732. goto err_out;
  733. }
  734. membase = devm_request_and_ioremap(&pdev->dev, res);
  735. if (!membase) {
  736. dev_err(&pdev->dev, "Failed to ioremap\n");
  737. ret = -EIO;
  738. goto err_out;
  739. }
  740. s->uart.owner = THIS_MODULE;
  741. s->uart.dev_name = "ttySC";
  742. s->uart.major = SCCNXP_MAJOR;
  743. s->uart.minor = SCCNXP_MINOR;
  744. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  745. s->uart.cons = &s->console;
  746. s->uart.cons->device = uart_console_device;
  747. s->uart.cons->write = sccnxp_console_write;
  748. s->uart.cons->setup = sccnxp_console_setup;
  749. s->uart.cons->flags = CON_PRINTBUFFER;
  750. s->uart.cons->index = -1;
  751. s->uart.cons->data = s;
  752. strcpy(s->uart.cons->name, "ttySC");
  753. #endif
  754. ret = uart_register_driver(&s->uart);
  755. if (ret) {
  756. dev_err(&pdev->dev, "Registering UART driver failed\n");
  757. goto err_out;
  758. }
  759. for (i = 0; i < s->uart.nr; i++) {
  760. s->port[i].line = i;
  761. s->port[i].dev = &pdev->dev;
  762. s->port[i].irq = s->irq;
  763. s->port[i].type = PORT_SC26XX;
  764. s->port[i].fifosize = fifosize;
  765. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  766. s->port[i].iotype = UPIO_MEM;
  767. s->port[i].mapbase = res->start;
  768. s->port[i].membase = membase;
  769. s->port[i].regshift = s->pdata.reg_shift;
  770. s->port[i].uartclk = s->pdata.frequency;
  771. s->port[i].ops = &sccnxp_ops;
  772. uart_add_one_port(&s->uart, &s->port[i]);
  773. /* Set direction to input */
  774. if (s->flags & SCCNXP_HAVE_IO)
  775. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  776. }
  777. /* Disable interrupts */
  778. s->imr = 0;
  779. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  780. /* Board specific configure */
  781. if (s->pdata.init)
  782. s->pdata.init();
  783. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL, sccnxp_ist,
  784. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  785. dev_name(&pdev->dev), s);
  786. if (!ret)
  787. return 0;
  788. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  789. err_out:
  790. platform_set_drvdata(pdev, NULL);
  791. return ret;
  792. }
  793. static int __devexit sccnxp_remove(struct platform_device *pdev)
  794. {
  795. int i;
  796. struct sccnxp_port *s = platform_get_drvdata(pdev);
  797. devm_free_irq(&pdev->dev, s->irq, s);
  798. for (i = 0; i < s->uart.nr; i++)
  799. uart_remove_one_port(&s->uart, &s->port[i]);
  800. uart_unregister_driver(&s->uart);
  801. platform_set_drvdata(pdev, NULL);
  802. if (s->pdata.exit)
  803. s->pdata.exit();
  804. return 0;
  805. }
  806. static const struct platform_device_id sccnxp_id_table[] = {
  807. { "sc2681", SCCNXP_TYPE_SC2681 },
  808. { "sc2691", SCCNXP_TYPE_SC2691 },
  809. { "sc2692", SCCNXP_TYPE_SC2692 },
  810. { "sc2891", SCCNXP_TYPE_SC2891 },
  811. { "sc2892", SCCNXP_TYPE_SC2892 },
  812. { "sc28202", SCCNXP_TYPE_SC28202 },
  813. { "sc68681", SCCNXP_TYPE_SC68681 },
  814. { "sc68692", SCCNXP_TYPE_SC68692 },
  815. { },
  816. };
  817. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  818. static struct platform_driver sccnxp_uart_driver = {
  819. .driver = {
  820. .name = SCCNXP_NAME,
  821. .owner = THIS_MODULE,
  822. },
  823. .probe = sccnxp_probe,
  824. .remove = __devexit_p(sccnxp_remove),
  825. .id_table = sccnxp_id_table,
  826. };
  827. module_platform_driver(sccnxp_uart_driver);
  828. MODULE_LICENSE("GPL v2");
  829. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  830. MODULE_DESCRIPTION("SCCNXP serial driver");