r8169.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141
  1. /*
  2. * r8169.c: RealTek 8169/8168/8101 ethernet driver.
  3. *
  4. * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
  5. * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
  6. * Copyright (c) a lot of people too. Please respect their work.
  7. *
  8. * See MAINTAINERS file for support contact information.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/delay.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/mii.h>
  18. #include <linux/if_vlan.h>
  19. #include <linux/crc32.h>
  20. #include <linux/in.h>
  21. #include <linux/ip.h>
  22. #include <linux/tcp.h>
  23. #include <linux/init.h>
  24. #include <linux/dma-mapping.h>
  25. #include <asm/system.h>
  26. #include <asm/io.h>
  27. #include <asm/irq.h>
  28. #define RTL8169_VERSION "2.3LK-NAPI"
  29. #define MODULENAME "r8169"
  30. #define PFX MODULENAME ": "
  31. #ifdef RTL8169_DEBUG
  32. #define assert(expr) \
  33. if (!(expr)) { \
  34. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  35. #expr,__FILE__,__FUNCTION__,__LINE__); \
  36. }
  37. #define dprintk(fmt, args...) \
  38. do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
  39. #else
  40. #define assert(expr) do {} while (0)
  41. #define dprintk(fmt, args...) do {} while (0)
  42. #endif /* RTL8169_DEBUG */
  43. #define R8169_MSG_DEFAULT \
  44. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  45. #define TX_BUFFS_AVAIL(tp) \
  46. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  47. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  48. static const int max_interrupt_work = 20;
  49. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  50. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  51. static const int multicast_filter_limit = 32;
  52. /* MAC address length */
  53. #define MAC_ADDR_LEN 6
  54. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  55. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  56. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  57. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  58. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  59. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  60. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  61. #define R8169_REGS_SIZE 256
  62. #define R8169_NAPI_WEIGHT 64
  63. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  64. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  65. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  66. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  67. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  68. #define RTL8169_TX_TIMEOUT (6*HZ)
  69. #define RTL8169_PHY_TIMEOUT (10*HZ)
  70. /* write/read MMIO register */
  71. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  72. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  73. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  74. #define RTL_R8(reg) readb (ioaddr + (reg))
  75. #define RTL_R16(reg) readw (ioaddr + (reg))
  76. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  77. enum mac_version {
  78. RTL_GIGA_MAC_VER_01 = 0x01, // 8169
  79. RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
  80. RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
  81. RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
  82. RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
  83. RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
  84. RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
  85. RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
  86. RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
  87. RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
  88. RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
  89. RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
  90. RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
  91. RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
  92. RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
  93. RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
  94. };
  95. #define _R(NAME,MAC,MASK) \
  96. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  97. static const struct {
  98. const char *name;
  99. u8 mac_version;
  100. u32 RxConfigMask; /* Clears the bits supported by this chip */
  101. } rtl_chip_info[] = {
  102. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
  103. _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
  104. _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
  105. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
  106. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
  107. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
  108. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  109. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  110. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  111. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  112. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
  113. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
  114. _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
  115. _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
  116. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
  117. _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
  118. };
  119. #undef _R
  120. enum cfg_version {
  121. RTL_CFG_0 = 0x00,
  122. RTL_CFG_1,
  123. RTL_CFG_2
  124. };
  125. static void rtl_hw_start_8169(struct net_device *);
  126. static void rtl_hw_start_8168(struct net_device *);
  127. static void rtl_hw_start_8101(struct net_device *);
  128. static struct pci_device_id rtl8169_pci_tbl[] = {
  129. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  130. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  131. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  132. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
  133. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  134. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  135. { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
  136. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  137. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  138. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  139. { 0x0001, 0x8168,
  140. PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
  141. {0,},
  142. };
  143. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  144. static int rx_copybreak = 200;
  145. static int use_dac;
  146. static struct {
  147. u32 msg_enable;
  148. } debug = { -1 };
  149. enum rtl_registers {
  150. MAC0 = 0, /* Ethernet hardware address. */
  151. MAC4 = 4,
  152. MAR0 = 8, /* Multicast filter. */
  153. CounterAddrLow = 0x10,
  154. CounterAddrHigh = 0x14,
  155. TxDescStartAddrLow = 0x20,
  156. TxDescStartAddrHigh = 0x24,
  157. TxHDescStartAddrLow = 0x28,
  158. TxHDescStartAddrHigh = 0x2c,
  159. FLASH = 0x30,
  160. ERSR = 0x36,
  161. ChipCmd = 0x37,
  162. TxPoll = 0x38,
  163. IntrMask = 0x3c,
  164. IntrStatus = 0x3e,
  165. TxConfig = 0x40,
  166. RxConfig = 0x44,
  167. RxMissed = 0x4c,
  168. Cfg9346 = 0x50,
  169. Config0 = 0x51,
  170. Config1 = 0x52,
  171. Config2 = 0x53,
  172. Config3 = 0x54,
  173. Config4 = 0x55,
  174. Config5 = 0x56,
  175. MultiIntr = 0x5c,
  176. PHYAR = 0x60,
  177. TBICSR = 0x64,
  178. TBI_ANAR = 0x68,
  179. TBI_LPAR = 0x6a,
  180. PHYstatus = 0x6c,
  181. RxMaxSize = 0xda,
  182. CPlusCmd = 0xe0,
  183. IntrMitigate = 0xe2,
  184. RxDescAddrLow = 0xe4,
  185. RxDescAddrHigh = 0xe8,
  186. EarlyTxThres = 0xec,
  187. FuncEvent = 0xf0,
  188. FuncEventMask = 0xf4,
  189. FuncPresetState = 0xf8,
  190. FuncForceEvent = 0xfc,
  191. };
  192. enum rtl_register_content {
  193. /* InterruptStatusBits */
  194. SYSErr = 0x8000,
  195. PCSTimeout = 0x4000,
  196. SWInt = 0x0100,
  197. TxDescUnavail = 0x0080,
  198. RxFIFOOver = 0x0040,
  199. LinkChg = 0x0020,
  200. RxOverflow = 0x0010,
  201. TxErr = 0x0008,
  202. TxOK = 0x0004,
  203. RxErr = 0x0002,
  204. RxOK = 0x0001,
  205. /* RxStatusDesc */
  206. RxFOVF = (1 << 23),
  207. RxRWT = (1 << 22),
  208. RxRES = (1 << 21),
  209. RxRUNT = (1 << 20),
  210. RxCRC = (1 << 19),
  211. /* ChipCmdBits */
  212. CmdReset = 0x10,
  213. CmdRxEnb = 0x08,
  214. CmdTxEnb = 0x04,
  215. RxBufEmpty = 0x01,
  216. /* TXPoll register p.5 */
  217. HPQ = 0x80, /* Poll cmd on the high prio queue */
  218. NPQ = 0x40, /* Poll cmd on the low prio queue */
  219. FSWInt = 0x01, /* Forced software interrupt */
  220. /* Cfg9346Bits */
  221. Cfg9346_Lock = 0x00,
  222. Cfg9346_Unlock = 0xc0,
  223. /* rx_mode_bits */
  224. AcceptErr = 0x20,
  225. AcceptRunt = 0x10,
  226. AcceptBroadcast = 0x08,
  227. AcceptMulticast = 0x04,
  228. AcceptMyPhys = 0x02,
  229. AcceptAllPhys = 0x01,
  230. /* RxConfigBits */
  231. RxCfgFIFOShift = 13,
  232. RxCfgDMAShift = 8,
  233. /* TxConfigBits */
  234. TxInterFrameGapShift = 24,
  235. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  236. /* Config1 register p.24 */
  237. MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
  238. PMEnable = (1 << 0), /* Power Management Enable */
  239. /* Config2 register p. 25 */
  240. PCI_Clock_66MHz = 0x01,
  241. PCI_Clock_33MHz = 0x00,
  242. /* Config3 register p.25 */
  243. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  244. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  245. /* Config5 register p.27 */
  246. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  247. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  248. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  249. LanWake = (1 << 1), /* LanWake enable/disable */
  250. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  251. /* TBICSR p.28 */
  252. TBIReset = 0x80000000,
  253. TBILoopback = 0x40000000,
  254. TBINwEnable = 0x20000000,
  255. TBINwRestart = 0x10000000,
  256. TBILinkOk = 0x02000000,
  257. TBINwComplete = 0x01000000,
  258. /* CPlusCmd p.31 */
  259. PktCntrDisable = (1 << 7), // 8168
  260. RxVlan = (1 << 6),
  261. RxChkSum = (1 << 5),
  262. PCIDAC = (1 << 4),
  263. PCIMulRW = (1 << 3),
  264. INTT_0 = 0x0000, // 8168
  265. INTT_1 = 0x0001, // 8168
  266. INTT_2 = 0x0002, // 8168
  267. INTT_3 = 0x0003, // 8168
  268. /* rtl8169_PHYstatus */
  269. TBI_Enable = 0x80,
  270. TxFlowCtrl = 0x40,
  271. RxFlowCtrl = 0x20,
  272. _1000bpsF = 0x10,
  273. _100bps = 0x08,
  274. _10bps = 0x04,
  275. LinkStatus = 0x02,
  276. FullDup = 0x01,
  277. /* _TBICSRBit */
  278. TBILinkOK = 0x02000000,
  279. /* DumpCounterCommand */
  280. CounterDump = 0x8,
  281. };
  282. enum desc_status_bit {
  283. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  284. RingEnd = (1 << 30), /* End of descriptor ring */
  285. FirstFrag = (1 << 29), /* First segment of a packet */
  286. LastFrag = (1 << 28), /* Final segment of a packet */
  287. /* Tx private */
  288. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  289. MSSShift = 16, /* MSS value position */
  290. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  291. IPCS = (1 << 18), /* Calculate IP checksum */
  292. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  293. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  294. TxVlanTag = (1 << 17), /* Add VLAN tag */
  295. /* Rx private */
  296. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  297. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  298. #define RxProtoUDP (PID1)
  299. #define RxProtoTCP (PID0)
  300. #define RxProtoIP (PID1 | PID0)
  301. #define RxProtoMask RxProtoIP
  302. IPFail = (1 << 16), /* IP checksum failed */
  303. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  304. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  305. RxVlanTag = (1 << 16), /* VLAN tag available */
  306. };
  307. #define RsvdMask 0x3fffc000
  308. struct TxDesc {
  309. __le32 opts1;
  310. __le32 opts2;
  311. __le64 addr;
  312. };
  313. struct RxDesc {
  314. __le32 opts1;
  315. __le32 opts2;
  316. __le64 addr;
  317. };
  318. struct ring_info {
  319. struct sk_buff *skb;
  320. u32 len;
  321. u8 __pad[sizeof(void *) - sizeof(u32)];
  322. };
  323. enum features {
  324. RTL_FEATURE_WOL = (1 << 0),
  325. RTL_FEATURE_MSI = (1 << 1),
  326. RTL_FEATURE_GMII = (1 << 2),
  327. };
  328. struct rtl8169_private {
  329. void __iomem *mmio_addr; /* memory map physical address */
  330. struct pci_dev *pci_dev; /* Index of PCI device */
  331. struct net_device *dev;
  332. struct napi_struct napi;
  333. spinlock_t lock; /* spin lock flag */
  334. u32 msg_enable;
  335. int chipset;
  336. int mac_version;
  337. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  338. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  339. u32 dirty_rx;
  340. u32 dirty_tx;
  341. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  342. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  343. dma_addr_t TxPhyAddr;
  344. dma_addr_t RxPhyAddr;
  345. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  346. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  347. unsigned align;
  348. unsigned rx_buf_sz;
  349. struct timer_list timer;
  350. u16 cp_cmd;
  351. u16 intr_event;
  352. u16 napi_event;
  353. u16 intr_mask;
  354. int phy_auto_nego_reg;
  355. int phy_1000_ctrl_reg;
  356. #ifdef CONFIG_R8169_VLAN
  357. struct vlan_group *vlgrp;
  358. #endif
  359. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  360. int (*get_settings)(struct net_device *, struct ethtool_cmd *);
  361. void (*phy_reset_enable)(void __iomem *);
  362. void (*hw_start)(struct net_device *);
  363. unsigned int (*phy_reset_pending)(void __iomem *);
  364. unsigned int (*link_ok)(void __iomem *);
  365. struct delayed_work task;
  366. unsigned features;
  367. struct mii_if_info mii;
  368. };
  369. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  370. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  371. module_param(rx_copybreak, int, 0);
  372. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  373. module_param(use_dac, int, 0);
  374. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  375. module_param_named(debug, debug.msg_enable, int, 0);
  376. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  377. MODULE_LICENSE("GPL");
  378. MODULE_VERSION(RTL8169_VERSION);
  379. static int rtl8169_open(struct net_device *dev);
  380. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  381. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  382. static int rtl8169_init_ring(struct net_device *dev);
  383. static void rtl_hw_start(struct net_device *dev);
  384. static int rtl8169_close(struct net_device *dev);
  385. static void rtl_set_rx_mode(struct net_device *dev);
  386. static void rtl8169_tx_timeout(struct net_device *dev);
  387. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  388. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  389. void __iomem *, u32 budget);
  390. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  391. static void rtl8169_down(struct net_device *dev);
  392. static void rtl8169_rx_clear(struct rtl8169_private *tp);
  393. static int rtl8169_poll(struct napi_struct *napi, int budget);
  394. static const unsigned int rtl8169_rx_config =
  395. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  396. static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
  397. {
  398. int i;
  399. RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
  400. for (i = 20; i > 0; i--) {
  401. /*
  402. * Check if the RTL8169 has completed writing to the specified
  403. * MII register.
  404. */
  405. if (!(RTL_R32(PHYAR) & 0x80000000))
  406. break;
  407. udelay(25);
  408. }
  409. }
  410. static int mdio_read(void __iomem *ioaddr, int reg_addr)
  411. {
  412. int i, value = -1;
  413. RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
  414. for (i = 20; i > 0; i--) {
  415. /*
  416. * Check if the RTL8169 has completed retrieving data from
  417. * the specified MII register.
  418. */
  419. if (RTL_R32(PHYAR) & 0x80000000) {
  420. value = RTL_R32(PHYAR) & 0xffff;
  421. break;
  422. }
  423. udelay(25);
  424. }
  425. return value;
  426. }
  427. static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
  428. int val)
  429. {
  430. struct rtl8169_private *tp = netdev_priv(dev);
  431. void __iomem *ioaddr = tp->mmio_addr;
  432. mdio_write(ioaddr, location, val);
  433. }
  434. static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
  435. {
  436. struct rtl8169_private *tp = netdev_priv(dev);
  437. void __iomem *ioaddr = tp->mmio_addr;
  438. return mdio_read(ioaddr, location);
  439. }
  440. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  441. {
  442. RTL_W16(IntrMask, 0x0000);
  443. RTL_W16(IntrStatus, 0xffff);
  444. }
  445. static void rtl8169_asic_down(void __iomem *ioaddr)
  446. {
  447. RTL_W8(ChipCmd, 0x00);
  448. rtl8169_irq_mask_and_ack(ioaddr);
  449. RTL_R16(CPlusCmd);
  450. }
  451. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  452. {
  453. return RTL_R32(TBICSR) & TBIReset;
  454. }
  455. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  456. {
  457. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  458. }
  459. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  460. {
  461. return RTL_R32(TBICSR) & TBILinkOk;
  462. }
  463. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  464. {
  465. return RTL_R8(PHYstatus) & LinkStatus;
  466. }
  467. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  468. {
  469. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  470. }
  471. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  472. {
  473. unsigned int val;
  474. val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
  475. mdio_write(ioaddr, MII_BMCR, val & 0xffff);
  476. }
  477. static void rtl8169_check_link_status(struct net_device *dev,
  478. struct rtl8169_private *tp,
  479. void __iomem *ioaddr)
  480. {
  481. unsigned long flags;
  482. spin_lock_irqsave(&tp->lock, flags);
  483. if (tp->link_ok(ioaddr)) {
  484. netif_carrier_on(dev);
  485. if (netif_msg_ifup(tp))
  486. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  487. } else {
  488. if (netif_msg_ifdown(tp))
  489. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  490. netif_carrier_off(dev);
  491. }
  492. spin_unlock_irqrestore(&tp->lock, flags);
  493. }
  494. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  495. {
  496. struct rtl8169_private *tp = netdev_priv(dev);
  497. void __iomem *ioaddr = tp->mmio_addr;
  498. u8 options;
  499. wol->wolopts = 0;
  500. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  501. wol->supported = WAKE_ANY;
  502. spin_lock_irq(&tp->lock);
  503. options = RTL_R8(Config1);
  504. if (!(options & PMEnable))
  505. goto out_unlock;
  506. options = RTL_R8(Config3);
  507. if (options & LinkUp)
  508. wol->wolopts |= WAKE_PHY;
  509. if (options & MagicPacket)
  510. wol->wolopts |= WAKE_MAGIC;
  511. options = RTL_R8(Config5);
  512. if (options & UWF)
  513. wol->wolopts |= WAKE_UCAST;
  514. if (options & BWF)
  515. wol->wolopts |= WAKE_BCAST;
  516. if (options & MWF)
  517. wol->wolopts |= WAKE_MCAST;
  518. out_unlock:
  519. spin_unlock_irq(&tp->lock);
  520. }
  521. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  522. {
  523. struct rtl8169_private *tp = netdev_priv(dev);
  524. void __iomem *ioaddr = tp->mmio_addr;
  525. unsigned int i;
  526. static struct {
  527. u32 opt;
  528. u16 reg;
  529. u8 mask;
  530. } cfg[] = {
  531. { WAKE_ANY, Config1, PMEnable },
  532. { WAKE_PHY, Config3, LinkUp },
  533. { WAKE_MAGIC, Config3, MagicPacket },
  534. { WAKE_UCAST, Config5, UWF },
  535. { WAKE_BCAST, Config5, BWF },
  536. { WAKE_MCAST, Config5, MWF },
  537. { WAKE_ANY, Config5, LanWake }
  538. };
  539. spin_lock_irq(&tp->lock);
  540. RTL_W8(Cfg9346, Cfg9346_Unlock);
  541. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  542. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  543. if (wol->wolopts & cfg[i].opt)
  544. options |= cfg[i].mask;
  545. RTL_W8(cfg[i].reg, options);
  546. }
  547. RTL_W8(Cfg9346, Cfg9346_Lock);
  548. if (wol->wolopts)
  549. tp->features |= RTL_FEATURE_WOL;
  550. else
  551. tp->features &= ~RTL_FEATURE_WOL;
  552. spin_unlock_irq(&tp->lock);
  553. return 0;
  554. }
  555. static void rtl8169_get_drvinfo(struct net_device *dev,
  556. struct ethtool_drvinfo *info)
  557. {
  558. struct rtl8169_private *tp = netdev_priv(dev);
  559. strcpy(info->driver, MODULENAME);
  560. strcpy(info->version, RTL8169_VERSION);
  561. strcpy(info->bus_info, pci_name(tp->pci_dev));
  562. }
  563. static int rtl8169_get_regs_len(struct net_device *dev)
  564. {
  565. return R8169_REGS_SIZE;
  566. }
  567. static int rtl8169_set_speed_tbi(struct net_device *dev,
  568. u8 autoneg, u16 speed, u8 duplex)
  569. {
  570. struct rtl8169_private *tp = netdev_priv(dev);
  571. void __iomem *ioaddr = tp->mmio_addr;
  572. int ret = 0;
  573. u32 reg;
  574. reg = RTL_R32(TBICSR);
  575. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  576. (duplex == DUPLEX_FULL)) {
  577. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  578. } else if (autoneg == AUTONEG_ENABLE)
  579. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  580. else {
  581. if (netif_msg_link(tp)) {
  582. printk(KERN_WARNING "%s: "
  583. "incorrect speed setting refused in TBI mode\n",
  584. dev->name);
  585. }
  586. ret = -EOPNOTSUPP;
  587. }
  588. return ret;
  589. }
  590. static int rtl8169_set_speed_xmii(struct net_device *dev,
  591. u8 autoneg, u16 speed, u8 duplex)
  592. {
  593. struct rtl8169_private *tp = netdev_priv(dev);
  594. void __iomem *ioaddr = tp->mmio_addr;
  595. int auto_nego, giga_ctrl;
  596. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  597. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  598. ADVERTISE_100HALF | ADVERTISE_100FULL);
  599. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  600. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  601. if (autoneg == AUTONEG_ENABLE) {
  602. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  603. ADVERTISE_100HALF | ADVERTISE_100FULL);
  604. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  605. } else {
  606. if (speed == SPEED_10)
  607. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  608. else if (speed == SPEED_100)
  609. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  610. else if (speed == SPEED_1000)
  611. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  612. if (duplex == DUPLEX_HALF)
  613. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  614. if (duplex == DUPLEX_FULL)
  615. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  616. /* This tweak comes straight from Realtek's driver. */
  617. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  618. ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  619. (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
  620. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  621. }
  622. }
  623. /* The 8100e/8101e do Fast Ethernet only. */
  624. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  625. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  626. (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
  627. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  628. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  629. netif_msg_link(tp)) {
  630. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  631. dev->name);
  632. }
  633. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  634. }
  635. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  636. if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  637. (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
  638. /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
  639. mdio_write(ioaddr, 0x1f, 0x0000);
  640. mdio_write(ioaddr, 0x0e, 0x0000);
  641. }
  642. tp->phy_auto_nego_reg = auto_nego;
  643. tp->phy_1000_ctrl_reg = giga_ctrl;
  644. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  645. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  646. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  647. return 0;
  648. }
  649. static int rtl8169_set_speed(struct net_device *dev,
  650. u8 autoneg, u16 speed, u8 duplex)
  651. {
  652. struct rtl8169_private *tp = netdev_priv(dev);
  653. int ret;
  654. ret = tp->set_speed(dev, autoneg, speed, duplex);
  655. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  656. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  657. return ret;
  658. }
  659. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  660. {
  661. struct rtl8169_private *tp = netdev_priv(dev);
  662. unsigned long flags;
  663. int ret;
  664. spin_lock_irqsave(&tp->lock, flags);
  665. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  666. spin_unlock_irqrestore(&tp->lock, flags);
  667. return ret;
  668. }
  669. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  670. {
  671. struct rtl8169_private *tp = netdev_priv(dev);
  672. return tp->cp_cmd & RxChkSum;
  673. }
  674. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  675. {
  676. struct rtl8169_private *tp = netdev_priv(dev);
  677. void __iomem *ioaddr = tp->mmio_addr;
  678. unsigned long flags;
  679. spin_lock_irqsave(&tp->lock, flags);
  680. if (data)
  681. tp->cp_cmd |= RxChkSum;
  682. else
  683. tp->cp_cmd &= ~RxChkSum;
  684. RTL_W16(CPlusCmd, tp->cp_cmd);
  685. RTL_R16(CPlusCmd);
  686. spin_unlock_irqrestore(&tp->lock, flags);
  687. return 0;
  688. }
  689. #ifdef CONFIG_R8169_VLAN
  690. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  691. struct sk_buff *skb)
  692. {
  693. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  694. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  695. }
  696. static void rtl8169_vlan_rx_register(struct net_device *dev,
  697. struct vlan_group *grp)
  698. {
  699. struct rtl8169_private *tp = netdev_priv(dev);
  700. void __iomem *ioaddr = tp->mmio_addr;
  701. unsigned long flags;
  702. spin_lock_irqsave(&tp->lock, flags);
  703. tp->vlgrp = grp;
  704. if (tp->vlgrp)
  705. tp->cp_cmd |= RxVlan;
  706. else
  707. tp->cp_cmd &= ~RxVlan;
  708. RTL_W16(CPlusCmd, tp->cp_cmd);
  709. RTL_R16(CPlusCmd);
  710. spin_unlock_irqrestore(&tp->lock, flags);
  711. }
  712. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  713. struct sk_buff *skb)
  714. {
  715. u32 opts2 = le32_to_cpu(desc->opts2);
  716. struct vlan_group *vlgrp = tp->vlgrp;
  717. int ret;
  718. if (vlgrp && (opts2 & RxVlanTag)) {
  719. vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
  720. ret = 0;
  721. } else
  722. ret = -1;
  723. desc->opts2 = 0;
  724. return ret;
  725. }
  726. #else /* !CONFIG_R8169_VLAN */
  727. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  728. struct sk_buff *skb)
  729. {
  730. return 0;
  731. }
  732. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  733. struct sk_buff *skb)
  734. {
  735. return -1;
  736. }
  737. #endif
  738. static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  739. {
  740. struct rtl8169_private *tp = netdev_priv(dev);
  741. void __iomem *ioaddr = tp->mmio_addr;
  742. u32 status;
  743. cmd->supported =
  744. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  745. cmd->port = PORT_FIBRE;
  746. cmd->transceiver = XCVR_INTERNAL;
  747. status = RTL_R32(TBICSR);
  748. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  749. cmd->autoneg = !!(status & TBINwEnable);
  750. cmd->speed = SPEED_1000;
  751. cmd->duplex = DUPLEX_FULL; /* Always set */
  752. return 0;
  753. }
  754. static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  755. {
  756. struct rtl8169_private *tp = netdev_priv(dev);
  757. return mii_ethtool_gset(&tp->mii, cmd);
  758. }
  759. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  760. {
  761. struct rtl8169_private *tp = netdev_priv(dev);
  762. unsigned long flags;
  763. int rc;
  764. spin_lock_irqsave(&tp->lock, flags);
  765. rc = tp->get_settings(dev, cmd);
  766. spin_unlock_irqrestore(&tp->lock, flags);
  767. return rc;
  768. }
  769. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  770. void *p)
  771. {
  772. struct rtl8169_private *tp = netdev_priv(dev);
  773. unsigned long flags;
  774. if (regs->len > R8169_REGS_SIZE)
  775. regs->len = R8169_REGS_SIZE;
  776. spin_lock_irqsave(&tp->lock, flags);
  777. memcpy_fromio(p, tp->mmio_addr, regs->len);
  778. spin_unlock_irqrestore(&tp->lock, flags);
  779. }
  780. static u32 rtl8169_get_msglevel(struct net_device *dev)
  781. {
  782. struct rtl8169_private *tp = netdev_priv(dev);
  783. return tp->msg_enable;
  784. }
  785. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  786. {
  787. struct rtl8169_private *tp = netdev_priv(dev);
  788. tp->msg_enable = value;
  789. }
  790. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  791. "tx_packets",
  792. "rx_packets",
  793. "tx_errors",
  794. "rx_errors",
  795. "rx_missed",
  796. "align_errors",
  797. "tx_single_collisions",
  798. "tx_multi_collisions",
  799. "unicast",
  800. "broadcast",
  801. "multicast",
  802. "tx_aborted",
  803. "tx_underrun",
  804. };
  805. struct rtl8169_counters {
  806. __le64 tx_packets;
  807. __le64 rx_packets;
  808. __le64 tx_errors;
  809. __le32 rx_errors;
  810. __le16 rx_missed;
  811. __le16 align_errors;
  812. __le32 tx_one_collision;
  813. __le32 tx_multi_collision;
  814. __le64 rx_unicast;
  815. __le64 rx_broadcast;
  816. __le32 rx_multicast;
  817. __le16 tx_aborted;
  818. __le16 tx_underun;
  819. };
  820. static int rtl8169_get_sset_count(struct net_device *dev, int sset)
  821. {
  822. switch (sset) {
  823. case ETH_SS_STATS:
  824. return ARRAY_SIZE(rtl8169_gstrings);
  825. default:
  826. return -EOPNOTSUPP;
  827. }
  828. }
  829. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  830. struct ethtool_stats *stats, u64 *data)
  831. {
  832. struct rtl8169_private *tp = netdev_priv(dev);
  833. void __iomem *ioaddr = tp->mmio_addr;
  834. struct rtl8169_counters *counters;
  835. dma_addr_t paddr;
  836. u32 cmd;
  837. ASSERT_RTNL();
  838. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  839. if (!counters)
  840. return;
  841. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  842. cmd = (u64)paddr & DMA_32BIT_MASK;
  843. RTL_W32(CounterAddrLow, cmd);
  844. RTL_W32(CounterAddrLow, cmd | CounterDump);
  845. while (RTL_R32(CounterAddrLow) & CounterDump) {
  846. if (msleep_interruptible(1))
  847. break;
  848. }
  849. RTL_W32(CounterAddrLow, 0);
  850. RTL_W32(CounterAddrHigh, 0);
  851. data[0] = le64_to_cpu(counters->tx_packets);
  852. data[1] = le64_to_cpu(counters->rx_packets);
  853. data[2] = le64_to_cpu(counters->tx_errors);
  854. data[3] = le32_to_cpu(counters->rx_errors);
  855. data[4] = le16_to_cpu(counters->rx_missed);
  856. data[5] = le16_to_cpu(counters->align_errors);
  857. data[6] = le32_to_cpu(counters->tx_one_collision);
  858. data[7] = le32_to_cpu(counters->tx_multi_collision);
  859. data[8] = le64_to_cpu(counters->rx_unicast);
  860. data[9] = le64_to_cpu(counters->rx_broadcast);
  861. data[10] = le32_to_cpu(counters->rx_multicast);
  862. data[11] = le16_to_cpu(counters->tx_aborted);
  863. data[12] = le16_to_cpu(counters->tx_underun);
  864. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  865. }
  866. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  867. {
  868. switch(stringset) {
  869. case ETH_SS_STATS:
  870. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  871. break;
  872. }
  873. }
  874. static const struct ethtool_ops rtl8169_ethtool_ops = {
  875. .get_drvinfo = rtl8169_get_drvinfo,
  876. .get_regs_len = rtl8169_get_regs_len,
  877. .get_link = ethtool_op_get_link,
  878. .get_settings = rtl8169_get_settings,
  879. .set_settings = rtl8169_set_settings,
  880. .get_msglevel = rtl8169_get_msglevel,
  881. .set_msglevel = rtl8169_set_msglevel,
  882. .get_rx_csum = rtl8169_get_rx_csum,
  883. .set_rx_csum = rtl8169_set_rx_csum,
  884. .set_tx_csum = ethtool_op_set_tx_csum,
  885. .set_sg = ethtool_op_set_sg,
  886. .set_tso = ethtool_op_set_tso,
  887. .get_regs = rtl8169_get_regs,
  888. .get_wol = rtl8169_get_wol,
  889. .set_wol = rtl8169_set_wol,
  890. .get_strings = rtl8169_get_strings,
  891. .get_sset_count = rtl8169_get_sset_count,
  892. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  893. };
  894. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
  895. int bitnum, int bitval)
  896. {
  897. int val;
  898. val = mdio_read(ioaddr, reg);
  899. val = (bitval == 1) ?
  900. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  901. mdio_write(ioaddr, reg, val & 0xffff);
  902. }
  903. static void rtl8169_get_mac_version(struct rtl8169_private *tp,
  904. void __iomem *ioaddr)
  905. {
  906. /*
  907. * The driver currently handles the 8168Bf and the 8168Be identically
  908. * but they can be identified more specifically through the test below
  909. * if needed:
  910. *
  911. * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
  912. *
  913. * Same thing for the 8101Eb and the 8101Ec:
  914. *
  915. * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
  916. */
  917. const struct {
  918. u32 mask;
  919. u32 val;
  920. int mac_version;
  921. } mac_info[] = {
  922. /* 8168B family. */
  923. { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
  924. { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
  925. { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
  926. { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
  927. /* 8168B family. */
  928. { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
  929. { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
  930. { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
  931. { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
  932. /* 8101 family. */
  933. { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
  934. { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
  935. { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
  936. /* FIXME: where did these entries come from ? -- FR */
  937. { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
  938. { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
  939. /* 8110 family. */
  940. { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
  941. { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
  942. { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
  943. { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
  944. { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
  945. { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
  946. { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  947. }, *p = mac_info;
  948. u32 reg;
  949. reg = RTL_R32(TxConfig);
  950. while ((reg & p->mask) != p->val)
  951. p++;
  952. tp->mac_version = p->mac_version;
  953. if (p->mask == 0x00000000) {
  954. struct pci_dev *pdev = tp->pci_dev;
  955. dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
  956. }
  957. }
  958. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  959. {
  960. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  961. }
  962. struct phy_reg {
  963. u16 reg;
  964. u16 val;
  965. };
  966. static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
  967. {
  968. while (len-- > 0) {
  969. mdio_write(ioaddr, regs->reg, regs->val);
  970. regs++;
  971. }
  972. }
  973. static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
  974. {
  975. struct {
  976. u16 regs[5]; /* Beware of bit-sign propagation */
  977. } phy_magic[5] = { {
  978. { 0x0000, //w 4 15 12 0
  979. 0x00a1, //w 3 15 0 00a1
  980. 0x0008, //w 2 15 0 0008
  981. 0x1020, //w 1 15 0 1020
  982. 0x1000 } },{ //w 0 15 0 1000
  983. { 0x7000, //w 4 15 12 7
  984. 0xff41, //w 3 15 0 ff41
  985. 0xde60, //w 2 15 0 de60
  986. 0x0140, //w 1 15 0 0140
  987. 0x0077 } },{ //w 0 15 0 0077
  988. { 0xa000, //w 4 15 12 a
  989. 0xdf01, //w 3 15 0 df01
  990. 0xdf20, //w 2 15 0 df20
  991. 0xff95, //w 1 15 0 ff95
  992. 0xfa00 } },{ //w 0 15 0 fa00
  993. { 0xb000, //w 4 15 12 b
  994. 0xff41, //w 3 15 0 ff41
  995. 0xde20, //w 2 15 0 de20
  996. 0x0140, //w 1 15 0 0140
  997. 0x00bb } },{ //w 0 15 0 00bb
  998. { 0xf000, //w 4 15 12 f
  999. 0xdf01, //w 3 15 0 df01
  1000. 0xdf20, //w 2 15 0 df20
  1001. 0xff95, //w 1 15 0 ff95
  1002. 0xbf00 } //w 0 15 0 bf00
  1003. }
  1004. }, *p = phy_magic;
  1005. unsigned int i;
  1006. mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
  1007. mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
  1008. mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
  1009. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1010. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1011. int val, pos = 4;
  1012. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1013. mdio_write(ioaddr, pos, val);
  1014. while (--pos >= 0)
  1015. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1016. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1017. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1018. }
  1019. mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
  1020. }
  1021. static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
  1022. {
  1023. struct phy_reg phy_reg_init[] = {
  1024. { 0x1f, 0x0002 },
  1025. { 0x01, 0x90d0 },
  1026. { 0x1f, 0x0000 }
  1027. };
  1028. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1029. }
  1030. static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
  1031. {
  1032. struct phy_reg phy_reg_init[] = {
  1033. { 0x1f, 0x0000 },
  1034. { 0x1d, 0x0f00 },
  1035. { 0x1f, 0x0002 },
  1036. { 0x0c, 0x1ec8 },
  1037. { 0x1f, 0x0000 }
  1038. };
  1039. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1040. }
  1041. static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
  1042. {
  1043. struct phy_reg phy_reg_init[] = {
  1044. { 0x1f, 0x0001 },
  1045. { 0x12, 0x2300 },
  1046. { 0x1f, 0x0002 },
  1047. { 0x00, 0x88d4 },
  1048. { 0x01, 0x82b1 },
  1049. { 0x03, 0x7002 },
  1050. { 0x08, 0x9e30 },
  1051. { 0x09, 0x01f0 },
  1052. { 0x0a, 0x5500 },
  1053. { 0x0c, 0x00c8 },
  1054. { 0x1f, 0x0003 },
  1055. { 0x12, 0xc096 },
  1056. { 0x16, 0x000a },
  1057. { 0x1f, 0x0000 }
  1058. };
  1059. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1060. }
  1061. static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
  1062. {
  1063. struct phy_reg phy_reg_init[] = {
  1064. { 0x1f, 0x0000 },
  1065. { 0x12, 0x2300 },
  1066. { 0x1f, 0x0003 },
  1067. { 0x16, 0x0f0a },
  1068. { 0x1f, 0x0000 },
  1069. { 0x1f, 0x0002 },
  1070. { 0x0c, 0x7eb8 },
  1071. { 0x1f, 0x0000 }
  1072. };
  1073. rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
  1074. }
  1075. static void rtl_hw_phy_config(struct net_device *dev)
  1076. {
  1077. struct rtl8169_private *tp = netdev_priv(dev);
  1078. void __iomem *ioaddr = tp->mmio_addr;
  1079. rtl8169_print_mac_version(tp);
  1080. switch (tp->mac_version) {
  1081. case RTL_GIGA_MAC_VER_01:
  1082. break;
  1083. case RTL_GIGA_MAC_VER_02:
  1084. case RTL_GIGA_MAC_VER_03:
  1085. rtl8169s_hw_phy_config(ioaddr);
  1086. break;
  1087. case RTL_GIGA_MAC_VER_04:
  1088. rtl8169sb_hw_phy_config(ioaddr);
  1089. break;
  1090. case RTL_GIGA_MAC_VER_18:
  1091. rtl8168cp_hw_phy_config(ioaddr);
  1092. break;
  1093. case RTL_GIGA_MAC_VER_19:
  1094. rtl8168c_hw_phy_config(ioaddr);
  1095. break;
  1096. case RTL_GIGA_MAC_VER_20:
  1097. rtl8168cx_hw_phy_config(ioaddr);
  1098. break;
  1099. default:
  1100. break;
  1101. }
  1102. }
  1103. static void rtl8169_phy_timer(unsigned long __opaque)
  1104. {
  1105. struct net_device *dev = (struct net_device *)__opaque;
  1106. struct rtl8169_private *tp = netdev_priv(dev);
  1107. struct timer_list *timer = &tp->timer;
  1108. void __iomem *ioaddr = tp->mmio_addr;
  1109. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1110. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1111. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1112. return;
  1113. spin_lock_irq(&tp->lock);
  1114. if (tp->phy_reset_pending(ioaddr)) {
  1115. /*
  1116. * A busy loop could burn quite a few cycles on nowadays CPU.
  1117. * Let's delay the execution of the timer for a few ticks.
  1118. */
  1119. timeout = HZ/10;
  1120. goto out_mod_timer;
  1121. }
  1122. if (tp->link_ok(ioaddr))
  1123. goto out_unlock;
  1124. if (netif_msg_link(tp))
  1125. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1126. tp->phy_reset_enable(ioaddr);
  1127. out_mod_timer:
  1128. mod_timer(timer, jiffies + timeout);
  1129. out_unlock:
  1130. spin_unlock_irq(&tp->lock);
  1131. }
  1132. static inline void rtl8169_delete_timer(struct net_device *dev)
  1133. {
  1134. struct rtl8169_private *tp = netdev_priv(dev);
  1135. struct timer_list *timer = &tp->timer;
  1136. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1137. return;
  1138. del_timer_sync(timer);
  1139. }
  1140. static inline void rtl8169_request_timer(struct net_device *dev)
  1141. {
  1142. struct rtl8169_private *tp = netdev_priv(dev);
  1143. struct timer_list *timer = &tp->timer;
  1144. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1145. return;
  1146. mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
  1147. }
  1148. #ifdef CONFIG_NET_POLL_CONTROLLER
  1149. /*
  1150. * Polling 'interrupt' - used by things like netconsole to send skbs
  1151. * without having to re-enable interrupts. It's not called while
  1152. * the interrupt routine is executing.
  1153. */
  1154. static void rtl8169_netpoll(struct net_device *dev)
  1155. {
  1156. struct rtl8169_private *tp = netdev_priv(dev);
  1157. struct pci_dev *pdev = tp->pci_dev;
  1158. disable_irq(pdev->irq);
  1159. rtl8169_interrupt(pdev->irq, dev);
  1160. enable_irq(pdev->irq);
  1161. }
  1162. #endif
  1163. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1164. void __iomem *ioaddr)
  1165. {
  1166. iounmap(ioaddr);
  1167. pci_release_regions(pdev);
  1168. pci_disable_device(pdev);
  1169. free_netdev(dev);
  1170. }
  1171. static void rtl8169_phy_reset(struct net_device *dev,
  1172. struct rtl8169_private *tp)
  1173. {
  1174. void __iomem *ioaddr = tp->mmio_addr;
  1175. unsigned int i;
  1176. tp->phy_reset_enable(ioaddr);
  1177. for (i = 0; i < 100; i++) {
  1178. if (!tp->phy_reset_pending(ioaddr))
  1179. return;
  1180. msleep(1);
  1181. }
  1182. if (netif_msg_link(tp))
  1183. printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
  1184. }
  1185. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1186. {
  1187. void __iomem *ioaddr = tp->mmio_addr;
  1188. rtl_hw_phy_config(dev);
  1189. if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
  1190. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1191. RTL_W8(0x82, 0x01);
  1192. }
  1193. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1194. if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
  1195. pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
  1196. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1197. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1198. RTL_W8(0x82, 0x01);
  1199. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1200. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1201. }
  1202. rtl8169_phy_reset(dev, tp);
  1203. /*
  1204. * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
  1205. * only 8101. Don't panic.
  1206. */
  1207. rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
  1208. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1209. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1210. }
  1211. static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
  1212. {
  1213. void __iomem *ioaddr = tp->mmio_addr;
  1214. u32 high;
  1215. u32 low;
  1216. low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
  1217. high = addr[4] | (addr[5] << 8);
  1218. spin_lock_irq(&tp->lock);
  1219. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1220. RTL_W32(MAC0, low);
  1221. RTL_W32(MAC4, high);
  1222. RTL_W8(Cfg9346, Cfg9346_Lock);
  1223. spin_unlock_irq(&tp->lock);
  1224. }
  1225. static int rtl_set_mac_address(struct net_device *dev, void *p)
  1226. {
  1227. struct rtl8169_private *tp = netdev_priv(dev);
  1228. struct sockaddr *addr = p;
  1229. if (!is_valid_ether_addr(addr->sa_data))
  1230. return -EADDRNOTAVAIL;
  1231. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1232. rtl_rar_set(tp, dev->dev_addr);
  1233. return 0;
  1234. }
  1235. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1236. {
  1237. struct rtl8169_private *tp = netdev_priv(dev);
  1238. struct mii_ioctl_data *data = if_mii(ifr);
  1239. if (!netif_running(dev))
  1240. return -ENODEV;
  1241. switch (cmd) {
  1242. case SIOCGMIIPHY:
  1243. data->phy_id = 32; /* Internal PHY */
  1244. return 0;
  1245. case SIOCGMIIREG:
  1246. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1247. return 0;
  1248. case SIOCSMIIREG:
  1249. if (!capable(CAP_NET_ADMIN))
  1250. return -EPERM;
  1251. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1252. return 0;
  1253. }
  1254. return -EOPNOTSUPP;
  1255. }
  1256. static const struct rtl_cfg_info {
  1257. void (*hw_start)(struct net_device *);
  1258. unsigned int region;
  1259. unsigned int align;
  1260. u16 intr_event;
  1261. u16 napi_event;
  1262. unsigned features;
  1263. } rtl_cfg_infos [] = {
  1264. [RTL_CFG_0] = {
  1265. .hw_start = rtl_hw_start_8169,
  1266. .region = 1,
  1267. .align = 0,
  1268. .intr_event = SYSErr | LinkChg | RxOverflow |
  1269. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1270. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1271. .features = RTL_FEATURE_GMII
  1272. },
  1273. [RTL_CFG_1] = {
  1274. .hw_start = rtl_hw_start_8168,
  1275. .region = 2,
  1276. .align = 8,
  1277. .intr_event = SYSErr | LinkChg | RxOverflow |
  1278. TxErr | TxOK | RxOK | RxErr,
  1279. .napi_event = TxErr | TxOK | RxOK | RxOverflow,
  1280. .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI
  1281. },
  1282. [RTL_CFG_2] = {
  1283. .hw_start = rtl_hw_start_8101,
  1284. .region = 2,
  1285. .align = 8,
  1286. .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
  1287. RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
  1288. .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
  1289. .features = RTL_FEATURE_MSI
  1290. }
  1291. };
  1292. /* Cfg9346_Unlock assumed. */
  1293. static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
  1294. const struct rtl_cfg_info *cfg)
  1295. {
  1296. unsigned msi = 0;
  1297. u8 cfg2;
  1298. cfg2 = RTL_R8(Config2) & ~MSIEnable;
  1299. if (cfg->features & RTL_FEATURE_MSI) {
  1300. if (pci_enable_msi(pdev)) {
  1301. dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
  1302. } else {
  1303. cfg2 |= MSIEnable;
  1304. msi = RTL_FEATURE_MSI;
  1305. }
  1306. }
  1307. RTL_W8(Config2, cfg2);
  1308. return msi;
  1309. }
  1310. static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
  1311. {
  1312. if (tp->features & RTL_FEATURE_MSI) {
  1313. pci_disable_msi(pdev);
  1314. tp->features &= ~RTL_FEATURE_MSI;
  1315. }
  1316. }
  1317. static int __devinit
  1318. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1319. {
  1320. const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
  1321. const unsigned int region = cfg->region;
  1322. struct rtl8169_private *tp;
  1323. struct mii_if_info *mii;
  1324. struct net_device *dev;
  1325. void __iomem *ioaddr;
  1326. unsigned int i;
  1327. int rc;
  1328. if (netif_msg_drv(&debug)) {
  1329. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1330. MODULENAME, RTL8169_VERSION);
  1331. }
  1332. dev = alloc_etherdev(sizeof (*tp));
  1333. if (!dev) {
  1334. if (netif_msg_drv(&debug))
  1335. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1336. rc = -ENOMEM;
  1337. goto out;
  1338. }
  1339. SET_NETDEV_DEV(dev, &pdev->dev);
  1340. tp = netdev_priv(dev);
  1341. tp->dev = dev;
  1342. tp->pci_dev = pdev;
  1343. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1344. mii = &tp->mii;
  1345. mii->dev = dev;
  1346. mii->mdio_read = rtl_mdio_read;
  1347. mii->mdio_write = rtl_mdio_write;
  1348. mii->phy_id_mask = 0x1f;
  1349. mii->reg_num_mask = 0x1f;
  1350. mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
  1351. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1352. rc = pci_enable_device(pdev);
  1353. if (rc < 0) {
  1354. if (netif_msg_probe(tp))
  1355. dev_err(&pdev->dev, "enable failure\n");
  1356. goto err_out_free_dev_1;
  1357. }
  1358. rc = pci_set_mwi(pdev);
  1359. if (rc < 0)
  1360. goto err_out_disable_2;
  1361. /* make sure PCI base addr 1 is MMIO */
  1362. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1363. if (netif_msg_probe(tp)) {
  1364. dev_err(&pdev->dev,
  1365. "region #%d not an MMIO resource, aborting\n",
  1366. region);
  1367. }
  1368. rc = -ENODEV;
  1369. goto err_out_mwi_3;
  1370. }
  1371. /* check for weird/broken PCI region reporting */
  1372. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1373. if (netif_msg_probe(tp)) {
  1374. dev_err(&pdev->dev,
  1375. "Invalid PCI region size(s), aborting\n");
  1376. }
  1377. rc = -ENODEV;
  1378. goto err_out_mwi_3;
  1379. }
  1380. rc = pci_request_regions(pdev, MODULENAME);
  1381. if (rc < 0) {
  1382. if (netif_msg_probe(tp))
  1383. dev_err(&pdev->dev, "could not request regions.\n");
  1384. goto err_out_mwi_3;
  1385. }
  1386. tp->cp_cmd = PCIMulRW | RxChkSum;
  1387. if ((sizeof(dma_addr_t) > 4) &&
  1388. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1389. tp->cp_cmd |= PCIDAC;
  1390. dev->features |= NETIF_F_HIGHDMA;
  1391. } else {
  1392. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1393. if (rc < 0) {
  1394. if (netif_msg_probe(tp)) {
  1395. dev_err(&pdev->dev,
  1396. "DMA configuration failed.\n");
  1397. }
  1398. goto err_out_free_res_4;
  1399. }
  1400. }
  1401. pci_set_master(pdev);
  1402. /* ioremap MMIO region */
  1403. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1404. if (!ioaddr) {
  1405. if (netif_msg_probe(tp))
  1406. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1407. rc = -EIO;
  1408. goto err_out_free_res_4;
  1409. }
  1410. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1411. rtl8169_irq_mask_and_ack(ioaddr);
  1412. /* Soft reset the chip. */
  1413. RTL_W8(ChipCmd, CmdReset);
  1414. /* Check that the chip has finished the reset. */
  1415. for (i = 0; i < 100; i++) {
  1416. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1417. break;
  1418. msleep_interruptible(1);
  1419. }
  1420. /* Identify chip attached to board */
  1421. rtl8169_get_mac_version(tp, ioaddr);
  1422. rtl8169_print_mac_version(tp);
  1423. for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
  1424. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1425. break;
  1426. }
  1427. if (i == ARRAY_SIZE(rtl_chip_info)) {
  1428. /* Unknown chip: assume array element #0, original RTL-8169 */
  1429. if (netif_msg_probe(tp)) {
  1430. dev_printk(KERN_DEBUG, &pdev->dev,
  1431. "unknown chip version, assuming %s\n",
  1432. rtl_chip_info[0].name);
  1433. }
  1434. i = 0;
  1435. }
  1436. tp->chipset = i;
  1437. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1438. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1439. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1440. tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
  1441. RTL_W8(Cfg9346, Cfg9346_Lock);
  1442. if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
  1443. (RTL_R8(PHYstatus) & TBI_Enable)) {
  1444. tp->set_speed = rtl8169_set_speed_tbi;
  1445. tp->get_settings = rtl8169_gset_tbi;
  1446. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1447. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1448. tp->link_ok = rtl8169_tbi_link_ok;
  1449. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1450. } else {
  1451. tp->set_speed = rtl8169_set_speed_xmii;
  1452. tp->get_settings = rtl8169_gset_xmii;
  1453. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1454. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1455. tp->link_ok = rtl8169_xmii_link_ok;
  1456. dev->do_ioctl = rtl8169_ioctl;
  1457. }
  1458. /* Get MAC address. FIXME: read EEPROM */
  1459. for (i = 0; i < MAC_ADDR_LEN; i++)
  1460. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1461. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1462. dev->open = rtl8169_open;
  1463. dev->hard_start_xmit = rtl8169_start_xmit;
  1464. dev->get_stats = rtl8169_get_stats;
  1465. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1466. dev->stop = rtl8169_close;
  1467. dev->tx_timeout = rtl8169_tx_timeout;
  1468. dev->set_multicast_list = rtl_set_rx_mode;
  1469. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1470. dev->irq = pdev->irq;
  1471. dev->base_addr = (unsigned long) ioaddr;
  1472. dev->change_mtu = rtl8169_change_mtu;
  1473. dev->set_mac_address = rtl_set_mac_address;
  1474. netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
  1475. #ifdef CONFIG_R8169_VLAN
  1476. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1477. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1478. #endif
  1479. #ifdef CONFIG_NET_POLL_CONTROLLER
  1480. dev->poll_controller = rtl8169_netpoll;
  1481. #endif
  1482. tp->intr_mask = 0xffff;
  1483. tp->mmio_addr = ioaddr;
  1484. tp->align = cfg->align;
  1485. tp->hw_start = cfg->hw_start;
  1486. tp->intr_event = cfg->intr_event;
  1487. tp->napi_event = cfg->napi_event;
  1488. init_timer(&tp->timer);
  1489. tp->timer.data = (unsigned long) dev;
  1490. tp->timer.function = rtl8169_phy_timer;
  1491. spin_lock_init(&tp->lock);
  1492. rc = register_netdev(dev);
  1493. if (rc < 0)
  1494. goto err_out_msi_5;
  1495. pci_set_drvdata(pdev, dev);
  1496. if (netif_msg_probe(tp)) {
  1497. u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
  1498. printk(KERN_INFO "%s: %s at 0x%lx, "
  1499. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1500. "XID %08x IRQ %d\n",
  1501. dev->name,
  1502. rtl_chip_info[tp->chipset].name,
  1503. dev->base_addr,
  1504. dev->dev_addr[0], dev->dev_addr[1],
  1505. dev->dev_addr[2], dev->dev_addr[3],
  1506. dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
  1507. }
  1508. rtl8169_init_phy(dev, tp);
  1509. out:
  1510. return rc;
  1511. err_out_msi_5:
  1512. rtl_disable_msi(pdev, tp);
  1513. iounmap(ioaddr);
  1514. err_out_free_res_4:
  1515. pci_release_regions(pdev);
  1516. err_out_mwi_3:
  1517. pci_clear_mwi(pdev);
  1518. err_out_disable_2:
  1519. pci_disable_device(pdev);
  1520. err_out_free_dev_1:
  1521. free_netdev(dev);
  1522. goto out;
  1523. }
  1524. static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
  1525. {
  1526. struct net_device *dev = pci_get_drvdata(pdev);
  1527. struct rtl8169_private *tp = netdev_priv(dev);
  1528. flush_scheduled_work();
  1529. unregister_netdev(dev);
  1530. rtl_disable_msi(pdev, tp);
  1531. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1532. pci_set_drvdata(pdev, NULL);
  1533. }
  1534. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1535. struct net_device *dev)
  1536. {
  1537. unsigned int mtu = dev->mtu;
  1538. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1539. }
  1540. static int rtl8169_open(struct net_device *dev)
  1541. {
  1542. struct rtl8169_private *tp = netdev_priv(dev);
  1543. struct pci_dev *pdev = tp->pci_dev;
  1544. int retval = -ENOMEM;
  1545. rtl8169_set_rxbufsize(tp, dev);
  1546. /*
  1547. * Rx and Tx desscriptors needs 256 bytes alignment.
  1548. * pci_alloc_consistent provides more.
  1549. */
  1550. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1551. &tp->TxPhyAddr);
  1552. if (!tp->TxDescArray)
  1553. goto out;
  1554. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1555. &tp->RxPhyAddr);
  1556. if (!tp->RxDescArray)
  1557. goto err_free_tx_0;
  1558. retval = rtl8169_init_ring(dev);
  1559. if (retval < 0)
  1560. goto err_free_rx_1;
  1561. INIT_DELAYED_WORK(&tp->task, NULL);
  1562. smp_mb();
  1563. retval = request_irq(dev->irq, rtl8169_interrupt,
  1564. (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
  1565. dev->name, dev);
  1566. if (retval < 0)
  1567. goto err_release_ring_2;
  1568. napi_enable(&tp->napi);
  1569. rtl_hw_start(dev);
  1570. rtl8169_request_timer(dev);
  1571. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1572. out:
  1573. return retval;
  1574. err_release_ring_2:
  1575. rtl8169_rx_clear(tp);
  1576. err_free_rx_1:
  1577. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1578. tp->RxPhyAddr);
  1579. err_free_tx_0:
  1580. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1581. tp->TxPhyAddr);
  1582. goto out;
  1583. }
  1584. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1585. {
  1586. /* Disable interrupts */
  1587. rtl8169_irq_mask_and_ack(ioaddr);
  1588. /* Reset the chipset */
  1589. RTL_W8(ChipCmd, CmdReset);
  1590. /* PCI commit */
  1591. RTL_R8(ChipCmd);
  1592. }
  1593. static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
  1594. {
  1595. void __iomem *ioaddr = tp->mmio_addr;
  1596. u32 cfg = rtl8169_rx_config;
  1597. cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1598. RTL_W32(RxConfig, cfg);
  1599. /* Set DMA burst size and Interframe Gap Time */
  1600. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1601. (InterFrameGap << TxInterFrameGapShift));
  1602. }
  1603. static void rtl_hw_start(struct net_device *dev)
  1604. {
  1605. struct rtl8169_private *tp = netdev_priv(dev);
  1606. void __iomem *ioaddr = tp->mmio_addr;
  1607. unsigned int i;
  1608. /* Soft reset the chip. */
  1609. RTL_W8(ChipCmd, CmdReset);
  1610. /* Check that the chip has finished the reset. */
  1611. for (i = 0; i < 100; i++) {
  1612. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1613. break;
  1614. msleep_interruptible(1);
  1615. }
  1616. tp->hw_start(dev);
  1617. netif_start_queue(dev);
  1618. }
  1619. static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
  1620. void __iomem *ioaddr)
  1621. {
  1622. /*
  1623. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1624. * register to be written before TxDescAddrLow to work.
  1625. * Switching from MMIO to I/O access fixes the issue as well.
  1626. */
  1627. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
  1628. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
  1629. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
  1630. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
  1631. }
  1632. static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
  1633. {
  1634. u16 cmd;
  1635. cmd = RTL_R16(CPlusCmd);
  1636. RTL_W16(CPlusCmd, cmd);
  1637. return cmd;
  1638. }
  1639. static void rtl_set_rx_max_size(void __iomem *ioaddr)
  1640. {
  1641. /* Low hurts. Let's disable the filtering. */
  1642. RTL_W16(RxMaxSize, 16383);
  1643. }
  1644. static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
  1645. {
  1646. struct {
  1647. u32 mac_version;
  1648. u32 clk;
  1649. u32 val;
  1650. } cfg2_info [] = {
  1651. { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
  1652. { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
  1653. { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
  1654. { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
  1655. }, *p = cfg2_info;
  1656. unsigned int i;
  1657. u32 clk;
  1658. clk = RTL_R8(Config2) & PCI_Clock_66MHz;
  1659. for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
  1660. if ((p->mac_version == mac_version) && (p->clk == clk)) {
  1661. RTL_W32(0x7c, p->val);
  1662. break;
  1663. }
  1664. }
  1665. }
  1666. static void rtl_hw_start_8169(struct net_device *dev)
  1667. {
  1668. struct rtl8169_private *tp = netdev_priv(dev);
  1669. void __iomem *ioaddr = tp->mmio_addr;
  1670. struct pci_dev *pdev = tp->pci_dev;
  1671. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1672. RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
  1673. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
  1674. }
  1675. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1676. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1677. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1678. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1679. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1680. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1681. RTL_W8(EarlyTxThres, EarlyTxThld);
  1682. rtl_set_rx_max_size(ioaddr);
  1683. if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
  1684. (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1685. (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
  1686. (tp->mac_version == RTL_GIGA_MAC_VER_04))
  1687. rtl_set_rx_tx_config_registers(tp);
  1688. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1689. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1690. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1691. dprintk("Set MAC Reg C+CR Offset 0xE0. "
  1692. "Bit-3 and bit-14 MUST be 1\n");
  1693. tp->cp_cmd |= (1 << 14);
  1694. }
  1695. RTL_W16(CPlusCmd, tp->cp_cmd);
  1696. rtl8169_set_magic_reg(ioaddr, tp->mac_version);
  1697. /*
  1698. * Undocumented corner. Supposedly:
  1699. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1700. */
  1701. RTL_W16(IntrMitigate, 0x0000);
  1702. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1703. if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
  1704. (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
  1705. (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
  1706. (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
  1707. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1708. rtl_set_rx_tx_config_registers(tp);
  1709. }
  1710. RTL_W8(Cfg9346, Cfg9346_Lock);
  1711. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1712. RTL_R8(IntrMask);
  1713. RTL_W32(RxMissed, 0);
  1714. rtl_set_rx_mode(dev);
  1715. /* no early-rx interrupts */
  1716. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1717. /* Enable all known interrupts by setting the interrupt mask. */
  1718. RTL_W16(IntrMask, tp->intr_event);
  1719. }
  1720. static void rtl_hw_start_8168(struct net_device *dev)
  1721. {
  1722. struct rtl8169_private *tp = netdev_priv(dev);
  1723. void __iomem *ioaddr = tp->mmio_addr;
  1724. struct pci_dev *pdev = tp->pci_dev;
  1725. u8 ctl;
  1726. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1727. RTL_W8(EarlyTxThres, EarlyTxThld);
  1728. rtl_set_rx_max_size(ioaddr);
  1729. rtl_set_rx_tx_config_registers(tp);
  1730. tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
  1731. RTL_W16(CPlusCmd, tp->cp_cmd);
  1732. /* Tx performance tweak. */
  1733. pci_read_config_byte(pdev, 0x69, &ctl);
  1734. ctl = (ctl & ~0x70) | 0x50;
  1735. pci_write_config_byte(pdev, 0x69, ctl);
  1736. RTL_W16(IntrMitigate, 0x5151);
  1737. /* Work around for RxFIFO overflow. */
  1738. if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
  1739. tp->intr_event |= RxFIFOOver | PCSTimeout;
  1740. tp->intr_event &= ~RxOverflow;
  1741. }
  1742. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1743. RTL_W8(Cfg9346, Cfg9346_Lock);
  1744. RTL_R8(IntrMask);
  1745. RTL_W32(RxMissed, 0);
  1746. rtl_set_rx_mode(dev);
  1747. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1748. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1749. RTL_W16(IntrMask, tp->intr_event);
  1750. }
  1751. static void rtl_hw_start_8101(struct net_device *dev)
  1752. {
  1753. struct rtl8169_private *tp = netdev_priv(dev);
  1754. void __iomem *ioaddr = tp->mmio_addr;
  1755. struct pci_dev *pdev = tp->pci_dev;
  1756. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  1757. (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
  1758. pci_write_config_word(pdev, 0x68, 0x00);
  1759. pci_write_config_word(pdev, 0x69, 0x08);
  1760. }
  1761. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1762. RTL_W8(EarlyTxThres, EarlyTxThld);
  1763. rtl_set_rx_max_size(ioaddr);
  1764. tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
  1765. RTL_W16(CPlusCmd, tp->cp_cmd);
  1766. RTL_W16(IntrMitigate, 0x0000);
  1767. rtl_set_rx_tx_desc_registers(tp, ioaddr);
  1768. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1769. rtl_set_rx_tx_config_registers(tp);
  1770. RTL_W8(Cfg9346, Cfg9346_Lock);
  1771. RTL_R8(IntrMask);
  1772. RTL_W32(RxMissed, 0);
  1773. rtl_set_rx_mode(dev);
  1774. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1775. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
  1776. RTL_W16(IntrMask, tp->intr_event);
  1777. }
  1778. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1779. {
  1780. struct rtl8169_private *tp = netdev_priv(dev);
  1781. int ret = 0;
  1782. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1783. return -EINVAL;
  1784. dev->mtu = new_mtu;
  1785. if (!netif_running(dev))
  1786. goto out;
  1787. rtl8169_down(dev);
  1788. rtl8169_set_rxbufsize(tp, dev);
  1789. ret = rtl8169_init_ring(dev);
  1790. if (ret < 0)
  1791. goto out;
  1792. napi_enable(&tp->napi);
  1793. rtl_hw_start(dev);
  1794. rtl8169_request_timer(dev);
  1795. out:
  1796. return ret;
  1797. }
  1798. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1799. {
  1800. desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
  1801. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1802. }
  1803. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1804. struct sk_buff **sk_buff, struct RxDesc *desc)
  1805. {
  1806. struct pci_dev *pdev = tp->pci_dev;
  1807. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1808. PCI_DMA_FROMDEVICE);
  1809. dev_kfree_skb(*sk_buff);
  1810. *sk_buff = NULL;
  1811. rtl8169_make_unusable_by_asic(desc);
  1812. }
  1813. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1814. {
  1815. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1816. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1817. }
  1818. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1819. u32 rx_buf_sz)
  1820. {
  1821. desc->addr = cpu_to_le64(mapping);
  1822. wmb();
  1823. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1824. }
  1825. static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
  1826. struct net_device *dev,
  1827. struct RxDesc *desc, int rx_buf_sz,
  1828. unsigned int align)
  1829. {
  1830. struct sk_buff *skb;
  1831. dma_addr_t mapping;
  1832. unsigned int pad;
  1833. pad = align ? align : NET_IP_ALIGN;
  1834. skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
  1835. if (!skb)
  1836. goto err_out;
  1837. skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
  1838. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1839. PCI_DMA_FROMDEVICE);
  1840. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1841. out:
  1842. return skb;
  1843. err_out:
  1844. rtl8169_make_unusable_by_asic(desc);
  1845. goto out;
  1846. }
  1847. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1848. {
  1849. unsigned int i;
  1850. for (i = 0; i < NUM_RX_DESC; i++) {
  1851. if (tp->Rx_skbuff[i]) {
  1852. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1853. tp->RxDescArray + i);
  1854. }
  1855. }
  1856. }
  1857. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1858. u32 start, u32 end)
  1859. {
  1860. u32 cur;
  1861. for (cur = start; end - cur != 0; cur++) {
  1862. struct sk_buff *skb;
  1863. unsigned int i = cur % NUM_RX_DESC;
  1864. WARN_ON((s32)(end - cur) < 0);
  1865. if (tp->Rx_skbuff[i])
  1866. continue;
  1867. skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
  1868. tp->RxDescArray + i,
  1869. tp->rx_buf_sz, tp->align);
  1870. if (!skb)
  1871. break;
  1872. tp->Rx_skbuff[i] = skb;
  1873. }
  1874. return cur - start;
  1875. }
  1876. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1877. {
  1878. desc->opts1 |= cpu_to_le32(RingEnd);
  1879. }
  1880. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1881. {
  1882. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1883. }
  1884. static int rtl8169_init_ring(struct net_device *dev)
  1885. {
  1886. struct rtl8169_private *tp = netdev_priv(dev);
  1887. rtl8169_init_ring_indexes(tp);
  1888. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1889. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1890. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1891. goto err_out;
  1892. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1893. return 0;
  1894. err_out:
  1895. rtl8169_rx_clear(tp);
  1896. return -ENOMEM;
  1897. }
  1898. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1899. struct TxDesc *desc)
  1900. {
  1901. unsigned int len = tx_skb->len;
  1902. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1903. desc->opts1 = 0x00;
  1904. desc->opts2 = 0x00;
  1905. desc->addr = 0x00;
  1906. tx_skb->len = 0;
  1907. }
  1908. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1909. {
  1910. unsigned int i;
  1911. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1912. unsigned int entry = i % NUM_TX_DESC;
  1913. struct ring_info *tx_skb = tp->tx_skb + entry;
  1914. unsigned int len = tx_skb->len;
  1915. if (len) {
  1916. struct sk_buff *skb = tx_skb->skb;
  1917. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1918. tp->TxDescArray + entry);
  1919. if (skb) {
  1920. dev_kfree_skb(skb);
  1921. tx_skb->skb = NULL;
  1922. }
  1923. tp->dev->stats.tx_dropped++;
  1924. }
  1925. }
  1926. tp->cur_tx = tp->dirty_tx = 0;
  1927. }
  1928. static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
  1929. {
  1930. struct rtl8169_private *tp = netdev_priv(dev);
  1931. PREPARE_DELAYED_WORK(&tp->task, task);
  1932. schedule_delayed_work(&tp->task, 4);
  1933. }
  1934. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1935. {
  1936. struct rtl8169_private *tp = netdev_priv(dev);
  1937. void __iomem *ioaddr = tp->mmio_addr;
  1938. synchronize_irq(dev->irq);
  1939. /* Wait for any pending NAPI task to complete */
  1940. napi_disable(&tp->napi);
  1941. rtl8169_irq_mask_and_ack(ioaddr);
  1942. tp->intr_mask = 0xffff;
  1943. RTL_W16(IntrMask, tp->intr_event);
  1944. napi_enable(&tp->napi);
  1945. }
  1946. static void rtl8169_reinit_task(struct work_struct *work)
  1947. {
  1948. struct rtl8169_private *tp =
  1949. container_of(work, struct rtl8169_private, task.work);
  1950. struct net_device *dev = tp->dev;
  1951. int ret;
  1952. rtnl_lock();
  1953. if (!netif_running(dev))
  1954. goto out_unlock;
  1955. rtl8169_wait_for_quiescence(dev);
  1956. rtl8169_close(dev);
  1957. ret = rtl8169_open(dev);
  1958. if (unlikely(ret < 0)) {
  1959. if (net_ratelimit() && netif_msg_drv(tp)) {
  1960. printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
  1961. " Rescheduling.\n", dev->name, ret);
  1962. }
  1963. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1964. }
  1965. out_unlock:
  1966. rtnl_unlock();
  1967. }
  1968. static void rtl8169_reset_task(struct work_struct *work)
  1969. {
  1970. struct rtl8169_private *tp =
  1971. container_of(work, struct rtl8169_private, task.work);
  1972. struct net_device *dev = tp->dev;
  1973. rtnl_lock();
  1974. if (!netif_running(dev))
  1975. goto out_unlock;
  1976. rtl8169_wait_for_quiescence(dev);
  1977. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
  1978. rtl8169_tx_clear(tp);
  1979. if (tp->dirty_rx == tp->cur_rx) {
  1980. rtl8169_init_ring_indexes(tp);
  1981. rtl_hw_start(dev);
  1982. netif_wake_queue(dev);
  1983. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1984. } else {
  1985. if (net_ratelimit() && netif_msg_intr(tp)) {
  1986. printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
  1987. dev->name);
  1988. }
  1989. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1990. }
  1991. out_unlock:
  1992. rtnl_unlock();
  1993. }
  1994. static void rtl8169_tx_timeout(struct net_device *dev)
  1995. {
  1996. struct rtl8169_private *tp = netdev_priv(dev);
  1997. rtl8169_hw_reset(tp->mmio_addr);
  1998. /* Let's wait a bit while any (async) irq lands on */
  1999. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2000. }
  2001. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  2002. u32 opts1)
  2003. {
  2004. struct skb_shared_info *info = skb_shinfo(skb);
  2005. unsigned int cur_frag, entry;
  2006. struct TxDesc * uninitialized_var(txd);
  2007. entry = tp->cur_tx;
  2008. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  2009. skb_frag_t *frag = info->frags + cur_frag;
  2010. dma_addr_t mapping;
  2011. u32 status, len;
  2012. void *addr;
  2013. entry = (entry + 1) % NUM_TX_DESC;
  2014. txd = tp->TxDescArray + entry;
  2015. len = frag->size;
  2016. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  2017. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  2018. /* anti gcc 2.95.3 bugware (sic) */
  2019. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2020. txd->opts1 = cpu_to_le32(status);
  2021. txd->addr = cpu_to_le64(mapping);
  2022. tp->tx_skb[entry].len = len;
  2023. }
  2024. if (cur_frag) {
  2025. tp->tx_skb[entry].skb = skb;
  2026. txd->opts1 |= cpu_to_le32(LastFrag);
  2027. }
  2028. return cur_frag;
  2029. }
  2030. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  2031. {
  2032. if (dev->features & NETIF_F_TSO) {
  2033. u32 mss = skb_shinfo(skb)->gso_size;
  2034. if (mss)
  2035. return LargeSend | ((mss & MSSMask) << MSSShift);
  2036. }
  2037. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2038. const struct iphdr *ip = ip_hdr(skb);
  2039. if (ip->protocol == IPPROTO_TCP)
  2040. return IPCS | TCPCS;
  2041. else if (ip->protocol == IPPROTO_UDP)
  2042. return IPCS | UDPCS;
  2043. WARN_ON(1); /* we need a WARN() */
  2044. }
  2045. return 0;
  2046. }
  2047. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2048. {
  2049. struct rtl8169_private *tp = netdev_priv(dev);
  2050. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  2051. struct TxDesc *txd = tp->TxDescArray + entry;
  2052. void __iomem *ioaddr = tp->mmio_addr;
  2053. dma_addr_t mapping;
  2054. u32 status, len;
  2055. u32 opts1;
  2056. int ret = NETDEV_TX_OK;
  2057. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  2058. if (netif_msg_drv(tp)) {
  2059. printk(KERN_ERR
  2060. "%s: BUG! Tx Ring full when queue awake!\n",
  2061. dev->name);
  2062. }
  2063. goto err_stop;
  2064. }
  2065. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  2066. goto err_stop;
  2067. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  2068. frags = rtl8169_xmit_frags(tp, skb, opts1);
  2069. if (frags) {
  2070. len = skb_headlen(skb);
  2071. opts1 |= FirstFrag;
  2072. } else {
  2073. len = skb->len;
  2074. if (unlikely(len < ETH_ZLEN)) {
  2075. if (skb_padto(skb, ETH_ZLEN))
  2076. goto err_update_stats;
  2077. len = ETH_ZLEN;
  2078. }
  2079. opts1 |= FirstFrag | LastFrag;
  2080. tp->tx_skb[entry].skb = skb;
  2081. }
  2082. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  2083. tp->tx_skb[entry].len = len;
  2084. txd->addr = cpu_to_le64(mapping);
  2085. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  2086. wmb();
  2087. /* anti gcc 2.95.3 bugware (sic) */
  2088. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  2089. txd->opts1 = cpu_to_le32(status);
  2090. dev->trans_start = jiffies;
  2091. tp->cur_tx += frags + 1;
  2092. smp_wmb();
  2093. RTL_W8(TxPoll, NPQ); /* set polling bit */
  2094. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  2095. netif_stop_queue(dev);
  2096. smp_rmb();
  2097. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  2098. netif_wake_queue(dev);
  2099. }
  2100. out:
  2101. return ret;
  2102. err_stop:
  2103. netif_stop_queue(dev);
  2104. ret = NETDEV_TX_BUSY;
  2105. err_update_stats:
  2106. dev->stats.tx_dropped++;
  2107. goto out;
  2108. }
  2109. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  2110. {
  2111. struct rtl8169_private *tp = netdev_priv(dev);
  2112. struct pci_dev *pdev = tp->pci_dev;
  2113. void __iomem *ioaddr = tp->mmio_addr;
  2114. u16 pci_status, pci_cmd;
  2115. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2116. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2117. if (netif_msg_intr(tp)) {
  2118. printk(KERN_ERR
  2119. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  2120. dev->name, pci_cmd, pci_status);
  2121. }
  2122. /*
  2123. * The recovery sequence below admits a very elaborated explanation:
  2124. * - it seems to work;
  2125. * - I did not see what else could be done;
  2126. * - it makes iop3xx happy.
  2127. *
  2128. * Feel free to adjust to your needs.
  2129. */
  2130. if (pdev->broken_parity_status)
  2131. pci_cmd &= ~PCI_COMMAND_PARITY;
  2132. else
  2133. pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
  2134. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  2135. pci_write_config_word(pdev, PCI_STATUS,
  2136. pci_status & (PCI_STATUS_DETECTED_PARITY |
  2137. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  2138. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  2139. /* The infamous DAC f*ckup only happens at boot time */
  2140. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  2141. if (netif_msg_intr(tp))
  2142. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  2143. tp->cp_cmd &= ~PCIDAC;
  2144. RTL_W16(CPlusCmd, tp->cp_cmd);
  2145. dev->features &= ~NETIF_F_HIGHDMA;
  2146. }
  2147. rtl8169_hw_reset(ioaddr);
  2148. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  2149. }
  2150. static void rtl8169_tx_interrupt(struct net_device *dev,
  2151. struct rtl8169_private *tp,
  2152. void __iomem *ioaddr)
  2153. {
  2154. unsigned int dirty_tx, tx_left;
  2155. dirty_tx = tp->dirty_tx;
  2156. smp_rmb();
  2157. tx_left = tp->cur_tx - dirty_tx;
  2158. while (tx_left > 0) {
  2159. unsigned int entry = dirty_tx % NUM_TX_DESC;
  2160. struct ring_info *tx_skb = tp->tx_skb + entry;
  2161. u32 len = tx_skb->len;
  2162. u32 status;
  2163. rmb();
  2164. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  2165. if (status & DescOwn)
  2166. break;
  2167. dev->stats.tx_bytes += len;
  2168. dev->stats.tx_packets++;
  2169. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  2170. if (status & LastFrag) {
  2171. dev_kfree_skb_irq(tx_skb->skb);
  2172. tx_skb->skb = NULL;
  2173. }
  2174. dirty_tx++;
  2175. tx_left--;
  2176. }
  2177. if (tp->dirty_tx != dirty_tx) {
  2178. tp->dirty_tx = dirty_tx;
  2179. smp_wmb();
  2180. if (netif_queue_stopped(dev) &&
  2181. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2182. netif_wake_queue(dev);
  2183. }
  2184. /*
  2185. * 8168 hack: TxPoll requests are lost when the Tx packets are
  2186. * too close. Let's kick an extra TxPoll request when a burst
  2187. * of start_xmit activity is detected (if it is not detected,
  2188. * it is slow enough). -- FR
  2189. */
  2190. smp_rmb();
  2191. if (tp->cur_tx != dirty_tx)
  2192. RTL_W8(TxPoll, NPQ);
  2193. }
  2194. }
  2195. static inline int rtl8169_fragmented_frame(u32 status)
  2196. {
  2197. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2198. }
  2199. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2200. {
  2201. u32 opts1 = le32_to_cpu(desc->opts1);
  2202. u32 status = opts1 & RxProtoMask;
  2203. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2204. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2205. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2206. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2207. else
  2208. skb->ip_summed = CHECKSUM_NONE;
  2209. }
  2210. static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
  2211. struct rtl8169_private *tp, int pkt_size,
  2212. dma_addr_t addr)
  2213. {
  2214. struct sk_buff *skb;
  2215. bool done = false;
  2216. if (pkt_size >= rx_copybreak)
  2217. goto out;
  2218. skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
  2219. if (!skb)
  2220. goto out;
  2221. pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
  2222. PCI_DMA_FROMDEVICE);
  2223. skb_reserve(skb, NET_IP_ALIGN);
  2224. skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
  2225. *sk_buff = skb;
  2226. done = true;
  2227. out:
  2228. return done;
  2229. }
  2230. static int rtl8169_rx_interrupt(struct net_device *dev,
  2231. struct rtl8169_private *tp,
  2232. void __iomem *ioaddr, u32 budget)
  2233. {
  2234. unsigned int cur_rx, rx_left;
  2235. unsigned int delta, count;
  2236. cur_rx = tp->cur_rx;
  2237. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2238. rx_left = min(rx_left, budget);
  2239. for (; rx_left > 0; rx_left--, cur_rx++) {
  2240. unsigned int entry = cur_rx % NUM_RX_DESC;
  2241. struct RxDesc *desc = tp->RxDescArray + entry;
  2242. u32 status;
  2243. rmb();
  2244. status = le32_to_cpu(desc->opts1);
  2245. if (status & DescOwn)
  2246. break;
  2247. if (unlikely(status & RxRES)) {
  2248. if (netif_msg_rx_err(tp)) {
  2249. printk(KERN_INFO
  2250. "%s: Rx ERROR. status = %08x\n",
  2251. dev->name, status);
  2252. }
  2253. dev->stats.rx_errors++;
  2254. if (status & (RxRWT | RxRUNT))
  2255. dev->stats.rx_length_errors++;
  2256. if (status & RxCRC)
  2257. dev->stats.rx_crc_errors++;
  2258. if (status & RxFOVF) {
  2259. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2260. dev->stats.rx_fifo_errors++;
  2261. }
  2262. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2263. } else {
  2264. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2265. dma_addr_t addr = le64_to_cpu(desc->addr);
  2266. int pkt_size = (status & 0x00001FFF) - 4;
  2267. struct pci_dev *pdev = tp->pci_dev;
  2268. /*
  2269. * The driver does not support incoming fragmented
  2270. * frames. They are seen as a symptom of over-mtu
  2271. * sized frames.
  2272. */
  2273. if (unlikely(rtl8169_fragmented_frame(status))) {
  2274. dev->stats.rx_dropped++;
  2275. dev->stats.rx_length_errors++;
  2276. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2277. continue;
  2278. }
  2279. rtl8169_rx_csum(skb, desc);
  2280. if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
  2281. pci_dma_sync_single_for_device(pdev, addr,
  2282. pkt_size, PCI_DMA_FROMDEVICE);
  2283. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2284. } else {
  2285. pci_unmap_single(pdev, addr, pkt_size,
  2286. PCI_DMA_FROMDEVICE);
  2287. tp->Rx_skbuff[entry] = NULL;
  2288. }
  2289. skb_put(skb, pkt_size);
  2290. skb->protocol = eth_type_trans(skb, dev);
  2291. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2292. netif_receive_skb(skb);
  2293. dev->last_rx = jiffies;
  2294. dev->stats.rx_bytes += pkt_size;
  2295. dev->stats.rx_packets++;
  2296. }
  2297. /* Work around for AMD plateform. */
  2298. if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
  2299. (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
  2300. desc->opts2 = 0;
  2301. cur_rx++;
  2302. }
  2303. }
  2304. count = cur_rx - tp->cur_rx;
  2305. tp->cur_rx = cur_rx;
  2306. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2307. if (!delta && count && netif_msg_intr(tp))
  2308. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2309. tp->dirty_rx += delta;
  2310. /*
  2311. * FIXME: until there is periodic timer to try and refill the ring,
  2312. * a temporary shortage may definitely kill the Rx process.
  2313. * - disable the asic to try and avoid an overflow and kick it again
  2314. * after refill ?
  2315. * - how do others driver handle this condition (Uh oh...).
  2316. */
  2317. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2318. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2319. return count;
  2320. }
  2321. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
  2322. {
  2323. struct net_device *dev = dev_instance;
  2324. struct rtl8169_private *tp = netdev_priv(dev);
  2325. void __iomem *ioaddr = tp->mmio_addr;
  2326. int handled = 0;
  2327. int status;
  2328. status = RTL_R16(IntrStatus);
  2329. /* hotplug/major error/no more work/shared irq */
  2330. if ((status == 0xffff) || !status)
  2331. goto out;
  2332. handled = 1;
  2333. if (unlikely(!netif_running(dev))) {
  2334. rtl8169_asic_down(ioaddr);
  2335. goto out;
  2336. }
  2337. status &= tp->intr_mask;
  2338. RTL_W16(IntrStatus,
  2339. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2340. if (!(status & tp->intr_event))
  2341. goto out;
  2342. /* Work around for rx fifo overflow */
  2343. if (unlikely(status & RxFIFOOver) &&
  2344. (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
  2345. netif_stop_queue(dev);
  2346. rtl8169_tx_timeout(dev);
  2347. goto out;
  2348. }
  2349. if (unlikely(status & SYSErr)) {
  2350. rtl8169_pcierr_interrupt(dev);
  2351. goto out;
  2352. }
  2353. if (status & LinkChg)
  2354. rtl8169_check_link_status(dev, tp, ioaddr);
  2355. if (status & tp->napi_event) {
  2356. RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
  2357. tp->intr_mask = ~tp->napi_event;
  2358. if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
  2359. __netif_rx_schedule(dev, &tp->napi);
  2360. else if (netif_msg_intr(tp)) {
  2361. printk(KERN_INFO "%s: interrupt %04x in poll\n",
  2362. dev->name, status);
  2363. }
  2364. }
  2365. out:
  2366. return IRQ_RETVAL(handled);
  2367. }
  2368. static int rtl8169_poll(struct napi_struct *napi, int budget)
  2369. {
  2370. struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
  2371. struct net_device *dev = tp->dev;
  2372. void __iomem *ioaddr = tp->mmio_addr;
  2373. int work_done;
  2374. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
  2375. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2376. if (work_done < budget) {
  2377. netif_rx_complete(dev, napi);
  2378. tp->intr_mask = 0xffff;
  2379. /*
  2380. * 20040426: the barrier is not strictly required but the
  2381. * behavior of the irq handler could be less predictable
  2382. * without it. Btw, the lack of flush for the posted pci
  2383. * write is safe - FR
  2384. */
  2385. smp_wmb();
  2386. RTL_W16(IntrMask, tp->intr_event);
  2387. }
  2388. return work_done;
  2389. }
  2390. static void rtl8169_down(struct net_device *dev)
  2391. {
  2392. struct rtl8169_private *tp = netdev_priv(dev);
  2393. void __iomem *ioaddr = tp->mmio_addr;
  2394. unsigned int intrmask;
  2395. rtl8169_delete_timer(dev);
  2396. netif_stop_queue(dev);
  2397. napi_disable(&tp->napi);
  2398. core_down:
  2399. spin_lock_irq(&tp->lock);
  2400. rtl8169_asic_down(ioaddr);
  2401. /* Update the error counts. */
  2402. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2403. RTL_W32(RxMissed, 0);
  2404. spin_unlock_irq(&tp->lock);
  2405. synchronize_irq(dev->irq);
  2406. /* Give a racing hard_start_xmit a few cycles to complete. */
  2407. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2408. /*
  2409. * And now for the 50k$ question: are IRQ disabled or not ?
  2410. *
  2411. * Two paths lead here:
  2412. * 1) dev->close
  2413. * -> netif_running() is available to sync the current code and the
  2414. * IRQ handler. See rtl8169_interrupt for details.
  2415. * 2) dev->change_mtu
  2416. * -> rtl8169_poll can not be issued again and re-enable the
  2417. * interruptions. Let's simply issue the IRQ down sequence again.
  2418. *
  2419. * No loop if hotpluged or major error (0xffff).
  2420. */
  2421. intrmask = RTL_R16(IntrMask);
  2422. if (intrmask && (intrmask != 0xffff))
  2423. goto core_down;
  2424. rtl8169_tx_clear(tp);
  2425. rtl8169_rx_clear(tp);
  2426. }
  2427. static int rtl8169_close(struct net_device *dev)
  2428. {
  2429. struct rtl8169_private *tp = netdev_priv(dev);
  2430. struct pci_dev *pdev = tp->pci_dev;
  2431. rtl8169_down(dev);
  2432. free_irq(dev->irq, dev);
  2433. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2434. tp->RxPhyAddr);
  2435. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2436. tp->TxPhyAddr);
  2437. tp->TxDescArray = NULL;
  2438. tp->RxDescArray = NULL;
  2439. return 0;
  2440. }
  2441. static void rtl_set_rx_mode(struct net_device *dev)
  2442. {
  2443. struct rtl8169_private *tp = netdev_priv(dev);
  2444. void __iomem *ioaddr = tp->mmio_addr;
  2445. unsigned long flags;
  2446. u32 mc_filter[2]; /* Multicast hash filter */
  2447. int rx_mode;
  2448. u32 tmp = 0;
  2449. if (dev->flags & IFF_PROMISC) {
  2450. /* Unconditionally log net taps. */
  2451. if (netif_msg_link(tp)) {
  2452. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2453. dev->name);
  2454. }
  2455. rx_mode =
  2456. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2457. AcceptAllPhys;
  2458. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2459. } else if ((dev->mc_count > multicast_filter_limit)
  2460. || (dev->flags & IFF_ALLMULTI)) {
  2461. /* Too many to filter perfectly -- accept all multicasts. */
  2462. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2463. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2464. } else {
  2465. struct dev_mc_list *mclist;
  2466. unsigned int i;
  2467. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2468. mc_filter[1] = mc_filter[0] = 0;
  2469. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2470. i++, mclist = mclist->next) {
  2471. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2472. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2473. rx_mode |= AcceptMulticast;
  2474. }
  2475. }
  2476. spin_lock_irqsave(&tp->lock, flags);
  2477. tmp = rtl8169_rx_config | rx_mode |
  2478. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2479. if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
  2480. u32 data = mc_filter[0];
  2481. mc_filter[0] = swab32(mc_filter[1]);
  2482. mc_filter[1] = swab32(data);
  2483. }
  2484. RTL_W32(MAR0 + 0, mc_filter[0]);
  2485. RTL_W32(MAR0 + 4, mc_filter[1]);
  2486. RTL_W32(RxConfig, tmp);
  2487. spin_unlock_irqrestore(&tp->lock, flags);
  2488. }
  2489. /**
  2490. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2491. * @dev: The Ethernet Device to get statistics for
  2492. *
  2493. * Get TX/RX statistics for rtl8169
  2494. */
  2495. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2496. {
  2497. struct rtl8169_private *tp = netdev_priv(dev);
  2498. void __iomem *ioaddr = tp->mmio_addr;
  2499. unsigned long flags;
  2500. if (netif_running(dev)) {
  2501. spin_lock_irqsave(&tp->lock, flags);
  2502. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2503. RTL_W32(RxMissed, 0);
  2504. spin_unlock_irqrestore(&tp->lock, flags);
  2505. }
  2506. return &dev->stats;
  2507. }
  2508. #ifdef CONFIG_PM
  2509. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2510. {
  2511. struct net_device *dev = pci_get_drvdata(pdev);
  2512. struct rtl8169_private *tp = netdev_priv(dev);
  2513. void __iomem *ioaddr = tp->mmio_addr;
  2514. if (!netif_running(dev))
  2515. goto out_pci_suspend;
  2516. netif_device_detach(dev);
  2517. netif_stop_queue(dev);
  2518. spin_lock_irq(&tp->lock);
  2519. rtl8169_asic_down(ioaddr);
  2520. dev->stats.rx_missed_errors += RTL_R32(RxMissed);
  2521. RTL_W32(RxMissed, 0);
  2522. spin_unlock_irq(&tp->lock);
  2523. out_pci_suspend:
  2524. pci_save_state(pdev);
  2525. pci_enable_wake(pdev, pci_choose_state(pdev, state),
  2526. (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
  2527. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2528. return 0;
  2529. }
  2530. static int rtl8169_resume(struct pci_dev *pdev)
  2531. {
  2532. struct net_device *dev = pci_get_drvdata(pdev);
  2533. pci_set_power_state(pdev, PCI_D0);
  2534. pci_restore_state(pdev);
  2535. pci_enable_wake(pdev, PCI_D0, 0);
  2536. if (!netif_running(dev))
  2537. goto out;
  2538. netif_device_attach(dev);
  2539. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2540. out:
  2541. return 0;
  2542. }
  2543. #endif /* CONFIG_PM */
  2544. static struct pci_driver rtl8169_pci_driver = {
  2545. .name = MODULENAME,
  2546. .id_table = rtl8169_pci_tbl,
  2547. .probe = rtl8169_init_one,
  2548. .remove = __devexit_p(rtl8169_remove_one),
  2549. #ifdef CONFIG_PM
  2550. .suspend = rtl8169_suspend,
  2551. .resume = rtl8169_resume,
  2552. #endif
  2553. };
  2554. static int __init rtl8169_init_module(void)
  2555. {
  2556. return pci_register_driver(&rtl8169_pci_driver);
  2557. }
  2558. static void __exit rtl8169_cleanup_module(void)
  2559. {
  2560. pci_unregister_driver(&rtl8169_pci_driver);
  2561. }
  2562. module_init(rtl8169_init_module);
  2563. module_exit(rtl8169_cleanup_module);