ni.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  36. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  38. extern void evergreen_mc_program(struct radeon_device *rdev);
  39. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  40. extern int evergreen_mc_init(struct radeon_device *rdev);
  41. #define EVERGREEN_PFP_UCODE_SIZE 1120
  42. #define EVERGREEN_PM4_UCODE_SIZE 1376
  43. #define EVERGREEN_RLC_UCODE_SIZE 768
  44. #define BTC_MC_UCODE_SIZE 6024
  45. #define CAYMAN_PFP_UCODE_SIZE 2176
  46. #define CAYMAN_PM4_UCODE_SIZE 2176
  47. #define CAYMAN_RLC_UCODE_SIZE 1024
  48. #define CAYMAN_MC_UCODE_SIZE 6037
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  51. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  52. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  53. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  54. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  55. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  56. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  57. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  58. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  59. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  60. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  61. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  62. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  64. #define BTC_IO_MC_REGS_SIZE 29
  65. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  66. {0x00000077, 0xff010100},
  67. {0x00000078, 0x00000000},
  68. {0x00000079, 0x00001434},
  69. {0x0000007a, 0xcc08ec08},
  70. {0x0000007b, 0x00040000},
  71. {0x0000007c, 0x000080c0},
  72. {0x0000007d, 0x09000000},
  73. {0x0000007e, 0x00210404},
  74. {0x00000081, 0x08a8e800},
  75. {0x00000082, 0x00030444},
  76. {0x00000083, 0x00000000},
  77. {0x00000085, 0x00000001},
  78. {0x00000086, 0x00000002},
  79. {0x00000087, 0x48490000},
  80. {0x00000088, 0x20244647},
  81. {0x00000089, 0x00000005},
  82. {0x0000008b, 0x66030000},
  83. {0x0000008c, 0x00006603},
  84. {0x0000008d, 0x00000100},
  85. {0x0000008f, 0x00001c0a},
  86. {0x00000090, 0xff000001},
  87. {0x00000094, 0x00101101},
  88. {0x00000095, 0x00000fff},
  89. {0x00000096, 0x00116fff},
  90. {0x00000097, 0x60010000},
  91. {0x00000098, 0x10010000},
  92. {0x00000099, 0x00006000},
  93. {0x0000009a, 0x00001000},
  94. {0x0000009f, 0x00946a00}
  95. };
  96. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  97. {0x00000077, 0xff010100},
  98. {0x00000078, 0x00000000},
  99. {0x00000079, 0x00001434},
  100. {0x0000007a, 0xcc08ec08},
  101. {0x0000007b, 0x00040000},
  102. {0x0000007c, 0x000080c0},
  103. {0x0000007d, 0x09000000},
  104. {0x0000007e, 0x00210404},
  105. {0x00000081, 0x08a8e800},
  106. {0x00000082, 0x00030444},
  107. {0x00000083, 0x00000000},
  108. {0x00000085, 0x00000001},
  109. {0x00000086, 0x00000002},
  110. {0x00000087, 0x48490000},
  111. {0x00000088, 0x20244647},
  112. {0x00000089, 0x00000005},
  113. {0x0000008b, 0x66030000},
  114. {0x0000008c, 0x00006603},
  115. {0x0000008d, 0x00000100},
  116. {0x0000008f, 0x00001c0a},
  117. {0x00000090, 0xff000001},
  118. {0x00000094, 0x00101101},
  119. {0x00000095, 0x00000fff},
  120. {0x00000096, 0x00116fff},
  121. {0x00000097, 0x60010000},
  122. {0x00000098, 0x10010000},
  123. {0x00000099, 0x00006000},
  124. {0x0000009a, 0x00001000},
  125. {0x0000009f, 0x00936a00}
  126. };
  127. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  128. {0x00000077, 0xff010100},
  129. {0x00000078, 0x00000000},
  130. {0x00000079, 0x00001434},
  131. {0x0000007a, 0xcc08ec08},
  132. {0x0000007b, 0x00040000},
  133. {0x0000007c, 0x000080c0},
  134. {0x0000007d, 0x09000000},
  135. {0x0000007e, 0x00210404},
  136. {0x00000081, 0x08a8e800},
  137. {0x00000082, 0x00030444},
  138. {0x00000083, 0x00000000},
  139. {0x00000085, 0x00000001},
  140. {0x00000086, 0x00000002},
  141. {0x00000087, 0x48490000},
  142. {0x00000088, 0x20244647},
  143. {0x00000089, 0x00000005},
  144. {0x0000008b, 0x66030000},
  145. {0x0000008c, 0x00006603},
  146. {0x0000008d, 0x00000100},
  147. {0x0000008f, 0x00001c0a},
  148. {0x00000090, 0xff000001},
  149. {0x00000094, 0x00101101},
  150. {0x00000095, 0x00000fff},
  151. {0x00000096, 0x00116fff},
  152. {0x00000097, 0x60010000},
  153. {0x00000098, 0x10010000},
  154. {0x00000099, 0x00006000},
  155. {0x0000009a, 0x00001000},
  156. {0x0000009f, 0x00916a00}
  157. };
  158. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  159. {0x00000077, 0xff010100},
  160. {0x00000078, 0x00000000},
  161. {0x00000079, 0x00001434},
  162. {0x0000007a, 0xcc08ec08},
  163. {0x0000007b, 0x00040000},
  164. {0x0000007c, 0x000080c0},
  165. {0x0000007d, 0x09000000},
  166. {0x0000007e, 0x00210404},
  167. {0x00000081, 0x08a8e800},
  168. {0x00000082, 0x00030444},
  169. {0x00000083, 0x00000000},
  170. {0x00000085, 0x00000001},
  171. {0x00000086, 0x00000002},
  172. {0x00000087, 0x48490000},
  173. {0x00000088, 0x20244647},
  174. {0x00000089, 0x00000005},
  175. {0x0000008b, 0x66030000},
  176. {0x0000008c, 0x00006603},
  177. {0x0000008d, 0x00000100},
  178. {0x0000008f, 0x00001c0a},
  179. {0x00000090, 0xff000001},
  180. {0x00000094, 0x00101101},
  181. {0x00000095, 0x00000fff},
  182. {0x00000096, 0x00116fff},
  183. {0x00000097, 0x60010000},
  184. {0x00000098, 0x10010000},
  185. {0x00000099, 0x00006000},
  186. {0x0000009a, 0x00001000},
  187. {0x0000009f, 0x00976b00}
  188. };
  189. int ni_mc_load_microcode(struct radeon_device *rdev)
  190. {
  191. const __be32 *fw_data;
  192. u32 mem_type, running, blackout = 0;
  193. u32 *io_mc_regs;
  194. int i, ucode_size, regs_size;
  195. if (!rdev->mc_fw)
  196. return -EINVAL;
  197. switch (rdev->family) {
  198. case CHIP_BARTS:
  199. io_mc_regs = (u32 *)&barts_io_mc_regs;
  200. ucode_size = BTC_MC_UCODE_SIZE;
  201. regs_size = BTC_IO_MC_REGS_SIZE;
  202. break;
  203. case CHIP_TURKS:
  204. io_mc_regs = (u32 *)&turks_io_mc_regs;
  205. ucode_size = BTC_MC_UCODE_SIZE;
  206. regs_size = BTC_IO_MC_REGS_SIZE;
  207. break;
  208. case CHIP_CAICOS:
  209. default:
  210. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  211. ucode_size = BTC_MC_UCODE_SIZE;
  212. regs_size = BTC_IO_MC_REGS_SIZE;
  213. break;
  214. case CHIP_CAYMAN:
  215. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  216. ucode_size = CAYMAN_MC_UCODE_SIZE;
  217. regs_size = BTC_IO_MC_REGS_SIZE;
  218. break;
  219. }
  220. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  221. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  222. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  223. if (running) {
  224. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  225. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  226. }
  227. /* reset the engine and set to writable */
  228. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  229. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  230. /* load mc io regs */
  231. for (i = 0; i < regs_size; i++) {
  232. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  233. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  234. }
  235. /* load the MC ucode */
  236. fw_data = (const __be32 *)rdev->mc_fw->data;
  237. for (i = 0; i < ucode_size; i++)
  238. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  239. /* put the engine back into the active state */
  240. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  241. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  242. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  243. /* wait for training to complete */
  244. while (!(RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD))
  245. udelay(10);
  246. if (running)
  247. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  248. }
  249. return 0;
  250. }
  251. int ni_init_microcode(struct radeon_device *rdev)
  252. {
  253. struct platform_device *pdev;
  254. const char *chip_name;
  255. const char *rlc_chip_name;
  256. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  257. char fw_name[30];
  258. int err;
  259. DRM_DEBUG("\n");
  260. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  261. err = IS_ERR(pdev);
  262. if (err) {
  263. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  264. return -EINVAL;
  265. }
  266. switch (rdev->family) {
  267. case CHIP_BARTS:
  268. chip_name = "BARTS";
  269. rlc_chip_name = "BTC";
  270. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  271. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  272. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  273. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  274. break;
  275. case CHIP_TURKS:
  276. chip_name = "TURKS";
  277. rlc_chip_name = "BTC";
  278. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  279. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  280. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  281. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  282. break;
  283. case CHIP_CAICOS:
  284. chip_name = "CAICOS";
  285. rlc_chip_name = "BTC";
  286. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  287. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  288. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  289. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  290. break;
  291. case CHIP_CAYMAN:
  292. chip_name = "CAYMAN";
  293. rlc_chip_name = "CAYMAN";
  294. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  295. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  296. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  297. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  298. break;
  299. default: BUG();
  300. }
  301. DRM_INFO("Loading %s Microcode\n", chip_name);
  302. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  303. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  304. if (err)
  305. goto out;
  306. if (rdev->pfp_fw->size != pfp_req_size) {
  307. printk(KERN_ERR
  308. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  309. rdev->pfp_fw->size, fw_name);
  310. err = -EINVAL;
  311. goto out;
  312. }
  313. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  314. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  315. if (err)
  316. goto out;
  317. if (rdev->me_fw->size != me_req_size) {
  318. printk(KERN_ERR
  319. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  320. rdev->me_fw->size, fw_name);
  321. err = -EINVAL;
  322. }
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  324. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->rlc_fw->size != rlc_req_size) {
  328. printk(KERN_ERR
  329. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->rlc_fw->size, fw_name);
  331. err = -EINVAL;
  332. }
  333. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  334. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  335. if (err)
  336. goto out;
  337. if (rdev->mc_fw->size != mc_req_size) {
  338. printk(KERN_ERR
  339. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  340. rdev->mc_fw->size, fw_name);
  341. err = -EINVAL;
  342. }
  343. out:
  344. platform_device_unregister(pdev);
  345. if (err) {
  346. if (err != -EINVAL)
  347. printk(KERN_ERR
  348. "ni_cp: Failed to load firmware \"%s\"\n",
  349. fw_name);
  350. release_firmware(rdev->pfp_fw);
  351. rdev->pfp_fw = NULL;
  352. release_firmware(rdev->me_fw);
  353. rdev->me_fw = NULL;
  354. release_firmware(rdev->rlc_fw);
  355. rdev->rlc_fw = NULL;
  356. release_firmware(rdev->mc_fw);
  357. rdev->mc_fw = NULL;
  358. }
  359. return err;
  360. }
  361. /*
  362. * Core functions
  363. */
  364. static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  365. u32 num_tile_pipes,
  366. u32 num_backends_per_asic,
  367. u32 *backend_disable_mask_per_asic,
  368. u32 num_shader_engines)
  369. {
  370. u32 backend_map = 0;
  371. u32 enabled_backends_mask = 0;
  372. u32 enabled_backends_count = 0;
  373. u32 num_backends_per_se;
  374. u32 cur_pipe;
  375. u32 swizzle_pipe[CAYMAN_MAX_PIPES];
  376. u32 cur_backend = 0;
  377. u32 i;
  378. bool force_no_swizzle;
  379. /* force legal values */
  380. if (num_tile_pipes < 1)
  381. num_tile_pipes = 1;
  382. if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
  383. num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  384. if (num_shader_engines < 1)
  385. num_shader_engines = 1;
  386. if (num_shader_engines > rdev->config.cayman.max_shader_engines)
  387. num_shader_engines = rdev->config.cayman.max_shader_engines;
  388. if (num_backends_per_asic < num_shader_engines)
  389. num_backends_per_asic = num_shader_engines;
  390. if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
  391. num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
  392. /* make sure we have the same number of backends per se */
  393. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  394. /* set up the number of backends per se */
  395. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  396. if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
  397. num_backends_per_se = rdev->config.cayman.max_backends_per_se;
  398. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  399. }
  400. /* create enable mask and count for enabled backends */
  401. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  402. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  403. enabled_backends_mask |= (1 << i);
  404. ++enabled_backends_count;
  405. }
  406. if (enabled_backends_count == num_backends_per_asic)
  407. break;
  408. }
  409. /* force the backends mask to match the current number of backends */
  410. if (enabled_backends_count != num_backends_per_asic) {
  411. u32 this_backend_enabled;
  412. u32 shader_engine;
  413. u32 backend_per_se;
  414. enabled_backends_mask = 0;
  415. enabled_backends_count = 0;
  416. *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
  417. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  418. /* calc the current se */
  419. shader_engine = i / rdev->config.cayman.max_backends_per_se;
  420. /* calc the backend per se */
  421. backend_per_se = i % rdev->config.cayman.max_backends_per_se;
  422. /* default to not enabled */
  423. this_backend_enabled = 0;
  424. if ((shader_engine < num_shader_engines) &&
  425. (backend_per_se < num_backends_per_se))
  426. this_backend_enabled = 1;
  427. if (this_backend_enabled) {
  428. enabled_backends_mask |= (1 << i);
  429. *backend_disable_mask_per_asic &= ~(1 << i);
  430. ++enabled_backends_count;
  431. }
  432. }
  433. }
  434. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
  435. switch (rdev->family) {
  436. case CHIP_CAYMAN:
  437. force_no_swizzle = true;
  438. break;
  439. default:
  440. force_no_swizzle = false;
  441. break;
  442. }
  443. if (force_no_swizzle) {
  444. bool last_backend_enabled = false;
  445. force_no_swizzle = false;
  446. for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
  447. if (((enabled_backends_mask >> i) & 1) == 1) {
  448. if (last_backend_enabled)
  449. force_no_swizzle = true;
  450. last_backend_enabled = true;
  451. } else
  452. last_backend_enabled = false;
  453. }
  454. }
  455. switch (num_tile_pipes) {
  456. case 1:
  457. case 3:
  458. case 5:
  459. case 7:
  460. DRM_ERROR("odd number of pipes!\n");
  461. break;
  462. case 2:
  463. swizzle_pipe[0] = 0;
  464. swizzle_pipe[1] = 1;
  465. break;
  466. case 4:
  467. if (force_no_swizzle) {
  468. swizzle_pipe[0] = 0;
  469. swizzle_pipe[1] = 1;
  470. swizzle_pipe[2] = 2;
  471. swizzle_pipe[3] = 3;
  472. } else {
  473. swizzle_pipe[0] = 0;
  474. swizzle_pipe[1] = 2;
  475. swizzle_pipe[2] = 1;
  476. swizzle_pipe[3] = 3;
  477. }
  478. break;
  479. case 6:
  480. if (force_no_swizzle) {
  481. swizzle_pipe[0] = 0;
  482. swizzle_pipe[1] = 1;
  483. swizzle_pipe[2] = 2;
  484. swizzle_pipe[3] = 3;
  485. swizzle_pipe[4] = 4;
  486. swizzle_pipe[5] = 5;
  487. } else {
  488. swizzle_pipe[0] = 0;
  489. swizzle_pipe[1] = 2;
  490. swizzle_pipe[2] = 4;
  491. swizzle_pipe[3] = 1;
  492. swizzle_pipe[4] = 3;
  493. swizzle_pipe[5] = 5;
  494. }
  495. break;
  496. case 8:
  497. if (force_no_swizzle) {
  498. swizzle_pipe[0] = 0;
  499. swizzle_pipe[1] = 1;
  500. swizzle_pipe[2] = 2;
  501. swizzle_pipe[3] = 3;
  502. swizzle_pipe[4] = 4;
  503. swizzle_pipe[5] = 5;
  504. swizzle_pipe[6] = 6;
  505. swizzle_pipe[7] = 7;
  506. } else {
  507. swizzle_pipe[0] = 0;
  508. swizzle_pipe[1] = 2;
  509. swizzle_pipe[2] = 4;
  510. swizzle_pipe[3] = 6;
  511. swizzle_pipe[4] = 1;
  512. swizzle_pipe[5] = 3;
  513. swizzle_pipe[6] = 5;
  514. swizzle_pipe[7] = 7;
  515. }
  516. break;
  517. }
  518. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  519. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  520. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  521. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  522. cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
  523. }
  524. return backend_map;
  525. }
  526. static void cayman_program_channel_remap(struct radeon_device *rdev)
  527. {
  528. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  529. tmp = RREG32(MC_SHARED_CHMAP);
  530. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  531. case 0:
  532. case 1:
  533. case 2:
  534. case 3:
  535. default:
  536. /* default mapping */
  537. mc_shared_chremap = 0x00fac688;
  538. break;
  539. }
  540. switch (rdev->family) {
  541. case CHIP_CAYMAN:
  542. default:
  543. //tcp_chan_steer_lo = 0x54763210
  544. tcp_chan_steer_lo = 0x76543210;
  545. tcp_chan_steer_hi = 0x0000ba98;
  546. break;
  547. }
  548. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  549. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  550. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  551. }
  552. static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
  553. u32 disable_mask_per_se,
  554. u32 max_disable_mask_per_se,
  555. u32 num_shader_engines)
  556. {
  557. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  558. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  559. if (num_shader_engines == 1)
  560. return disable_mask_per_asic;
  561. else if (num_shader_engines == 2)
  562. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  563. else
  564. return 0xffffffff;
  565. }
  566. static void cayman_gpu_init(struct radeon_device *rdev)
  567. {
  568. u32 cc_rb_backend_disable = 0;
  569. u32 cc_gc_shader_pipe_config;
  570. u32 gb_addr_config = 0;
  571. u32 mc_shared_chmap, mc_arb_ramcfg;
  572. u32 gb_backend_map;
  573. u32 cgts_tcc_disable;
  574. u32 sx_debug_1;
  575. u32 smx_dc_ctl0;
  576. u32 gc_user_shader_pipe_config;
  577. u32 gc_user_rb_backend_disable;
  578. u32 cgts_user_tcc_disable;
  579. u32 cgts_sm_ctrl_reg;
  580. u32 hdp_host_path_cntl;
  581. u32 tmp;
  582. int i, j;
  583. switch (rdev->family) {
  584. case CHIP_CAYMAN:
  585. default:
  586. rdev->config.cayman.max_shader_engines = 2;
  587. rdev->config.cayman.max_pipes_per_simd = 4;
  588. rdev->config.cayman.max_tile_pipes = 8;
  589. rdev->config.cayman.max_simds_per_se = 12;
  590. rdev->config.cayman.max_backends_per_se = 4;
  591. rdev->config.cayman.max_texture_channel_caches = 8;
  592. rdev->config.cayman.max_gprs = 256;
  593. rdev->config.cayman.max_threads = 256;
  594. rdev->config.cayman.max_gs_threads = 32;
  595. rdev->config.cayman.max_stack_entries = 512;
  596. rdev->config.cayman.sx_num_of_sets = 8;
  597. rdev->config.cayman.sx_max_export_size = 256;
  598. rdev->config.cayman.sx_max_export_pos_size = 64;
  599. rdev->config.cayman.sx_max_export_smx_size = 192;
  600. rdev->config.cayman.max_hw_contexts = 8;
  601. rdev->config.cayman.sq_num_cf_insts = 2;
  602. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  603. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  604. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  605. break;
  606. }
  607. /* Initialize HDP */
  608. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  609. WREG32((0x2c14 + j), 0x00000000);
  610. WREG32((0x2c18 + j), 0x00000000);
  611. WREG32((0x2c1c + j), 0x00000000);
  612. WREG32((0x2c20 + j), 0x00000000);
  613. WREG32((0x2c24 + j), 0x00000000);
  614. }
  615. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  616. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  617. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  618. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  619. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  620. cgts_tcc_disable = 0xff000000;
  621. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  622. gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
  623. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  624. rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
  625. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  626. rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
  627. rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
  628. tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
  629. rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
  630. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  631. rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
  632. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  633. rdev->config.cayman.backend_disable_mask_per_asic =
  634. cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
  635. rdev->config.cayman.num_shader_engines);
  636. rdev->config.cayman.backend_map =
  637. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  638. rdev->config.cayman.num_backends_per_se *
  639. rdev->config.cayman.num_shader_engines,
  640. &rdev->config.cayman.backend_disable_mask_per_asic,
  641. rdev->config.cayman.num_shader_engines);
  642. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  643. rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  644. tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
  645. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  646. if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
  647. rdev->config.cayman.mem_max_burst_length_bytes = 512;
  648. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  649. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  650. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  651. rdev->config.cayman.mem_row_size_in_kb = 4;
  652. /* XXX use MC settings? */
  653. rdev->config.cayman.shader_engine_tile_size = 32;
  654. rdev->config.cayman.num_gpus = 1;
  655. rdev->config.cayman.multi_gpu_tile_size = 64;
  656. //gb_addr_config = 0x02011003
  657. #if 0
  658. gb_addr_config = RREG32(GB_ADDR_CONFIG);
  659. #else
  660. gb_addr_config = 0;
  661. switch (rdev->config.cayman.num_tile_pipes) {
  662. case 1:
  663. default:
  664. gb_addr_config |= NUM_PIPES(0);
  665. break;
  666. case 2:
  667. gb_addr_config |= NUM_PIPES(1);
  668. break;
  669. case 4:
  670. gb_addr_config |= NUM_PIPES(2);
  671. break;
  672. case 8:
  673. gb_addr_config |= NUM_PIPES(3);
  674. break;
  675. }
  676. tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
  677. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  678. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
  679. tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
  680. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  681. switch (rdev->config.cayman.num_gpus) {
  682. case 1:
  683. default:
  684. gb_addr_config |= NUM_GPUS(0);
  685. break;
  686. case 2:
  687. gb_addr_config |= NUM_GPUS(1);
  688. break;
  689. case 4:
  690. gb_addr_config |= NUM_GPUS(2);
  691. break;
  692. }
  693. switch (rdev->config.cayman.multi_gpu_tile_size) {
  694. case 16:
  695. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  696. break;
  697. case 32:
  698. default:
  699. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  700. break;
  701. case 64:
  702. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  703. break;
  704. case 128:
  705. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  706. break;
  707. }
  708. switch (rdev->config.cayman.mem_row_size_in_kb) {
  709. case 1:
  710. default:
  711. gb_addr_config |= ROW_SIZE(0);
  712. break;
  713. case 2:
  714. gb_addr_config |= ROW_SIZE(1);
  715. break;
  716. case 4:
  717. gb_addr_config |= ROW_SIZE(2);
  718. break;
  719. }
  720. #endif
  721. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  722. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  723. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  724. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  725. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  726. rdev->config.cayman.num_shader_engines = tmp + 1;
  727. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  728. rdev->config.cayman.num_gpus = tmp + 1;
  729. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  730. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  731. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  732. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  733. //gb_backend_map = 0x76541032;
  734. #if 0
  735. gb_backend_map = RREG32(GB_BACKEND_MAP);
  736. #else
  737. gb_backend_map =
  738. cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
  739. rdev->config.cayman.num_backends_per_se *
  740. rdev->config.cayman.num_shader_engines,
  741. &rdev->config.cayman.backend_disable_mask_per_asic,
  742. rdev->config.cayman.num_shader_engines);
  743. #endif
  744. /* setup tiling info dword. gb_addr_config is not adequate since it does
  745. * not have bank info, so create a custom tiling dword.
  746. * bits 3:0 num_pipes
  747. * bits 7:4 num_banks
  748. * bits 11:8 group_size
  749. * bits 15:12 row_size
  750. */
  751. rdev->config.cayman.tile_config = 0;
  752. switch (rdev->config.cayman.num_tile_pipes) {
  753. case 1:
  754. default:
  755. rdev->config.cayman.tile_config |= (0 << 0);
  756. break;
  757. case 2:
  758. rdev->config.cayman.tile_config |= (1 << 0);
  759. break;
  760. case 4:
  761. rdev->config.cayman.tile_config |= (2 << 0);
  762. break;
  763. case 8:
  764. rdev->config.cayman.tile_config |= (3 << 0);
  765. break;
  766. }
  767. rdev->config.cayman.tile_config |=
  768. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  769. rdev->config.cayman.tile_config |=
  770. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  771. rdev->config.cayman.tile_config |=
  772. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  773. WREG32(GB_BACKEND_MAP, gb_backend_map);
  774. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  775. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  776. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  777. cayman_program_channel_remap(rdev);
  778. /* primary versions */
  779. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  780. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  781. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  782. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  783. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  784. /* user versions */
  785. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  786. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  787. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  788. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  789. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  790. /* reprogram the shader complex */
  791. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  792. for (i = 0; i < 16; i++)
  793. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  794. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  795. /* set HW defaults for 3D engine */
  796. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  797. sx_debug_1 = RREG32(SX_DEBUG_1);
  798. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  799. WREG32(SX_DEBUG_1, sx_debug_1);
  800. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  801. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  802. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  803. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  804. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  805. /* need to be explicitly zero-ed */
  806. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  807. WREG32(SQ_LSTMP_RING_BASE, 0);
  808. WREG32(SQ_HSTMP_RING_BASE, 0);
  809. WREG32(SQ_ESTMP_RING_BASE, 0);
  810. WREG32(SQ_GSTMP_RING_BASE, 0);
  811. WREG32(SQ_VSTMP_RING_BASE, 0);
  812. WREG32(SQ_PSTMP_RING_BASE, 0);
  813. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  814. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  815. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  816. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  817. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  818. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  819. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  820. WREG32(VGT_NUM_INSTANCES, 1);
  821. WREG32(CP_PERFMON_CNTL, 0);
  822. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  823. FETCH_FIFO_HIWATER(0x4) |
  824. DONE_FIFO_HIWATER(0xe0) |
  825. ALU_UPDATE_FIFO_HIWATER(0x8)));
  826. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  827. WREG32(SQ_CONFIG, (VC_ENABLE |
  828. EXPORT_SRC_C |
  829. GFX_PRIO(0) |
  830. CS1_PRIO(0) |
  831. CS2_PRIO(1)));
  832. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  833. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  834. FORCE_EOV_MAX_REZ_CNT(255)));
  835. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  836. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  837. WREG32(VGT_GS_VERTEX_REUSE, 16);
  838. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  839. WREG32(CB_PERF_CTR0_SEL_0, 0);
  840. WREG32(CB_PERF_CTR0_SEL_1, 0);
  841. WREG32(CB_PERF_CTR1_SEL_0, 0);
  842. WREG32(CB_PERF_CTR1_SEL_1, 0);
  843. WREG32(CB_PERF_CTR2_SEL_0, 0);
  844. WREG32(CB_PERF_CTR2_SEL_1, 0);
  845. WREG32(CB_PERF_CTR3_SEL_0, 0);
  846. WREG32(CB_PERF_CTR3_SEL_1, 0);
  847. tmp = RREG32(HDP_MISC_CNTL);
  848. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  849. WREG32(HDP_MISC_CNTL, tmp);
  850. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  851. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  852. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  853. udelay(50);
  854. }
  855. /*
  856. * GART
  857. */
  858. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  859. {
  860. /* flush hdp cache */
  861. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  862. /* bits 0-7 are the VM contexts0-7 */
  863. WREG32(VM_INVALIDATE_REQUEST, 1);
  864. }
  865. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  866. {
  867. int r;
  868. if (rdev->gart.table.vram.robj == NULL) {
  869. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  870. return -EINVAL;
  871. }
  872. r = radeon_gart_table_vram_pin(rdev);
  873. if (r)
  874. return r;
  875. radeon_gart_restore(rdev);
  876. /* Setup TLB control */
  877. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB |
  878. ENABLE_L1_FRAGMENT_PROCESSING |
  879. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  880. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  881. /* Setup L2 cache */
  882. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  883. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  884. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  885. EFFECTIVE_L2_QUEUE_SIZE(7) |
  886. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  887. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  888. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  889. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  890. /* setup context0 */
  891. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  892. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  893. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  894. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  895. (u32)(rdev->dummy_page.addr >> 12));
  896. WREG32(VM_CONTEXT0_CNTL2, 0);
  897. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  898. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  899. /* disable context1-7 */
  900. WREG32(VM_CONTEXT1_CNTL2, 0);
  901. WREG32(VM_CONTEXT1_CNTL, 0);
  902. cayman_pcie_gart_tlb_flush(rdev);
  903. rdev->gart.ready = true;
  904. return 0;
  905. }
  906. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  907. {
  908. int r;
  909. /* Disable all tables */
  910. WREG32(VM_CONTEXT0_CNTL, 0);
  911. WREG32(VM_CONTEXT1_CNTL, 0);
  912. /* Setup TLB control */
  913. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  914. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  915. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  916. /* Setup L2 cache */
  917. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  918. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  919. EFFECTIVE_L2_QUEUE_SIZE(7) |
  920. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  921. WREG32(VM_L2_CNTL2, 0);
  922. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  923. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  924. if (rdev->gart.table.vram.robj) {
  925. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  926. if (likely(r == 0)) {
  927. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  928. radeon_bo_unpin(rdev->gart.table.vram.robj);
  929. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  930. }
  931. }
  932. }
  933. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  934. {
  935. cayman_pcie_gart_disable(rdev);
  936. radeon_gart_table_vram_free(rdev);
  937. radeon_gart_fini(rdev);
  938. }
  939. /*
  940. * CP.
  941. */
  942. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  943. {
  944. if (enable)
  945. WREG32(CP_ME_CNTL, 0);
  946. else {
  947. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  948. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  949. WREG32(SCRATCH_UMSK, 0);
  950. }
  951. }
  952. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  953. {
  954. const __be32 *fw_data;
  955. int i;
  956. if (!rdev->me_fw || !rdev->pfp_fw)
  957. return -EINVAL;
  958. cayman_cp_enable(rdev, false);
  959. fw_data = (const __be32 *)rdev->pfp_fw->data;
  960. WREG32(CP_PFP_UCODE_ADDR, 0);
  961. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  962. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  963. WREG32(CP_PFP_UCODE_ADDR, 0);
  964. fw_data = (const __be32 *)rdev->me_fw->data;
  965. WREG32(CP_ME_RAM_WADDR, 0);
  966. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  967. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  968. WREG32(CP_PFP_UCODE_ADDR, 0);
  969. WREG32(CP_ME_RAM_WADDR, 0);
  970. WREG32(CP_ME_RAM_RADDR, 0);
  971. return 0;
  972. }
  973. static int cayman_cp_start(struct radeon_device *rdev)
  974. {
  975. int r, i;
  976. r = radeon_ring_lock(rdev, 7);
  977. if (r) {
  978. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  979. return r;
  980. }
  981. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  982. radeon_ring_write(rdev, 0x1);
  983. radeon_ring_write(rdev, 0x0);
  984. radeon_ring_write(rdev, rdev->config.cayman.max_hw_contexts - 1);
  985. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  986. radeon_ring_write(rdev, 0);
  987. radeon_ring_write(rdev, 0);
  988. radeon_ring_unlock_commit(rdev);
  989. cayman_cp_enable(rdev, true);
  990. r = radeon_ring_lock(rdev, cayman_default_size + 19);
  991. if (r) {
  992. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  993. return r;
  994. }
  995. /* setup clear context state */
  996. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  997. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  998. for (i = 0; i < cayman_default_size; i++)
  999. radeon_ring_write(rdev, cayman_default_state[i]);
  1000. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1001. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1002. /* set clear context state */
  1003. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1004. radeon_ring_write(rdev, 0);
  1005. /* SQ_VTX_BASE_VTX_LOC */
  1006. radeon_ring_write(rdev, 0xc0026f00);
  1007. radeon_ring_write(rdev, 0x00000000);
  1008. radeon_ring_write(rdev, 0x00000000);
  1009. radeon_ring_write(rdev, 0x00000000);
  1010. /* Clear consts */
  1011. radeon_ring_write(rdev, 0xc0036f00);
  1012. radeon_ring_write(rdev, 0x00000bc4);
  1013. radeon_ring_write(rdev, 0xffffffff);
  1014. radeon_ring_write(rdev, 0xffffffff);
  1015. radeon_ring_write(rdev, 0xffffffff);
  1016. radeon_ring_write(rdev, 0xc0026900);
  1017. radeon_ring_write(rdev, 0x00000316);
  1018. radeon_ring_write(rdev, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1019. radeon_ring_write(rdev, 0x00000010); /* */
  1020. radeon_ring_unlock_commit(rdev);
  1021. /* XXX init other rings */
  1022. return 0;
  1023. }
  1024. static void cayman_cp_fini(struct radeon_device *rdev)
  1025. {
  1026. cayman_cp_enable(rdev, false);
  1027. radeon_ring_fini(rdev);
  1028. }
  1029. int cayman_cp_resume(struct radeon_device *rdev)
  1030. {
  1031. u32 tmp;
  1032. u32 rb_bufsz;
  1033. int r;
  1034. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1035. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1036. SOFT_RESET_PA |
  1037. SOFT_RESET_SH |
  1038. SOFT_RESET_VGT |
  1039. SOFT_RESET_SX));
  1040. RREG32(GRBM_SOFT_RESET);
  1041. mdelay(15);
  1042. WREG32(GRBM_SOFT_RESET, 0);
  1043. RREG32(GRBM_SOFT_RESET);
  1044. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1045. /* Set the write pointer delay */
  1046. WREG32(CP_RB_WPTR_DELAY, 0);
  1047. WREG32(CP_DEBUG, (1 << 27));
  1048. /* ring 0 - compute and gfx */
  1049. /* Set ring buffer size */
  1050. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1051. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1052. #ifdef __BIG_ENDIAN
  1053. tmp |= BUF_SWAP_32BIT;
  1054. #endif
  1055. WREG32(CP_RB0_CNTL, tmp);
  1056. /* Initialize the ring buffer's read and write pointers */
  1057. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1058. WREG32(CP_RB0_WPTR, 0);
  1059. /* set the wb address wether it's enabled or not */
  1060. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1061. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1062. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1063. if (rdev->wb.enabled)
  1064. WREG32(SCRATCH_UMSK, 0xff);
  1065. else {
  1066. tmp |= RB_NO_UPDATE;
  1067. WREG32(SCRATCH_UMSK, 0);
  1068. }
  1069. mdelay(1);
  1070. WREG32(CP_RB0_CNTL, tmp);
  1071. WREG32(CP_RB0_BASE, rdev->cp.gpu_addr >> 8);
  1072. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1073. rdev->cp.wptr = RREG32(CP_RB0_WPTR);
  1074. /* ring1 - compute only */
  1075. /* Set ring buffer size */
  1076. rb_bufsz = drm_order(rdev->cp1.ring_size / 8);
  1077. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1078. #ifdef __BIG_ENDIAN
  1079. tmp |= BUF_SWAP_32BIT;
  1080. #endif
  1081. WREG32(CP_RB1_CNTL, tmp);
  1082. /* Initialize the ring buffer's read and write pointers */
  1083. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1084. WREG32(CP_RB1_WPTR, 0);
  1085. /* set the wb address wether it's enabled or not */
  1086. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1087. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1088. mdelay(1);
  1089. WREG32(CP_RB1_CNTL, tmp);
  1090. WREG32(CP_RB1_BASE, rdev->cp1.gpu_addr >> 8);
  1091. rdev->cp1.rptr = RREG32(CP_RB1_RPTR);
  1092. rdev->cp1.wptr = RREG32(CP_RB1_WPTR);
  1093. /* ring2 - compute only */
  1094. /* Set ring buffer size */
  1095. rb_bufsz = drm_order(rdev->cp2.ring_size / 8);
  1096. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1097. #ifdef __BIG_ENDIAN
  1098. tmp |= BUF_SWAP_32BIT;
  1099. #endif
  1100. WREG32(CP_RB2_CNTL, tmp);
  1101. /* Initialize the ring buffer's read and write pointers */
  1102. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1103. WREG32(CP_RB2_WPTR, 0);
  1104. /* set the wb address wether it's enabled or not */
  1105. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1106. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1107. mdelay(1);
  1108. WREG32(CP_RB2_CNTL, tmp);
  1109. WREG32(CP_RB2_BASE, rdev->cp2.gpu_addr >> 8);
  1110. rdev->cp2.rptr = RREG32(CP_RB2_RPTR);
  1111. rdev->cp2.wptr = RREG32(CP_RB2_WPTR);
  1112. /* start the rings */
  1113. cayman_cp_start(rdev);
  1114. rdev->cp.ready = true;
  1115. rdev->cp1.ready = true;
  1116. rdev->cp2.ready = true;
  1117. /* this only test cp0 */
  1118. r = radeon_ring_test(rdev);
  1119. if (r) {
  1120. rdev->cp.ready = false;
  1121. rdev->cp1.ready = false;
  1122. rdev->cp2.ready = false;
  1123. return r;
  1124. }
  1125. return 0;
  1126. }
  1127. bool cayman_gpu_is_lockup(struct radeon_device *rdev)
  1128. {
  1129. u32 srbm_status;
  1130. u32 grbm_status;
  1131. u32 grbm_status_se0, grbm_status_se1;
  1132. struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
  1133. int r;
  1134. srbm_status = RREG32(SRBM_STATUS);
  1135. grbm_status = RREG32(GRBM_STATUS);
  1136. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1137. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1138. if (!(grbm_status & GUI_ACTIVE)) {
  1139. r100_gpu_lockup_update(lockup, &rdev->cp);
  1140. return false;
  1141. }
  1142. /* force CP activities */
  1143. r = radeon_ring_lock(rdev, 2);
  1144. if (!r) {
  1145. /* PACKET2 NOP */
  1146. radeon_ring_write(rdev, 0x80000000);
  1147. radeon_ring_write(rdev, 0x80000000);
  1148. radeon_ring_unlock_commit(rdev);
  1149. }
  1150. /* XXX deal with CP0,1,2 */
  1151. rdev->cp.rptr = RREG32(CP_RB0_RPTR);
  1152. return r100_gpu_cp_is_lockup(rdev, lockup, &rdev->cp);
  1153. }
  1154. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  1155. {
  1156. struct evergreen_mc_save save;
  1157. u32 grbm_reset = 0;
  1158. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1159. return 0;
  1160. dev_info(rdev->dev, "GPU softreset \n");
  1161. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1162. RREG32(GRBM_STATUS));
  1163. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1164. RREG32(GRBM_STATUS_SE0));
  1165. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1166. RREG32(GRBM_STATUS_SE1));
  1167. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1168. RREG32(SRBM_STATUS));
  1169. evergreen_mc_stop(rdev, &save);
  1170. if (evergreen_mc_wait_for_idle(rdev)) {
  1171. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1172. }
  1173. /* Disable CP parsing/prefetching */
  1174. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1175. /* reset all the gfx blocks */
  1176. grbm_reset = (SOFT_RESET_CP |
  1177. SOFT_RESET_CB |
  1178. SOFT_RESET_DB |
  1179. SOFT_RESET_GDS |
  1180. SOFT_RESET_PA |
  1181. SOFT_RESET_SC |
  1182. SOFT_RESET_SPI |
  1183. SOFT_RESET_SH |
  1184. SOFT_RESET_SX |
  1185. SOFT_RESET_TC |
  1186. SOFT_RESET_TA |
  1187. SOFT_RESET_VGT |
  1188. SOFT_RESET_IA);
  1189. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1190. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1191. (void)RREG32(GRBM_SOFT_RESET);
  1192. udelay(50);
  1193. WREG32(GRBM_SOFT_RESET, 0);
  1194. (void)RREG32(GRBM_SOFT_RESET);
  1195. /* Wait a little for things to settle down */
  1196. udelay(50);
  1197. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1198. RREG32(GRBM_STATUS));
  1199. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1200. RREG32(GRBM_STATUS_SE0));
  1201. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1202. RREG32(GRBM_STATUS_SE1));
  1203. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1204. RREG32(SRBM_STATUS));
  1205. evergreen_mc_resume(rdev, &save);
  1206. return 0;
  1207. }
  1208. int cayman_asic_reset(struct radeon_device *rdev)
  1209. {
  1210. return cayman_gpu_soft_reset(rdev);
  1211. }
  1212. static int cayman_startup(struct radeon_device *rdev)
  1213. {
  1214. int r;
  1215. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1216. r = ni_init_microcode(rdev);
  1217. if (r) {
  1218. DRM_ERROR("Failed to load firmware!\n");
  1219. return r;
  1220. }
  1221. }
  1222. r = ni_mc_load_microcode(rdev);
  1223. if (r) {
  1224. DRM_ERROR("Failed to load MC firmware!\n");
  1225. return r;
  1226. }
  1227. evergreen_mc_program(rdev);
  1228. r = cayman_pcie_gart_enable(rdev);
  1229. if (r)
  1230. return r;
  1231. cayman_gpu_init(rdev);
  1232. r = evergreen_blit_init(rdev);
  1233. if (r) {
  1234. evergreen_blit_fini(rdev);
  1235. rdev->asic->copy = NULL;
  1236. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1237. }
  1238. /* allocate wb buffer */
  1239. r = radeon_wb_init(rdev);
  1240. if (r)
  1241. return r;
  1242. /* Enable IRQ */
  1243. r = r600_irq_init(rdev);
  1244. if (r) {
  1245. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1246. radeon_irq_kms_fini(rdev);
  1247. return r;
  1248. }
  1249. evergreen_irq_set(rdev);
  1250. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1251. if (r)
  1252. return r;
  1253. r = cayman_cp_load_microcode(rdev);
  1254. if (r)
  1255. return r;
  1256. r = cayman_cp_resume(rdev);
  1257. if (r)
  1258. return r;
  1259. return 0;
  1260. }
  1261. int cayman_resume(struct radeon_device *rdev)
  1262. {
  1263. int r;
  1264. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1265. * posting will perform necessary task to bring back GPU into good
  1266. * shape.
  1267. */
  1268. /* post card */
  1269. atom_asic_init(rdev->mode_info.atom_context);
  1270. r = cayman_startup(rdev);
  1271. if (r) {
  1272. DRM_ERROR("cayman startup failed on resume\n");
  1273. return r;
  1274. }
  1275. r = r600_ib_test(rdev);
  1276. if (r) {
  1277. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1278. return r;
  1279. }
  1280. return r;
  1281. }
  1282. int cayman_suspend(struct radeon_device *rdev)
  1283. {
  1284. int r;
  1285. /* FIXME: we should wait for ring to be empty */
  1286. cayman_cp_enable(rdev, false);
  1287. rdev->cp.ready = false;
  1288. evergreen_irq_suspend(rdev);
  1289. radeon_wb_disable(rdev);
  1290. cayman_pcie_gart_disable(rdev);
  1291. /* unpin shaders bo */
  1292. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1293. if (likely(r == 0)) {
  1294. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1295. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1296. }
  1297. return 0;
  1298. }
  1299. /* Plan is to move initialization in that function and use
  1300. * helper function so that radeon_device_init pretty much
  1301. * do nothing more than calling asic specific function. This
  1302. * should also allow to remove a bunch of callback function
  1303. * like vram_info.
  1304. */
  1305. int cayman_init(struct radeon_device *rdev)
  1306. {
  1307. int r;
  1308. /* This don't do much */
  1309. r = radeon_gem_init(rdev);
  1310. if (r)
  1311. return r;
  1312. /* Read BIOS */
  1313. if (!radeon_get_bios(rdev)) {
  1314. if (ASIC_IS_AVIVO(rdev))
  1315. return -EINVAL;
  1316. }
  1317. /* Must be an ATOMBIOS */
  1318. if (!rdev->is_atom_bios) {
  1319. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1320. return -EINVAL;
  1321. }
  1322. r = radeon_atombios_init(rdev);
  1323. if (r)
  1324. return r;
  1325. /* Post card if necessary */
  1326. if (!radeon_card_posted(rdev)) {
  1327. if (!rdev->bios) {
  1328. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1329. return -EINVAL;
  1330. }
  1331. DRM_INFO("GPU not posted. posting now...\n");
  1332. atom_asic_init(rdev->mode_info.atom_context);
  1333. }
  1334. /* Initialize scratch registers */
  1335. r600_scratch_init(rdev);
  1336. /* Initialize surface registers */
  1337. radeon_surface_init(rdev);
  1338. /* Initialize clocks */
  1339. radeon_get_clock_info(rdev->ddev);
  1340. /* Fence driver */
  1341. r = radeon_fence_driver_init(rdev);
  1342. if (r)
  1343. return r;
  1344. /* initialize memory controller */
  1345. r = evergreen_mc_init(rdev);
  1346. if (r)
  1347. return r;
  1348. /* Memory manager */
  1349. r = radeon_bo_init(rdev);
  1350. if (r)
  1351. return r;
  1352. r = radeon_irq_kms_init(rdev);
  1353. if (r)
  1354. return r;
  1355. rdev->cp.ring_obj = NULL;
  1356. r600_ring_init(rdev, 1024 * 1024);
  1357. rdev->ih.ring_obj = NULL;
  1358. r600_ih_ring_init(rdev, 64 * 1024);
  1359. r = r600_pcie_gart_init(rdev);
  1360. if (r)
  1361. return r;
  1362. rdev->accel_working = true;
  1363. r = cayman_startup(rdev);
  1364. if (r) {
  1365. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1366. cayman_cp_fini(rdev);
  1367. r600_irq_fini(rdev);
  1368. radeon_wb_fini(rdev);
  1369. radeon_irq_kms_fini(rdev);
  1370. cayman_pcie_gart_fini(rdev);
  1371. rdev->accel_working = false;
  1372. }
  1373. if (rdev->accel_working) {
  1374. r = radeon_ib_pool_init(rdev);
  1375. if (r) {
  1376. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1377. rdev->accel_working = false;
  1378. }
  1379. r = r600_ib_test(rdev);
  1380. if (r) {
  1381. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1382. rdev->accel_working = false;
  1383. }
  1384. }
  1385. /* Don't start up if the MC ucode is missing.
  1386. * The default clocks and voltages before the MC ucode
  1387. * is loaded are not suffient for advanced operations.
  1388. */
  1389. if (!rdev->mc_fw) {
  1390. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1391. return -EINVAL;
  1392. }
  1393. return 0;
  1394. }
  1395. void cayman_fini(struct radeon_device *rdev)
  1396. {
  1397. evergreen_blit_fini(rdev);
  1398. cayman_cp_fini(rdev);
  1399. r600_irq_fini(rdev);
  1400. radeon_wb_fini(rdev);
  1401. radeon_ib_pool_fini(rdev);
  1402. radeon_irq_kms_fini(rdev);
  1403. cayman_pcie_gart_fini(rdev);
  1404. radeon_gem_fini(rdev);
  1405. radeon_fence_driver_fini(rdev);
  1406. radeon_bo_fini(rdev);
  1407. radeon_atombios_fini(rdev);
  1408. kfree(rdev->bios);
  1409. rdev->bios = NULL;
  1410. }