ahci.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. AHCI_CMD_RESET = (1 << 8),
  66. AHCI_CMD_CLR_BUSY = (1 << 10),
  67. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  68. board_ahci = 0,
  69. /* global controller registers */
  70. HOST_CAP = 0x00, /* host capabilities */
  71. HOST_CTL = 0x04, /* global host control */
  72. HOST_IRQ_STAT = 0x08, /* interrupt status */
  73. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  74. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  75. /* HOST_CTL bits */
  76. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  77. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  78. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  79. /* HOST_CAP bits */
  80. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  81. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  82. /* registers for each SATA port */
  83. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  84. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  85. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  86. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  87. PORT_IRQ_STAT = 0x10, /* interrupt status */
  88. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  89. PORT_CMD = 0x18, /* port command */
  90. PORT_TFDATA = 0x20, /* taskfile data */
  91. PORT_SIG = 0x24, /* device TF signature */
  92. PORT_CMD_ISSUE = 0x38, /* command issue */
  93. PORT_SCR = 0x28, /* SATA phy register block */
  94. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  95. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  96. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  97. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  98. /* PORT_IRQ_{STAT,MASK} bits */
  99. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  100. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  101. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  102. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  103. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  104. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  105. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  106. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  107. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  108. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  109. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  110. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  111. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  112. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  113. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  114. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  115. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  116. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  117. PORT_IRQ_HBUS_ERR |
  118. PORT_IRQ_HBUS_DATA_ERR |
  119. PORT_IRQ_IF_ERR,
  120. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  121. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  122. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  123. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  124. PORT_IRQ_D2H_REG_FIS,
  125. /* PORT_CMD bits */
  126. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  127. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  128. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  129. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  130. PORT_CMD_CLO = (1 << 3), /* Command list override */
  131. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  132. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  133. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  134. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  135. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  136. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  137. /* hpriv->flags bits */
  138. AHCI_FLAG_MSI = (1 << 0),
  139. };
  140. struct ahci_cmd_hdr {
  141. u32 opts;
  142. u32 status;
  143. u32 tbl_addr;
  144. u32 tbl_addr_hi;
  145. u32 reserved[4];
  146. };
  147. struct ahci_sg {
  148. u32 addr;
  149. u32 addr_hi;
  150. u32 reserved;
  151. u32 flags_size;
  152. };
  153. struct ahci_host_priv {
  154. unsigned long flags;
  155. u32 cap; /* cache of HOST_CAP register */
  156. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  157. };
  158. struct ahci_port_priv {
  159. struct ahci_cmd_hdr *cmd_slot;
  160. dma_addr_t cmd_slot_dma;
  161. void *cmd_tbl;
  162. dma_addr_t cmd_tbl_dma;
  163. struct ahci_sg *cmd_tbl_sg;
  164. void *rx_fis;
  165. dma_addr_t rx_fis_dma;
  166. };
  167. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  168. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  169. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  170. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  171. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  172. static void ahci_phy_reset(struct ata_port *ap);
  173. static void ahci_irq_clear(struct ata_port *ap);
  174. static void ahci_eng_timeout(struct ata_port *ap);
  175. static int ahci_port_start(struct ata_port *ap);
  176. static void ahci_port_stop(struct ata_port *ap);
  177. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  178. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  179. static u8 ahci_check_status(struct ata_port *ap);
  180. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  181. static void ahci_remove_one (struct pci_dev *pdev);
  182. static struct scsi_host_template ahci_sht = {
  183. .module = THIS_MODULE,
  184. .name = DRV_NAME,
  185. .ioctl = ata_scsi_ioctl,
  186. .queuecommand = ata_scsi_queuecmd,
  187. .eh_timed_out = ata_scsi_timed_out,
  188. .eh_strategy_handler = ata_scsi_error,
  189. .can_queue = ATA_DEF_QUEUE,
  190. .this_id = ATA_SHT_THIS_ID,
  191. .sg_tablesize = AHCI_MAX_SG,
  192. .max_sectors = ATA_MAX_SECTORS,
  193. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  194. .emulated = ATA_SHT_EMULATED,
  195. .use_clustering = AHCI_USE_CLUSTERING,
  196. .proc_name = DRV_NAME,
  197. .dma_boundary = AHCI_DMA_BOUNDARY,
  198. .slave_configure = ata_scsi_slave_config,
  199. .bios_param = ata_std_bios_param,
  200. };
  201. static const struct ata_port_operations ahci_ops = {
  202. .port_disable = ata_port_disable,
  203. .check_status = ahci_check_status,
  204. .check_altstatus = ahci_check_status,
  205. .dev_select = ata_noop_dev_select,
  206. .tf_read = ahci_tf_read,
  207. .phy_reset = ahci_phy_reset,
  208. .qc_prep = ahci_qc_prep,
  209. .qc_issue = ahci_qc_issue,
  210. .eng_timeout = ahci_eng_timeout,
  211. .irq_handler = ahci_interrupt,
  212. .irq_clear = ahci_irq_clear,
  213. .scr_read = ahci_scr_read,
  214. .scr_write = ahci_scr_write,
  215. .port_start = ahci_port_start,
  216. .port_stop = ahci_port_stop,
  217. };
  218. static const struct ata_port_info ahci_port_info[] = {
  219. /* board_ahci */
  220. {
  221. .sht = &ahci_sht,
  222. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  223. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  224. ATA_FLAG_PIO_DMA,
  225. .pio_mask = 0x1f, /* pio0-4 */
  226. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  227. .port_ops = &ahci_ops,
  228. },
  229. };
  230. static const struct pci_device_id ahci_pci_tbl[] = {
  231. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  232. board_ahci }, /* ICH6 */
  233. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  234. board_ahci }, /* ICH6M */
  235. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  236. board_ahci }, /* ICH7 */
  237. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  238. board_ahci }, /* ICH7M */
  239. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  240. board_ahci }, /* ICH7R */
  241. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  242. board_ahci }, /* ULi M5288 */
  243. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  244. board_ahci }, /* ESB2 */
  245. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  246. board_ahci }, /* ESB2 */
  247. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  248. board_ahci }, /* ESB2 */
  249. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  250. board_ahci }, /* ICH7-M DH */
  251. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  252. board_ahci }, /* ICH8 */
  253. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  254. board_ahci }, /* ICH8 */
  255. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  256. board_ahci }, /* ICH8 */
  257. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  258. board_ahci }, /* ICH8M */
  259. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  260. board_ahci }, /* ICH8M */
  261. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  262. board_ahci }, /* JMicron JMB360 */
  263. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  264. board_ahci }, /* JMicron JMB363 */
  265. { } /* terminate list */
  266. };
  267. static struct pci_driver ahci_pci_driver = {
  268. .name = DRV_NAME,
  269. .id_table = ahci_pci_tbl,
  270. .probe = ahci_init_one,
  271. .remove = ahci_remove_one,
  272. };
  273. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  274. {
  275. return base + 0x100 + (port * 0x80);
  276. }
  277. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  278. {
  279. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  280. }
  281. static int ahci_port_start(struct ata_port *ap)
  282. {
  283. struct device *dev = ap->host_set->dev;
  284. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  285. struct ahci_port_priv *pp;
  286. void __iomem *mmio = ap->host_set->mmio_base;
  287. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  288. void *mem;
  289. dma_addr_t mem_dma;
  290. int rc;
  291. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  292. if (!pp)
  293. return -ENOMEM;
  294. memset(pp, 0, sizeof(*pp));
  295. rc = ata_pad_alloc(ap, dev);
  296. if (rc) {
  297. kfree(pp);
  298. return rc;
  299. }
  300. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  301. if (!mem) {
  302. ata_pad_free(ap, dev);
  303. kfree(pp);
  304. return -ENOMEM;
  305. }
  306. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  307. /*
  308. * First item in chunk of DMA memory: 32-slot command table,
  309. * 32 bytes each in size
  310. */
  311. pp->cmd_slot = mem;
  312. pp->cmd_slot_dma = mem_dma;
  313. mem += AHCI_CMD_SLOT_SZ;
  314. mem_dma += AHCI_CMD_SLOT_SZ;
  315. /*
  316. * Second item: Received-FIS area
  317. */
  318. pp->rx_fis = mem;
  319. pp->rx_fis_dma = mem_dma;
  320. mem += AHCI_RX_FIS_SZ;
  321. mem_dma += AHCI_RX_FIS_SZ;
  322. /*
  323. * Third item: data area for storing a single command
  324. * and its scatter-gather table
  325. */
  326. pp->cmd_tbl = mem;
  327. pp->cmd_tbl_dma = mem_dma;
  328. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  329. ap->private_data = pp;
  330. if (hpriv->cap & HOST_CAP_64)
  331. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  332. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  333. readl(port_mmio + PORT_LST_ADDR); /* flush */
  334. if (hpriv->cap & HOST_CAP_64)
  335. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  336. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  337. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  338. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  339. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  340. PORT_CMD_START, port_mmio + PORT_CMD);
  341. readl(port_mmio + PORT_CMD); /* flush */
  342. return 0;
  343. }
  344. static void ahci_port_stop(struct ata_port *ap)
  345. {
  346. struct device *dev = ap->host_set->dev;
  347. struct ahci_port_priv *pp = ap->private_data;
  348. void __iomem *mmio = ap->host_set->mmio_base;
  349. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  350. u32 tmp;
  351. tmp = readl(port_mmio + PORT_CMD);
  352. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  353. writel(tmp, port_mmio + PORT_CMD);
  354. readl(port_mmio + PORT_CMD); /* flush */
  355. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  356. * this is slightly incorrect.
  357. */
  358. msleep(500);
  359. ap->private_data = NULL;
  360. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  361. pp->cmd_slot, pp->cmd_slot_dma);
  362. ata_pad_free(ap, dev);
  363. kfree(pp);
  364. }
  365. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  366. {
  367. unsigned int sc_reg;
  368. switch (sc_reg_in) {
  369. case SCR_STATUS: sc_reg = 0; break;
  370. case SCR_CONTROL: sc_reg = 1; break;
  371. case SCR_ERROR: sc_reg = 2; break;
  372. case SCR_ACTIVE: sc_reg = 3; break;
  373. default:
  374. return 0xffffffffU;
  375. }
  376. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  377. }
  378. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  379. u32 val)
  380. {
  381. unsigned int sc_reg;
  382. switch (sc_reg_in) {
  383. case SCR_STATUS: sc_reg = 0; break;
  384. case SCR_CONTROL: sc_reg = 1; break;
  385. case SCR_ERROR: sc_reg = 2; break;
  386. case SCR_ACTIVE: sc_reg = 3; break;
  387. default:
  388. return;
  389. }
  390. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  391. }
  392. static int ahci_stop_engine(struct ata_port *ap)
  393. {
  394. void __iomem *mmio = ap->host_set->mmio_base;
  395. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  396. int work;
  397. u32 tmp;
  398. tmp = readl(port_mmio + PORT_CMD);
  399. tmp &= ~PORT_CMD_START;
  400. writel(tmp, port_mmio + PORT_CMD);
  401. /* wait for engine to stop. TODO: this could be
  402. * as long as 500 msec
  403. */
  404. work = 1000;
  405. while (work-- > 0) {
  406. tmp = readl(port_mmio + PORT_CMD);
  407. if ((tmp & PORT_CMD_LIST_ON) == 0)
  408. return 0;
  409. udelay(10);
  410. }
  411. return -EIO;
  412. }
  413. static void ahci_start_engine(struct ata_port *ap)
  414. {
  415. void __iomem *mmio = ap->host_set->mmio_base;
  416. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  417. u32 tmp;
  418. tmp = readl(port_mmio + PORT_CMD);
  419. tmp |= PORT_CMD_START;
  420. writel(tmp, port_mmio + PORT_CMD);
  421. readl(port_mmio + PORT_CMD); /* flush */
  422. }
  423. static unsigned int ahci_dev_classify(struct ata_port *ap)
  424. {
  425. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  426. struct ata_taskfile tf;
  427. u32 tmp;
  428. tmp = readl(port_mmio + PORT_SIG);
  429. tf.lbah = (tmp >> 24) & 0xff;
  430. tf.lbam = (tmp >> 16) & 0xff;
  431. tf.lbal = (tmp >> 8) & 0xff;
  432. tf.nsect = (tmp) & 0xff;
  433. return ata_dev_classify(&tf);
  434. }
  435. static void ahci_fill_cmd_slot(struct ata_port *ap, u32 opts)
  436. {
  437. struct ahci_port_priv *pp = ap->private_data;
  438. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  439. pp->cmd_slot[0].status = 0;
  440. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  441. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  442. }
  443. static void ahci_phy_reset(struct ata_port *ap)
  444. {
  445. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  446. struct ata_device *dev = &ap->device[0];
  447. u32 new_tmp, tmp;
  448. ahci_stop_engine(ap);
  449. __sata_phy_reset(ap);
  450. ahci_start_engine(ap);
  451. if (ap->flags & ATA_FLAG_PORT_DISABLED)
  452. return;
  453. dev->class = ahci_dev_classify(ap);
  454. if (!ata_dev_present(dev)) {
  455. ata_port_disable(ap);
  456. return;
  457. }
  458. /* Make sure port's ATAPI bit is set appropriately */
  459. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  460. if (dev->class == ATA_DEV_ATAPI)
  461. new_tmp |= PORT_CMD_ATAPI;
  462. else
  463. new_tmp &= ~PORT_CMD_ATAPI;
  464. if (new_tmp != tmp) {
  465. writel(new_tmp, port_mmio + PORT_CMD);
  466. readl(port_mmio + PORT_CMD); /* flush */
  467. }
  468. }
  469. static u8 ahci_check_status(struct ata_port *ap)
  470. {
  471. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  472. return readl(mmio + PORT_TFDATA) & 0xFF;
  473. }
  474. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  475. {
  476. struct ahci_port_priv *pp = ap->private_data;
  477. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  478. ata_tf_from_fis(d2h_fis, tf);
  479. }
  480. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  481. {
  482. struct ahci_port_priv *pp = qc->ap->private_data;
  483. struct scatterlist *sg;
  484. struct ahci_sg *ahci_sg;
  485. unsigned int n_sg = 0;
  486. VPRINTK("ENTER\n");
  487. /*
  488. * Next, the S/G list.
  489. */
  490. ahci_sg = pp->cmd_tbl_sg;
  491. ata_for_each_sg(sg, qc) {
  492. dma_addr_t addr = sg_dma_address(sg);
  493. u32 sg_len = sg_dma_len(sg);
  494. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  495. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  496. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  497. ahci_sg++;
  498. n_sg++;
  499. }
  500. return n_sg;
  501. }
  502. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  503. {
  504. struct ata_port *ap = qc->ap;
  505. struct ahci_port_priv *pp = ap->private_data;
  506. int is_atapi = is_atapi_taskfile(&qc->tf);
  507. u32 opts;
  508. const u32 cmd_fis_len = 5; /* five dwords */
  509. unsigned int n_elem;
  510. /*
  511. * Fill in command table information. First, the header,
  512. * a SATA Register - Host to Device command FIS.
  513. */
  514. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  515. if (is_atapi) {
  516. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  517. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
  518. }
  519. n_elem = 0;
  520. if (qc->flags & ATA_QCFLAG_DMAMAP)
  521. n_elem = ahci_fill_sg(qc);
  522. /*
  523. * Fill in command slot information.
  524. */
  525. opts = cmd_fis_len | n_elem << 16;
  526. if (qc->tf.flags & ATA_TFLAG_WRITE)
  527. opts |= AHCI_CMD_WRITE;
  528. if (is_atapi)
  529. opts |= AHCI_CMD_ATAPI;
  530. ahci_fill_cmd_slot(ap, opts);
  531. }
  532. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  533. {
  534. void __iomem *mmio = ap->host_set->mmio_base;
  535. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  536. u32 tmp;
  537. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  538. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  539. printk(KERN_WARNING "ata%u: port reset, "
  540. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  541. ap->id,
  542. irq_stat,
  543. readl(mmio + HOST_IRQ_STAT),
  544. readl(port_mmio + PORT_IRQ_STAT),
  545. readl(port_mmio + PORT_CMD),
  546. readl(port_mmio + PORT_TFDATA),
  547. readl(port_mmio + PORT_SCR_STAT),
  548. readl(port_mmio + PORT_SCR_ERR));
  549. /* stop DMA */
  550. ahci_stop_engine(ap);
  551. /* clear SATA phy error, if any */
  552. tmp = readl(port_mmio + PORT_SCR_ERR);
  553. writel(tmp, port_mmio + PORT_SCR_ERR);
  554. /* if DRQ/BSY is set, device needs to be reset.
  555. * if so, issue COMRESET
  556. */
  557. tmp = readl(port_mmio + PORT_TFDATA);
  558. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  559. writel(0x301, port_mmio + PORT_SCR_CTL);
  560. readl(port_mmio + PORT_SCR_CTL); /* flush */
  561. udelay(10);
  562. writel(0x300, port_mmio + PORT_SCR_CTL);
  563. readl(port_mmio + PORT_SCR_CTL); /* flush */
  564. }
  565. /* re-start DMA */
  566. ahci_start_engine(ap);
  567. }
  568. static void ahci_eng_timeout(struct ata_port *ap)
  569. {
  570. struct ata_host_set *host_set = ap->host_set;
  571. void __iomem *mmio = host_set->mmio_base;
  572. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  573. struct ata_queued_cmd *qc;
  574. unsigned long flags;
  575. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  576. spin_lock_irqsave(&host_set->lock, flags);
  577. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  578. qc = ata_qc_from_tag(ap, ap->active_tag);
  579. qc->err_mask |= AC_ERR_TIMEOUT;
  580. spin_unlock_irqrestore(&host_set->lock, flags);
  581. ata_eh_qc_complete(qc);
  582. }
  583. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  584. {
  585. void __iomem *mmio = ap->host_set->mmio_base;
  586. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  587. u32 status, serr, ci;
  588. serr = readl(port_mmio + PORT_SCR_ERR);
  589. writel(serr, port_mmio + PORT_SCR_ERR);
  590. status = readl(port_mmio + PORT_IRQ_STAT);
  591. writel(status, port_mmio + PORT_IRQ_STAT);
  592. ci = readl(port_mmio + PORT_CMD_ISSUE);
  593. if (likely((ci & 0x1) == 0)) {
  594. if (qc) {
  595. assert(qc->err_mask == 0);
  596. ata_qc_complete(qc);
  597. qc = NULL;
  598. }
  599. }
  600. if (status & PORT_IRQ_FATAL) {
  601. unsigned int err_mask;
  602. if (status & PORT_IRQ_TF_ERR)
  603. err_mask = AC_ERR_DEV;
  604. else if (status & PORT_IRQ_IF_ERR)
  605. err_mask = AC_ERR_ATA_BUS;
  606. else
  607. err_mask = AC_ERR_HOST_BUS;
  608. /* command processing has stopped due to error; restart */
  609. ahci_restart_port(ap, status);
  610. if (qc) {
  611. qc->err_mask |= err_mask;
  612. ata_qc_complete(qc);
  613. }
  614. }
  615. return 1;
  616. }
  617. static void ahci_irq_clear(struct ata_port *ap)
  618. {
  619. /* TODO */
  620. }
  621. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  622. {
  623. struct ata_host_set *host_set = dev_instance;
  624. struct ahci_host_priv *hpriv;
  625. unsigned int i, handled = 0;
  626. void __iomem *mmio;
  627. u32 irq_stat, irq_ack = 0;
  628. VPRINTK("ENTER\n");
  629. hpriv = host_set->private_data;
  630. mmio = host_set->mmio_base;
  631. /* sigh. 0xffffffff is a valid return from h/w */
  632. irq_stat = readl(mmio + HOST_IRQ_STAT);
  633. irq_stat &= hpriv->port_map;
  634. if (!irq_stat)
  635. return IRQ_NONE;
  636. spin_lock(&host_set->lock);
  637. for (i = 0; i < host_set->n_ports; i++) {
  638. struct ata_port *ap;
  639. if (!(irq_stat & (1 << i)))
  640. continue;
  641. ap = host_set->ports[i];
  642. if (ap) {
  643. struct ata_queued_cmd *qc;
  644. qc = ata_qc_from_tag(ap, ap->active_tag);
  645. if (!ahci_host_intr(ap, qc))
  646. if (ata_ratelimit()) {
  647. struct pci_dev *pdev =
  648. to_pci_dev(ap->host_set->dev);
  649. dev_printk(KERN_WARNING, &pdev->dev,
  650. "unhandled interrupt on port %u\n",
  651. i);
  652. }
  653. VPRINTK("port %u\n", i);
  654. } else {
  655. VPRINTK("port %u (no irq)\n", i);
  656. if (ata_ratelimit()) {
  657. struct pci_dev *pdev =
  658. to_pci_dev(ap->host_set->dev);
  659. dev_printk(KERN_WARNING, &pdev->dev,
  660. "interrupt on disabled port %u\n", i);
  661. }
  662. }
  663. irq_ack |= (1 << i);
  664. }
  665. if (irq_ack) {
  666. writel(irq_ack, mmio + HOST_IRQ_STAT);
  667. handled = 1;
  668. }
  669. spin_unlock(&host_set->lock);
  670. VPRINTK("EXIT\n");
  671. return IRQ_RETVAL(handled);
  672. }
  673. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  674. {
  675. struct ata_port *ap = qc->ap;
  676. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  677. writel(1, port_mmio + PORT_CMD_ISSUE);
  678. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  679. return 0;
  680. }
  681. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  682. unsigned int port_idx)
  683. {
  684. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  685. base = ahci_port_base_ul(base, port_idx);
  686. VPRINTK("base now==0x%lx\n", base);
  687. port->cmd_addr = base;
  688. port->scr_addr = base + PORT_SCR;
  689. VPRINTK("EXIT\n");
  690. }
  691. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  692. {
  693. struct ahci_host_priv *hpriv = probe_ent->private_data;
  694. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  695. void __iomem *mmio = probe_ent->mmio_base;
  696. u32 tmp, cap_save;
  697. unsigned int i, j, using_dac;
  698. int rc;
  699. void __iomem *port_mmio;
  700. cap_save = readl(mmio + HOST_CAP);
  701. cap_save &= ( (1<<28) | (1<<17) );
  702. cap_save |= (1 << 27);
  703. /* global controller reset */
  704. tmp = readl(mmio + HOST_CTL);
  705. if ((tmp & HOST_RESET) == 0) {
  706. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  707. readl(mmio + HOST_CTL); /* flush */
  708. }
  709. /* reset must complete within 1 second, or
  710. * the hardware should be considered fried.
  711. */
  712. ssleep(1);
  713. tmp = readl(mmio + HOST_CTL);
  714. if (tmp & HOST_RESET) {
  715. dev_printk(KERN_ERR, &pdev->dev,
  716. "controller reset failed (0x%x)\n", tmp);
  717. return -EIO;
  718. }
  719. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  720. (void) readl(mmio + HOST_CTL); /* flush */
  721. writel(cap_save, mmio + HOST_CAP);
  722. writel(0xf, mmio + HOST_PORTS_IMPL);
  723. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  724. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  725. u16 tmp16;
  726. pci_read_config_word(pdev, 0x92, &tmp16);
  727. tmp16 |= 0xf;
  728. pci_write_config_word(pdev, 0x92, tmp16);
  729. }
  730. hpriv->cap = readl(mmio + HOST_CAP);
  731. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  732. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  733. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  734. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  735. using_dac = hpriv->cap & HOST_CAP_64;
  736. if (using_dac &&
  737. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  738. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  739. if (rc) {
  740. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  741. if (rc) {
  742. dev_printk(KERN_ERR, &pdev->dev,
  743. "64-bit DMA enable failed\n");
  744. return rc;
  745. }
  746. }
  747. } else {
  748. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  749. if (rc) {
  750. dev_printk(KERN_ERR, &pdev->dev,
  751. "32-bit DMA enable failed\n");
  752. return rc;
  753. }
  754. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  755. if (rc) {
  756. dev_printk(KERN_ERR, &pdev->dev,
  757. "32-bit consistent DMA enable failed\n");
  758. return rc;
  759. }
  760. }
  761. for (i = 0; i < probe_ent->n_ports; i++) {
  762. #if 0 /* BIOSen initialize this incorrectly */
  763. if (!(hpriv->port_map & (1 << i)))
  764. continue;
  765. #endif
  766. port_mmio = ahci_port_base(mmio, i);
  767. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  768. ahci_setup_port(&probe_ent->port[i],
  769. (unsigned long) mmio, i);
  770. /* make sure port is not active */
  771. tmp = readl(port_mmio + PORT_CMD);
  772. VPRINTK("PORT_CMD 0x%x\n", tmp);
  773. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  774. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  775. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  776. PORT_CMD_FIS_RX | PORT_CMD_START);
  777. writel(tmp, port_mmio + PORT_CMD);
  778. readl(port_mmio + PORT_CMD); /* flush */
  779. /* spec says 500 msecs for each bit, so
  780. * this is slightly incorrect.
  781. */
  782. msleep(500);
  783. }
  784. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  785. j = 0;
  786. while (j < 100) {
  787. msleep(10);
  788. tmp = readl(port_mmio + PORT_SCR_STAT);
  789. if ((tmp & 0xf) == 0x3)
  790. break;
  791. j++;
  792. }
  793. tmp = readl(port_mmio + PORT_SCR_ERR);
  794. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  795. writel(tmp, port_mmio + PORT_SCR_ERR);
  796. /* ack any pending irq events for this port */
  797. tmp = readl(port_mmio + PORT_IRQ_STAT);
  798. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  799. if (tmp)
  800. writel(tmp, port_mmio + PORT_IRQ_STAT);
  801. writel(1 << i, mmio + HOST_IRQ_STAT);
  802. /* set irq mask (enables interrupts) */
  803. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  804. }
  805. tmp = readl(mmio + HOST_CTL);
  806. VPRINTK("HOST_CTL 0x%x\n", tmp);
  807. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  808. tmp = readl(mmio + HOST_CTL);
  809. VPRINTK("HOST_CTL 0x%x\n", tmp);
  810. pci_set_master(pdev);
  811. return 0;
  812. }
  813. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  814. {
  815. struct ahci_host_priv *hpriv = probe_ent->private_data;
  816. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  817. void __iomem *mmio = probe_ent->mmio_base;
  818. u32 vers, cap, impl, speed;
  819. const char *speed_s;
  820. u16 cc;
  821. const char *scc_s;
  822. vers = readl(mmio + HOST_VERSION);
  823. cap = hpriv->cap;
  824. impl = hpriv->port_map;
  825. speed = (cap >> 20) & 0xf;
  826. if (speed == 1)
  827. speed_s = "1.5";
  828. else if (speed == 2)
  829. speed_s = "3";
  830. else
  831. speed_s = "?";
  832. pci_read_config_word(pdev, 0x0a, &cc);
  833. if (cc == 0x0101)
  834. scc_s = "IDE";
  835. else if (cc == 0x0106)
  836. scc_s = "SATA";
  837. else if (cc == 0x0104)
  838. scc_s = "RAID";
  839. else
  840. scc_s = "unknown";
  841. dev_printk(KERN_INFO, &pdev->dev,
  842. "AHCI %02x%02x.%02x%02x "
  843. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  844. ,
  845. (vers >> 24) & 0xff,
  846. (vers >> 16) & 0xff,
  847. (vers >> 8) & 0xff,
  848. vers & 0xff,
  849. ((cap >> 8) & 0x1f) + 1,
  850. (cap & 0x1f) + 1,
  851. speed_s,
  852. impl,
  853. scc_s);
  854. dev_printk(KERN_INFO, &pdev->dev,
  855. "flags: "
  856. "%s%s%s%s%s%s"
  857. "%s%s%s%s%s%s%s\n"
  858. ,
  859. cap & (1 << 31) ? "64bit " : "",
  860. cap & (1 << 30) ? "ncq " : "",
  861. cap & (1 << 28) ? "ilck " : "",
  862. cap & (1 << 27) ? "stag " : "",
  863. cap & (1 << 26) ? "pm " : "",
  864. cap & (1 << 25) ? "led " : "",
  865. cap & (1 << 24) ? "clo " : "",
  866. cap & (1 << 19) ? "nz " : "",
  867. cap & (1 << 18) ? "only " : "",
  868. cap & (1 << 17) ? "pmp " : "",
  869. cap & (1 << 15) ? "pio " : "",
  870. cap & (1 << 14) ? "slum " : "",
  871. cap & (1 << 13) ? "part " : ""
  872. );
  873. }
  874. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  875. {
  876. static int printed_version;
  877. struct ata_probe_ent *probe_ent = NULL;
  878. struct ahci_host_priv *hpriv;
  879. unsigned long base;
  880. void __iomem *mmio_base;
  881. unsigned int board_idx = (unsigned int) ent->driver_data;
  882. int have_msi, pci_dev_busy = 0;
  883. int rc;
  884. VPRINTK("ENTER\n");
  885. if (!printed_version++)
  886. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  887. rc = pci_enable_device(pdev);
  888. if (rc)
  889. return rc;
  890. rc = pci_request_regions(pdev, DRV_NAME);
  891. if (rc) {
  892. pci_dev_busy = 1;
  893. goto err_out;
  894. }
  895. if (pci_enable_msi(pdev) == 0)
  896. have_msi = 1;
  897. else {
  898. pci_intx(pdev, 1);
  899. have_msi = 0;
  900. }
  901. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  902. if (probe_ent == NULL) {
  903. rc = -ENOMEM;
  904. goto err_out_msi;
  905. }
  906. memset(probe_ent, 0, sizeof(*probe_ent));
  907. probe_ent->dev = pci_dev_to_dev(pdev);
  908. INIT_LIST_HEAD(&probe_ent->node);
  909. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  910. if (mmio_base == NULL) {
  911. rc = -ENOMEM;
  912. goto err_out_free_ent;
  913. }
  914. base = (unsigned long) mmio_base;
  915. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  916. if (!hpriv) {
  917. rc = -ENOMEM;
  918. goto err_out_iounmap;
  919. }
  920. memset(hpriv, 0, sizeof(*hpriv));
  921. probe_ent->sht = ahci_port_info[board_idx].sht;
  922. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  923. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  924. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  925. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  926. probe_ent->irq = pdev->irq;
  927. probe_ent->irq_flags = SA_SHIRQ;
  928. probe_ent->mmio_base = mmio_base;
  929. probe_ent->private_data = hpriv;
  930. if (have_msi)
  931. hpriv->flags |= AHCI_FLAG_MSI;
  932. /* JMicron-specific fixup: make sure we're in AHCI mode */
  933. if (pdev->vendor == 0x197b)
  934. pci_write_config_byte(pdev, 0x41, 0xa1);
  935. /* initialize adapter */
  936. rc = ahci_host_init(probe_ent);
  937. if (rc)
  938. goto err_out_hpriv;
  939. ahci_print_info(probe_ent);
  940. /* FIXME: check ata_device_add return value */
  941. ata_device_add(probe_ent);
  942. kfree(probe_ent);
  943. return 0;
  944. err_out_hpriv:
  945. kfree(hpriv);
  946. err_out_iounmap:
  947. pci_iounmap(pdev, mmio_base);
  948. err_out_free_ent:
  949. kfree(probe_ent);
  950. err_out_msi:
  951. if (have_msi)
  952. pci_disable_msi(pdev);
  953. else
  954. pci_intx(pdev, 0);
  955. pci_release_regions(pdev);
  956. err_out:
  957. if (!pci_dev_busy)
  958. pci_disable_device(pdev);
  959. return rc;
  960. }
  961. static void ahci_remove_one (struct pci_dev *pdev)
  962. {
  963. struct device *dev = pci_dev_to_dev(pdev);
  964. struct ata_host_set *host_set = dev_get_drvdata(dev);
  965. struct ahci_host_priv *hpriv = host_set->private_data;
  966. struct ata_port *ap;
  967. unsigned int i;
  968. int have_msi;
  969. for (i = 0; i < host_set->n_ports; i++) {
  970. ap = host_set->ports[i];
  971. scsi_remove_host(ap->host);
  972. }
  973. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  974. free_irq(host_set->irq, host_set);
  975. for (i = 0; i < host_set->n_ports; i++) {
  976. ap = host_set->ports[i];
  977. ata_scsi_release(ap->host);
  978. scsi_host_put(ap->host);
  979. }
  980. kfree(hpriv);
  981. pci_iounmap(pdev, host_set->mmio_base);
  982. kfree(host_set);
  983. if (have_msi)
  984. pci_disable_msi(pdev);
  985. else
  986. pci_intx(pdev, 0);
  987. pci_release_regions(pdev);
  988. pci_disable_device(pdev);
  989. dev_set_drvdata(dev, NULL);
  990. }
  991. static int __init ahci_init(void)
  992. {
  993. return pci_module_init(&ahci_pci_driver);
  994. }
  995. static void __exit ahci_exit(void)
  996. {
  997. pci_unregister_driver(&ahci_pci_driver);
  998. }
  999. MODULE_AUTHOR("Jeff Garzik");
  1000. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1001. MODULE_LICENSE("GPL");
  1002. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1003. MODULE_VERSION(DRV_VERSION);
  1004. module_init(ahci_init);
  1005. module_exit(ahci_exit);