ktlb.S 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /* arch/sparc64/kernel/ktlb.S: Kernel mapping TLB miss handling.
  2. *
  3. * Copyright (C) 1995, 1997, 2005, 2008 David S. Miller <davem@davemloft.net>
  4. * Copyright (C) 1996 Eddie C. Dost (ecd@brainaid.de)
  5. * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
  6. * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  7. */
  8. #include <asm/head.h>
  9. #include <asm/asi.h>
  10. #include <asm/page.h>
  11. #include <asm/pgtable.h>
  12. #include <asm/tsb.h>
  13. .text
  14. .align 32
  15. kvmap_itlb:
  16. /* g6: TAG TARGET */
  17. mov TLB_TAG_ACCESS, %g4
  18. ldxa [%g4] ASI_IMMU, %g4
  19. /* sun4v_itlb_miss branches here with the missing virtual
  20. * address already loaded into %g4
  21. */
  22. kvmap_itlb_4v:
  23. /* Catch kernel NULL pointer calls. */
  24. sethi %hi(PAGE_SIZE), %g5
  25. cmp %g4, %g5
  26. blu,pn %xcc, kvmap_itlb_longpath
  27. nop
  28. KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_itlb_load)
  29. kvmap_itlb_tsb_miss:
  30. sethi %hi(LOW_OBP_ADDRESS), %g5
  31. cmp %g4, %g5
  32. blu,pn %xcc, kvmap_itlb_vmalloc_addr
  33. mov 0x1, %g5
  34. sllx %g5, 32, %g5
  35. cmp %g4, %g5
  36. blu,pn %xcc, kvmap_itlb_obp
  37. nop
  38. kvmap_itlb_vmalloc_addr:
  39. KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_itlb_longpath)
  40. TSB_LOCK_TAG(%g1, %g2, %g7)
  41. /* Load and check PTE. */
  42. ldxa [%g5] ASI_PHYS_USE_EC, %g5
  43. mov 1, %g7
  44. sllx %g7, TSB_TAG_INVALID_BIT, %g7
  45. brgez,a,pn %g5, kvmap_itlb_longpath
  46. TSB_STORE(%g1, %g7)
  47. TSB_WRITE(%g1, %g5, %g6)
  48. /* fallthrough to TLB load */
  49. kvmap_itlb_load:
  50. 661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
  51. retry
  52. .section .sun4v_2insn_patch, "ax"
  53. .word 661b
  54. nop
  55. nop
  56. .previous
  57. /* For sun4v the ASI_ITLB_DATA_IN store and the retry
  58. * instruction get nop'd out and we get here to branch
  59. * to the sun4v tlb load code. The registers are setup
  60. * as follows:
  61. *
  62. * %g4: vaddr
  63. * %g5: PTE
  64. * %g6: TAG
  65. *
  66. * The sun4v TLB load wants the PTE in %g3 so we fix that
  67. * up here.
  68. */
  69. ba,pt %xcc, sun4v_itlb_load
  70. mov %g5, %g3
  71. kvmap_itlb_longpath:
  72. 661: rdpr %pstate, %g5
  73. wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
  74. .section .sun4v_2insn_patch, "ax"
  75. .word 661b
  76. SET_GL(1)
  77. nop
  78. .previous
  79. rdpr %tpc, %g5
  80. ba,pt %xcc, sparc64_realfault_common
  81. mov FAULT_CODE_ITLB, %g4
  82. kvmap_itlb_obp:
  83. OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_itlb_longpath)
  84. TSB_LOCK_TAG(%g1, %g2, %g7)
  85. TSB_WRITE(%g1, %g5, %g6)
  86. ba,pt %xcc, kvmap_itlb_load
  87. nop
  88. kvmap_dtlb_obp:
  89. OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_dtlb_longpath)
  90. TSB_LOCK_TAG(%g1, %g2, %g7)
  91. TSB_WRITE(%g1, %g5, %g6)
  92. ba,pt %xcc, kvmap_dtlb_load
  93. nop
  94. .align 32
  95. kvmap_dtlb_tsb4m_load:
  96. TSB_LOCK_TAG(%g1, %g2, %g7)
  97. TSB_WRITE(%g1, %g5, %g6)
  98. ba,pt %xcc, kvmap_dtlb_load
  99. nop
  100. kvmap_dtlb:
  101. /* %g6: TAG TARGET */
  102. mov TLB_TAG_ACCESS, %g4
  103. ldxa [%g4] ASI_DMMU, %g4
  104. /* sun4v_dtlb_miss branches here with the missing virtual
  105. * address already loaded into %g4
  106. */
  107. kvmap_dtlb_4v:
  108. brgez,pn %g4, kvmap_dtlb_nonlinear
  109. nop
  110. #ifdef CONFIG_DEBUG_PAGEALLOC
  111. /* Index through the base page size TSB even for linear
  112. * mappings when using page allocation debugging.
  113. */
  114. KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
  115. #else
  116. /* Correct TAG_TARGET is already in %g6, check 4mb TSB. */
  117. KERN_TSB4M_LOOKUP_TL1(%g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
  118. #endif
  119. /* TSB entry address left in %g1, lookup linear PTE.
  120. * Must preserve %g1 and %g6 (TAG).
  121. */
  122. kvmap_dtlb_tsb4m_miss:
  123. /* Clear the PAGE_OFFSET top virtual bits, shift
  124. * down to get PFN, and make sure PFN is in range.
  125. */
  126. sllx %g4, 21, %g5
  127. /* Check to see if we know about valid memory at the 4MB
  128. * chunk this physical address will reside within.
  129. */
  130. srlx %g5, 21 + 41, %g2
  131. brnz,pn %g2, kvmap_dtlb_longpath
  132. nop
  133. /* This unconditional branch and delay-slot nop gets patched
  134. * by the sethi sequence once the bitmap is properly setup.
  135. */
  136. .globl valid_addr_bitmap_insn
  137. valid_addr_bitmap_insn:
  138. ba,pt %xcc, 2f
  139. nop
  140. .subsection 2
  141. .globl valid_addr_bitmap_patch
  142. valid_addr_bitmap_patch:
  143. sethi %hi(sparc64_valid_addr_bitmap), %g7
  144. or %g7, %lo(sparc64_valid_addr_bitmap), %g7
  145. .previous
  146. srlx %g5, 21 + 22, %g2
  147. srlx %g2, 6, %g5
  148. and %g2, 63, %g2
  149. sllx %g5, 3, %g5
  150. ldx [%g7 + %g5], %g5
  151. mov 1, %g7
  152. sllx %g7, %g2, %g7
  153. andcc %g5, %g7, %g0
  154. be,pn %xcc, kvmap_dtlb_longpath
  155. 2: sethi %hi(kpte_linear_bitmap), %g2
  156. /* Get the 256MB physical address index. */
  157. sllx %g4, 21, %g5
  158. or %g2, %lo(kpte_linear_bitmap), %g2
  159. srlx %g5, 21 + 28, %g5
  160. and %g5, (32 - 1), %g7
  161. /* Divide by 32 to get the offset into the bitmask. */
  162. srlx %g5, 5, %g5
  163. add %g7, %g7, %g7
  164. sllx %g5, 3, %g5
  165. /* kern_linear_pte_xor[(mask >> shift) & 3)] */
  166. ldx [%g2 + %g5], %g2
  167. srlx %g2, %g7, %g7
  168. sethi %hi(kern_linear_pte_xor), %g5
  169. and %g7, 3, %g7
  170. or %g5, %lo(kern_linear_pte_xor), %g5
  171. sllx %g7, 3, %g7
  172. ldx [%g5 + %g7], %g2
  173. .globl kvmap_linear_patch
  174. kvmap_linear_patch:
  175. ba,pt %xcc, kvmap_dtlb_tsb4m_load
  176. xor %g2, %g4, %g5
  177. kvmap_dtlb_vmalloc_addr:
  178. KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_dtlb_longpath)
  179. TSB_LOCK_TAG(%g1, %g2, %g7)
  180. /* Load and check PTE. */
  181. ldxa [%g5] ASI_PHYS_USE_EC, %g5
  182. mov 1, %g7
  183. sllx %g7, TSB_TAG_INVALID_BIT, %g7
  184. brgez,a,pn %g5, kvmap_dtlb_longpath
  185. TSB_STORE(%g1, %g7)
  186. TSB_WRITE(%g1, %g5, %g6)
  187. /* fallthrough to TLB load */
  188. kvmap_dtlb_load:
  189. 661: stxa %g5, [%g0] ASI_DTLB_DATA_IN ! Reload TLB
  190. retry
  191. .section .sun4v_2insn_patch, "ax"
  192. .word 661b
  193. nop
  194. nop
  195. .previous
  196. /* For sun4v the ASI_DTLB_DATA_IN store and the retry
  197. * instruction get nop'd out and we get here to branch
  198. * to the sun4v tlb load code. The registers are setup
  199. * as follows:
  200. *
  201. * %g4: vaddr
  202. * %g5: PTE
  203. * %g6: TAG
  204. *
  205. * The sun4v TLB load wants the PTE in %g3 so we fix that
  206. * up here.
  207. */
  208. ba,pt %xcc, sun4v_dtlb_load
  209. mov %g5, %g3
  210. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  211. kvmap_vmemmap:
  212. sub %g4, %g5, %g5
  213. srlx %g5, 22, %g5
  214. sethi %hi(vmemmap_table), %g1
  215. sllx %g5, 3, %g5
  216. or %g1, %lo(vmemmap_table), %g1
  217. ba,pt %xcc, kvmap_dtlb_load
  218. ldx [%g1 + %g5], %g5
  219. #endif
  220. kvmap_dtlb_nonlinear:
  221. /* Catch kernel NULL pointer derefs. */
  222. sethi %hi(PAGE_SIZE), %g5
  223. cmp %g4, %g5
  224. bleu,pn %xcc, kvmap_dtlb_longpath
  225. nop
  226. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  227. /* Do not use the TSB for vmemmap. */
  228. mov (VMEMMAP_BASE >> 40), %g5
  229. sllx %g5, 40, %g5
  230. cmp %g4,%g5
  231. bgeu,pn %xcc, kvmap_vmemmap
  232. nop
  233. #endif
  234. KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
  235. kvmap_dtlb_tsbmiss:
  236. sethi %hi(MODULES_VADDR), %g5
  237. cmp %g4, %g5
  238. blu,pn %xcc, kvmap_dtlb_longpath
  239. mov (VMALLOC_END >> 40), %g5
  240. sllx %g5, 40, %g5
  241. cmp %g4, %g5
  242. bgeu,pn %xcc, kvmap_dtlb_longpath
  243. nop
  244. kvmap_check_obp:
  245. sethi %hi(LOW_OBP_ADDRESS), %g5
  246. cmp %g4, %g5
  247. blu,pn %xcc, kvmap_dtlb_vmalloc_addr
  248. mov 0x1, %g5
  249. sllx %g5, 32, %g5
  250. cmp %g4, %g5
  251. blu,pn %xcc, kvmap_dtlb_obp
  252. nop
  253. ba,pt %xcc, kvmap_dtlb_vmalloc_addr
  254. nop
  255. kvmap_dtlb_longpath:
  256. 661: rdpr %pstate, %g5
  257. wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
  258. .section .sun4v_2insn_patch, "ax"
  259. .word 661b
  260. SET_GL(1)
  261. ldxa [%g0] ASI_SCRATCHPAD, %g5
  262. .previous
  263. rdpr %tl, %g3
  264. cmp %g3, 1
  265. 661: mov TLB_TAG_ACCESS, %g4
  266. ldxa [%g4] ASI_DMMU, %g5
  267. .section .sun4v_2insn_patch, "ax"
  268. .word 661b
  269. ldx [%g5 + HV_FAULT_D_ADDR_OFFSET], %g5
  270. nop
  271. .previous
  272. be,pt %xcc, sparc64_realfault_common
  273. mov FAULT_CODE_DTLB, %g4
  274. ba,pt %xcc, winfix_trampoline
  275. nop