smp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * SMP initialisation and IPI support
  3. * Based on arch/arm/kernel/smp.c
  4. *
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/sched.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/cache.h>
  25. #include <linux/profile.h>
  26. #include <linux/errno.h>
  27. #include <linux/mm.h>
  28. #include <linux/err.h>
  29. #include <linux/cpu.h>
  30. #include <linux/smp.h>
  31. #include <linux/seq_file.h>
  32. #include <linux/irq.h>
  33. #include <linux/percpu.h>
  34. #include <linux/clockchips.h>
  35. #include <linux/completion.h>
  36. #include <linux/of.h>
  37. #include <asm/atomic.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/cputype.h>
  40. #include <asm/mmu_context.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/pgalloc.h>
  43. #include <asm/processor.h>
  44. #include <asm/smp_plat.h>
  45. #include <asm/sections.h>
  46. #include <asm/tlbflush.h>
  47. #include <asm/ptrace.h>
  48. /*
  49. * as from 2.5, kernels no longer have an init_tasks structure
  50. * so we need some other way of telling a new secondary core
  51. * where to place its SVC stack
  52. */
  53. struct secondary_data secondary_data;
  54. volatile unsigned long secondary_holding_pen_release = INVALID_HWID;
  55. enum ipi_msg_type {
  56. IPI_RESCHEDULE,
  57. IPI_CALL_FUNC,
  58. IPI_CALL_FUNC_SINGLE,
  59. IPI_CPU_STOP,
  60. };
  61. static DEFINE_RAW_SPINLOCK(boot_lock);
  62. /*
  63. * Write secondary_holding_pen_release in a way that is guaranteed to be
  64. * visible to all observers, irrespective of whether they're taking part
  65. * in coherency or not. This is necessary for the hotplug code to work
  66. * reliably.
  67. */
  68. static void write_pen_release(u64 val)
  69. {
  70. void *start = (void *)&secondary_holding_pen_release;
  71. unsigned long size = sizeof(secondary_holding_pen_release);
  72. secondary_holding_pen_release = val;
  73. __flush_dcache_area(start, size);
  74. }
  75. /*
  76. * Boot a secondary CPU, and assign it the specified idle task.
  77. * This also gives us the initial stack to use for this CPU.
  78. */
  79. static int boot_secondary(unsigned int cpu, struct task_struct *idle)
  80. {
  81. unsigned long timeout;
  82. /*
  83. * Set synchronisation state between this boot processor
  84. * and the secondary one
  85. */
  86. raw_spin_lock(&boot_lock);
  87. /*
  88. * Update the pen release flag.
  89. */
  90. write_pen_release(cpu_logical_map(cpu));
  91. /*
  92. * Send an event, causing the secondaries to read pen_release.
  93. */
  94. sev();
  95. timeout = jiffies + (1 * HZ);
  96. while (time_before(jiffies, timeout)) {
  97. if (secondary_holding_pen_release == INVALID_HWID)
  98. break;
  99. udelay(10);
  100. }
  101. /*
  102. * Now the secondary core is starting up let it run its
  103. * calibrations, then wait for it to finish
  104. */
  105. raw_spin_unlock(&boot_lock);
  106. return secondary_holding_pen_release != INVALID_HWID ? -ENOSYS : 0;
  107. }
  108. static DECLARE_COMPLETION(cpu_running);
  109. int __cpu_up(unsigned int cpu, struct task_struct *idle)
  110. {
  111. int ret;
  112. /*
  113. * We need to tell the secondary core where to find its stack and the
  114. * page tables.
  115. */
  116. secondary_data.stack = task_stack_page(idle) + THREAD_START_SP;
  117. __flush_dcache_area(&secondary_data, sizeof(secondary_data));
  118. /*
  119. * Now bring the CPU into our world.
  120. */
  121. ret = boot_secondary(cpu, idle);
  122. if (ret == 0) {
  123. /*
  124. * CPU was successfully started, wait for it to come online or
  125. * time out.
  126. */
  127. wait_for_completion_timeout(&cpu_running,
  128. msecs_to_jiffies(1000));
  129. if (!cpu_online(cpu)) {
  130. pr_crit("CPU%u: failed to come online\n", cpu);
  131. ret = -EIO;
  132. }
  133. } else {
  134. pr_err("CPU%u: failed to boot: %d\n", cpu, ret);
  135. }
  136. secondary_data.stack = NULL;
  137. return ret;
  138. }
  139. /*
  140. * This is the secondary CPU boot entry. We're using this CPUs
  141. * idle thread stack, but a set of temporary page tables.
  142. */
  143. asmlinkage void secondary_start_kernel(void)
  144. {
  145. struct mm_struct *mm = &init_mm;
  146. unsigned int cpu = smp_processor_id();
  147. printk("CPU%u: Booted secondary processor\n", cpu);
  148. /*
  149. * All kernel threads share the same mm context; grab a
  150. * reference and switch to it.
  151. */
  152. atomic_inc(&mm->mm_count);
  153. current->active_mm = mm;
  154. cpumask_set_cpu(cpu, mm_cpumask(mm));
  155. /*
  156. * TTBR0 is only used for the identity mapping at this stage. Make it
  157. * point to zero page to avoid speculatively fetching new entries.
  158. */
  159. cpu_set_reserved_ttbr0();
  160. flush_tlb_all();
  161. preempt_disable();
  162. trace_hardirqs_off();
  163. /*
  164. * Let the primary processor know we're out of the
  165. * pen, then head off into the C entry point
  166. */
  167. write_pen_release(INVALID_HWID);
  168. /*
  169. * Synchronise with the boot thread.
  170. */
  171. raw_spin_lock(&boot_lock);
  172. raw_spin_unlock(&boot_lock);
  173. /*
  174. * OK, now it's safe to let the boot CPU continue. Wait for
  175. * the CPU migration code to notice that the CPU is online
  176. * before we continue.
  177. */
  178. set_cpu_online(cpu, true);
  179. complete(&cpu_running);
  180. /*
  181. * Enable GIC and timers.
  182. */
  183. notify_cpu_starting(cpu);
  184. local_irq_enable();
  185. local_fiq_enable();
  186. /*
  187. * OK, it's off to the idle thread for us
  188. */
  189. cpu_startup_entry(CPUHP_ONLINE);
  190. }
  191. void __init smp_cpus_done(unsigned int max_cpus)
  192. {
  193. pr_info("SMP: Total of %d processors activated.\n", num_online_cpus());
  194. }
  195. void __init smp_prepare_boot_cpu(void)
  196. {
  197. }
  198. static void (*smp_cross_call)(const struct cpumask *, unsigned int);
  199. static const struct smp_enable_ops *enable_ops[] __initconst = {
  200. &smp_spin_table_ops,
  201. &smp_psci_ops,
  202. NULL,
  203. };
  204. static const struct smp_enable_ops *smp_enable_ops[NR_CPUS];
  205. static const struct smp_enable_ops * __init smp_get_enable_ops(const char *name)
  206. {
  207. const struct smp_enable_ops **ops = enable_ops;
  208. while (*ops) {
  209. if (!strcmp(name, (*ops)->name))
  210. return *ops;
  211. ops++;
  212. }
  213. return NULL;
  214. }
  215. /*
  216. * Enumerate the possible CPU set from the device tree and build the
  217. * cpu logical map array containing MPIDR values related to logical
  218. * cpus. Assumes that cpu_logical_map(0) has already been initialized.
  219. */
  220. void __init smp_init_cpus(void)
  221. {
  222. const char *enable_method;
  223. struct device_node *dn = NULL;
  224. int i, cpu = 1;
  225. bool bootcpu_valid = false;
  226. while ((dn = of_find_node_by_type(dn, "cpu"))) {
  227. const u32 *cell;
  228. u64 hwid;
  229. /*
  230. * A cpu node with missing "reg" property is
  231. * considered invalid to build a cpu_logical_map
  232. * entry.
  233. */
  234. cell = of_get_property(dn, "reg", NULL);
  235. if (!cell) {
  236. pr_err("%s: missing reg property\n", dn->full_name);
  237. goto next;
  238. }
  239. hwid = of_read_number(cell, of_n_addr_cells(dn));
  240. /*
  241. * Non affinity bits must be set to 0 in the DT
  242. */
  243. if (hwid & ~MPIDR_HWID_BITMASK) {
  244. pr_err("%s: invalid reg property\n", dn->full_name);
  245. goto next;
  246. }
  247. /*
  248. * Duplicate MPIDRs are a recipe for disaster. Scan
  249. * all initialized entries and check for
  250. * duplicates. If any is found just ignore the cpu.
  251. * cpu_logical_map was initialized to INVALID_HWID to
  252. * avoid matching valid MPIDR values.
  253. */
  254. for (i = 1; (i < cpu) && (i < NR_CPUS); i++) {
  255. if (cpu_logical_map(i) == hwid) {
  256. pr_err("%s: duplicate cpu reg properties in the DT\n",
  257. dn->full_name);
  258. goto next;
  259. }
  260. }
  261. /*
  262. * The numbering scheme requires that the boot CPU
  263. * must be assigned logical id 0. Record it so that
  264. * the logical map built from DT is validated and can
  265. * be used.
  266. */
  267. if (hwid == cpu_logical_map(0)) {
  268. if (bootcpu_valid) {
  269. pr_err("%s: duplicate boot cpu reg property in DT\n",
  270. dn->full_name);
  271. goto next;
  272. }
  273. bootcpu_valid = true;
  274. /*
  275. * cpu_logical_map has already been
  276. * initialized and the boot cpu doesn't need
  277. * the enable-method so continue without
  278. * incrementing cpu.
  279. */
  280. continue;
  281. }
  282. if (cpu >= NR_CPUS)
  283. goto next;
  284. /*
  285. * We currently support only the "spin-table" enable-method.
  286. */
  287. enable_method = of_get_property(dn, "enable-method", NULL);
  288. if (!enable_method) {
  289. pr_err("%s: missing enable-method property\n",
  290. dn->full_name);
  291. goto next;
  292. }
  293. smp_enable_ops[cpu] = smp_get_enable_ops(enable_method);
  294. if (!smp_enable_ops[cpu]) {
  295. pr_err("%s: invalid enable-method property: %s\n",
  296. dn->full_name, enable_method);
  297. goto next;
  298. }
  299. if (smp_enable_ops[cpu]->init_cpu(dn, cpu))
  300. goto next;
  301. pr_debug("cpu logical map 0x%llx\n", hwid);
  302. cpu_logical_map(cpu) = hwid;
  303. next:
  304. cpu++;
  305. }
  306. /* sanity check */
  307. if (cpu > NR_CPUS)
  308. pr_warning("no. of cores (%d) greater than configured maximum of %d - clipping\n",
  309. cpu, NR_CPUS);
  310. if (!bootcpu_valid) {
  311. pr_err("DT missing boot CPU MPIDR, not enabling secondaries\n");
  312. return;
  313. }
  314. /*
  315. * All the cpus that made it to the cpu_logical_map have been
  316. * validated so set them as possible cpus.
  317. */
  318. for (i = 0; i < NR_CPUS; i++)
  319. if (cpu_logical_map(i) != INVALID_HWID)
  320. set_cpu_possible(i, true);
  321. }
  322. void __init smp_prepare_cpus(unsigned int max_cpus)
  323. {
  324. int cpu, err;
  325. unsigned int ncores = num_possible_cpus();
  326. /*
  327. * are we trying to boot more cores than exist?
  328. */
  329. if (max_cpus > ncores)
  330. max_cpus = ncores;
  331. /* Don't bother if we're effectively UP */
  332. if (max_cpus <= 1)
  333. return;
  334. /*
  335. * Initialise the present map (which describes the set of CPUs
  336. * actually populated at the present time) and release the
  337. * secondaries from the bootloader.
  338. *
  339. * Make sure we online at most (max_cpus - 1) additional CPUs.
  340. */
  341. max_cpus--;
  342. for_each_possible_cpu(cpu) {
  343. if (max_cpus == 0)
  344. break;
  345. if (cpu == smp_processor_id())
  346. continue;
  347. if (!smp_enable_ops[cpu])
  348. continue;
  349. err = smp_enable_ops[cpu]->prepare_cpu(cpu);
  350. if (err)
  351. continue;
  352. set_cpu_present(cpu, true);
  353. max_cpus--;
  354. }
  355. }
  356. void __init set_smp_cross_call(void (*fn)(const struct cpumask *, unsigned int))
  357. {
  358. smp_cross_call = fn;
  359. }
  360. void arch_send_call_function_ipi_mask(const struct cpumask *mask)
  361. {
  362. smp_cross_call(mask, IPI_CALL_FUNC);
  363. }
  364. void arch_send_call_function_single_ipi(int cpu)
  365. {
  366. smp_cross_call(cpumask_of(cpu), IPI_CALL_FUNC_SINGLE);
  367. }
  368. static const char *ipi_types[NR_IPI] = {
  369. #define S(x,s) [x - IPI_RESCHEDULE] = s
  370. S(IPI_RESCHEDULE, "Rescheduling interrupts"),
  371. S(IPI_CALL_FUNC, "Function call interrupts"),
  372. S(IPI_CALL_FUNC_SINGLE, "Single function call interrupts"),
  373. S(IPI_CPU_STOP, "CPU stop interrupts"),
  374. };
  375. void show_ipi_list(struct seq_file *p, int prec)
  376. {
  377. unsigned int cpu, i;
  378. for (i = 0; i < NR_IPI; i++) {
  379. seq_printf(p, "%*s%u:%s", prec - 1, "IPI", i + IPI_RESCHEDULE,
  380. prec >= 4 ? " " : "");
  381. for_each_present_cpu(cpu)
  382. seq_printf(p, "%10u ",
  383. __get_irq_stat(cpu, ipi_irqs[i]));
  384. seq_printf(p, " %s\n", ipi_types[i]);
  385. }
  386. }
  387. u64 smp_irq_stat_cpu(unsigned int cpu)
  388. {
  389. u64 sum = 0;
  390. int i;
  391. for (i = 0; i < NR_IPI; i++)
  392. sum += __get_irq_stat(cpu, ipi_irqs[i]);
  393. return sum;
  394. }
  395. static DEFINE_RAW_SPINLOCK(stop_lock);
  396. /*
  397. * ipi_cpu_stop - handle IPI from smp_send_stop()
  398. */
  399. static void ipi_cpu_stop(unsigned int cpu)
  400. {
  401. if (system_state == SYSTEM_BOOTING ||
  402. system_state == SYSTEM_RUNNING) {
  403. raw_spin_lock(&stop_lock);
  404. pr_crit("CPU%u: stopping\n", cpu);
  405. dump_stack();
  406. raw_spin_unlock(&stop_lock);
  407. }
  408. set_cpu_online(cpu, false);
  409. local_fiq_disable();
  410. local_irq_disable();
  411. while (1)
  412. cpu_relax();
  413. }
  414. /*
  415. * Main handler for inter-processor interrupts
  416. */
  417. void handle_IPI(int ipinr, struct pt_regs *regs)
  418. {
  419. unsigned int cpu = smp_processor_id();
  420. struct pt_regs *old_regs = set_irq_regs(regs);
  421. if (ipinr >= IPI_RESCHEDULE && ipinr < IPI_RESCHEDULE + NR_IPI)
  422. __inc_irq_stat(cpu, ipi_irqs[ipinr - IPI_RESCHEDULE]);
  423. switch (ipinr) {
  424. case IPI_RESCHEDULE:
  425. scheduler_ipi();
  426. break;
  427. case IPI_CALL_FUNC:
  428. irq_enter();
  429. generic_smp_call_function_interrupt();
  430. irq_exit();
  431. break;
  432. case IPI_CALL_FUNC_SINGLE:
  433. irq_enter();
  434. generic_smp_call_function_single_interrupt();
  435. irq_exit();
  436. break;
  437. case IPI_CPU_STOP:
  438. irq_enter();
  439. ipi_cpu_stop(cpu);
  440. irq_exit();
  441. break;
  442. default:
  443. pr_crit("CPU%u: Unknown IPI message 0x%x\n", cpu, ipinr);
  444. break;
  445. }
  446. set_irq_regs(old_regs);
  447. }
  448. void smp_send_reschedule(int cpu)
  449. {
  450. smp_cross_call(cpumask_of(cpu), IPI_RESCHEDULE);
  451. }
  452. void smp_send_stop(void)
  453. {
  454. unsigned long timeout;
  455. if (num_online_cpus() > 1) {
  456. cpumask_t mask;
  457. cpumask_copy(&mask, cpu_online_mask);
  458. cpu_clear(smp_processor_id(), mask);
  459. smp_cross_call(&mask, IPI_CPU_STOP);
  460. }
  461. /* Wait up to one second for other CPUs to stop */
  462. timeout = USEC_PER_SEC;
  463. while (num_online_cpus() > 1 && timeout--)
  464. udelay(1);
  465. if (num_online_cpus() > 1)
  466. pr_warning("SMP: failed to stop secondary CPUs\n");
  467. }
  468. /*
  469. * not supported here
  470. */
  471. int setup_profiling_timer(unsigned int multiplier)
  472. {
  473. return -EINVAL;
  474. }