wm8994.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static int wm8994_drc_base[] = {
  44. WM8994_AIF1_DRC1_1,
  45. WM8994_AIF1_DRC2_1,
  46. WM8994_AIF2_DRC_1,
  47. };
  48. static int wm8994_retune_mobile_base[] = {
  49. WM8994_AIF1_DAC1_EQ_GAINS_1,
  50. WM8994_AIF1_DAC2_EQ_GAINS_1,
  51. WM8994_AIF2_EQ_GAINS_1,
  52. };
  53. static void wm8958_default_micdet(u16 status, void *data);
  54. static const struct wm8958_micd_rate micdet_rates[] = {
  55. { 32768, true, 1, 4 },
  56. { 32768, false, 1, 1 },
  57. { 44100 * 256, true, 7, 10 },
  58. { 44100 * 256, false, 7, 10 },
  59. };
  60. static const struct wm8958_micd_rate jackdet_rates[] = {
  61. { 32768, true, 0, 1 },
  62. { 32768, false, 0, 1 },
  63. { 44100 * 256, true, 7, 10 },
  64. { 44100 * 256, false, 7, 10 },
  65. };
  66. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  67. {
  68. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  69. int best, i, sysclk, val;
  70. bool idle;
  71. const struct wm8958_micd_rate *rates;
  72. int num_rates;
  73. if (wm8994->jack_cb != wm8958_default_micdet)
  74. return;
  75. idle = !wm8994->jack_mic;
  76. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  77. if (sysclk & WM8994_SYSCLK_SRC)
  78. sysclk = wm8994->aifclk[1];
  79. else
  80. sysclk = wm8994->aifclk[0];
  81. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  82. rates = wm8994->pdata->micd_rates;
  83. num_rates = wm8994->pdata->num_micd_rates;
  84. } else if (wm8994->jackdet) {
  85. rates = jackdet_rates;
  86. num_rates = ARRAY_SIZE(jackdet_rates);
  87. } else {
  88. rates = micdet_rates;
  89. num_rates = ARRAY_SIZE(micdet_rates);
  90. }
  91. best = 0;
  92. for (i = 0; i < num_rates; i++) {
  93. if (rates[i].idle != idle)
  94. continue;
  95. if (abs(rates[i].sysclk - sysclk) <
  96. abs(rates[best].sysclk - sysclk))
  97. best = i;
  98. else if (rates[best].idle != idle)
  99. best = i;
  100. }
  101. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  102. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  103. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  104. WM8958_MICD_BIAS_STARTTIME_MASK |
  105. WM8958_MICD_RATE_MASK, val);
  106. }
  107. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  108. {
  109. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  110. int rate;
  111. int reg1 = 0;
  112. int offset;
  113. if (aif)
  114. offset = 4;
  115. else
  116. offset = 0;
  117. switch (wm8994->sysclk[aif]) {
  118. case WM8994_SYSCLK_MCLK1:
  119. rate = wm8994->mclk[0];
  120. break;
  121. case WM8994_SYSCLK_MCLK2:
  122. reg1 |= 0x8;
  123. rate = wm8994->mclk[1];
  124. break;
  125. case WM8994_SYSCLK_FLL1:
  126. reg1 |= 0x10;
  127. rate = wm8994->fll[0].out;
  128. break;
  129. case WM8994_SYSCLK_FLL2:
  130. reg1 |= 0x18;
  131. rate = wm8994->fll[1].out;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. if (rate >= 13500000) {
  137. rate /= 2;
  138. reg1 |= WM8994_AIF1CLK_DIV;
  139. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  140. aif + 1, rate);
  141. }
  142. wm8994->aifclk[aif] = rate;
  143. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  144. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  145. reg1);
  146. return 0;
  147. }
  148. static int configure_clock(struct snd_soc_codec *codec)
  149. {
  150. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  151. int change, new;
  152. /* Bring up the AIF clocks first */
  153. configure_aif_clock(codec, 0);
  154. configure_aif_clock(codec, 1);
  155. /* Then switch CLK_SYS over to the higher of them; a change
  156. * can only happen as a result of a clocking change which can
  157. * only be made outside of DAPM so we can safely redo the
  158. * clocking.
  159. */
  160. /* If they're equal it doesn't matter which is used */
  161. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  162. wm8958_micd_set_rate(codec);
  163. return 0;
  164. }
  165. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  166. new = WM8994_SYSCLK_SRC;
  167. else
  168. new = 0;
  169. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  170. WM8994_SYSCLK_SRC, new);
  171. if (change)
  172. snd_soc_dapm_sync(&codec->dapm);
  173. wm8958_micd_set_rate(codec);
  174. return 0;
  175. }
  176. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  177. struct snd_soc_dapm_widget *sink)
  178. {
  179. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  180. const char *clk;
  181. /* Check what we're currently using for CLK_SYS */
  182. if (reg & WM8994_SYSCLK_SRC)
  183. clk = "AIF2CLK";
  184. else
  185. clk = "AIF1CLK";
  186. return strcmp(source->name, clk) == 0;
  187. }
  188. static const char *sidetone_hpf_text[] = {
  189. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  190. };
  191. static const struct soc_enum sidetone_hpf =
  192. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  193. static const char *adc_hpf_text[] = {
  194. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  195. };
  196. static const struct soc_enum aif1adc1_hpf =
  197. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  198. static const struct soc_enum aif1adc2_hpf =
  199. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  200. static const struct soc_enum aif2adc_hpf =
  201. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  202. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  203. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  204. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  205. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  206. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  207. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  208. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  209. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  210. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  211. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  212. .put = wm8994_put_drc_sw, \
  213. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  214. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  215. struct snd_ctl_elem_value *ucontrol)
  216. {
  217. struct soc_mixer_control *mc =
  218. (struct soc_mixer_control *)kcontrol->private_value;
  219. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  220. int mask, ret;
  221. /* Can't enable both ADC and DAC paths simultaneously */
  222. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  223. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  224. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  225. else
  226. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  227. ret = snd_soc_read(codec, mc->reg);
  228. if (ret < 0)
  229. return ret;
  230. if (ret & mask)
  231. return -EINVAL;
  232. return snd_soc_put_volsw(kcontrol, ucontrol);
  233. }
  234. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  235. {
  236. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  237. struct wm8994_pdata *pdata = wm8994->pdata;
  238. int base = wm8994_drc_base[drc];
  239. int cfg = wm8994->drc_cfg[drc];
  240. int save, i;
  241. /* Save any enables; the configuration should clear them. */
  242. save = snd_soc_read(codec, base);
  243. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  244. WM8994_AIF1ADC1R_DRC_ENA;
  245. for (i = 0; i < WM8994_DRC_REGS; i++)
  246. snd_soc_update_bits(codec, base + i, 0xffff,
  247. pdata->drc_cfgs[cfg].regs[i]);
  248. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  249. WM8994_AIF1ADC1L_DRC_ENA |
  250. WM8994_AIF1ADC1R_DRC_ENA, save);
  251. }
  252. /* Icky as hell but saves code duplication */
  253. static int wm8994_get_drc(const char *name)
  254. {
  255. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  256. return 0;
  257. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  258. return 1;
  259. if (strcmp(name, "AIF2DRC Mode") == 0)
  260. return 2;
  261. return -EINVAL;
  262. }
  263. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  264. struct snd_ctl_elem_value *ucontrol)
  265. {
  266. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994_pdata *pdata = wm8994->pdata;
  269. int drc = wm8994_get_drc(kcontrol->id.name);
  270. int value = ucontrol->value.integer.value[0];
  271. if (drc < 0)
  272. return drc;
  273. if (value >= pdata->num_drc_cfgs)
  274. return -EINVAL;
  275. wm8994->drc_cfg[drc] = value;
  276. wm8994_set_drc(codec, drc);
  277. return 0;
  278. }
  279. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  280. struct snd_ctl_elem_value *ucontrol)
  281. {
  282. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  283. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  284. int drc = wm8994_get_drc(kcontrol->id.name);
  285. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  286. return 0;
  287. }
  288. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  289. {
  290. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  291. struct wm8994_pdata *pdata = wm8994->pdata;
  292. int base = wm8994_retune_mobile_base[block];
  293. int iface, best, best_val, save, i, cfg;
  294. if (!pdata || !wm8994->num_retune_mobile_texts)
  295. return;
  296. switch (block) {
  297. case 0:
  298. case 1:
  299. iface = 0;
  300. break;
  301. case 2:
  302. iface = 1;
  303. break;
  304. default:
  305. return;
  306. }
  307. /* Find the version of the currently selected configuration
  308. * with the nearest sample rate. */
  309. cfg = wm8994->retune_mobile_cfg[block];
  310. best = 0;
  311. best_val = INT_MAX;
  312. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  313. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  314. wm8994->retune_mobile_texts[cfg]) == 0 &&
  315. abs(pdata->retune_mobile_cfgs[i].rate
  316. - wm8994->dac_rates[iface]) < best_val) {
  317. best = i;
  318. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  319. - wm8994->dac_rates[iface]);
  320. }
  321. }
  322. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  323. block,
  324. pdata->retune_mobile_cfgs[best].name,
  325. pdata->retune_mobile_cfgs[best].rate,
  326. wm8994->dac_rates[iface]);
  327. /* The EQ will be disabled while reconfiguring it, remember the
  328. * current configuration.
  329. */
  330. save = snd_soc_read(codec, base);
  331. save &= WM8994_AIF1DAC1_EQ_ENA;
  332. for (i = 0; i < WM8994_EQ_REGS; i++)
  333. snd_soc_update_bits(codec, base + i, 0xffff,
  334. pdata->retune_mobile_cfgs[best].regs[i]);
  335. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  336. }
  337. /* Icky as hell but saves code duplication */
  338. static int wm8994_get_retune_mobile_block(const char *name)
  339. {
  340. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  341. return 0;
  342. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  343. return 1;
  344. if (strcmp(name, "AIF2 EQ Mode") == 0)
  345. return 2;
  346. return -EINVAL;
  347. }
  348. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  349. struct snd_ctl_elem_value *ucontrol)
  350. {
  351. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  352. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  353. struct wm8994_pdata *pdata = wm8994->pdata;
  354. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  355. int value = ucontrol->value.integer.value[0];
  356. if (block < 0)
  357. return block;
  358. if (value >= pdata->num_retune_mobile_cfgs)
  359. return -EINVAL;
  360. wm8994->retune_mobile_cfg[block] = value;
  361. wm8994_set_retune_mobile(codec, block);
  362. return 0;
  363. }
  364. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  365. struct snd_ctl_elem_value *ucontrol)
  366. {
  367. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  368. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  369. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  370. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  371. return 0;
  372. }
  373. static const char *aif_chan_src_text[] = {
  374. "Left", "Right"
  375. };
  376. static const struct soc_enum aif1adcl_src =
  377. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  378. static const struct soc_enum aif1adcr_src =
  379. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  380. static const struct soc_enum aif2adcl_src =
  381. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  382. static const struct soc_enum aif2adcr_src =
  383. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  384. static const struct soc_enum aif1dacl_src =
  385. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  386. static const struct soc_enum aif1dacr_src =
  387. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  388. static const struct soc_enum aif2dacl_src =
  389. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  390. static const struct soc_enum aif2dacr_src =
  391. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  392. static const char *osr_text[] = {
  393. "Low Power", "High Performance",
  394. };
  395. static const struct soc_enum dac_osr =
  396. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  397. static const struct soc_enum adc_osr =
  398. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  399. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  401. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  402. 1, 119, 0, digital_tlv),
  403. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  404. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  405. 1, 119, 0, digital_tlv),
  406. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  407. WM8994_AIF2_ADC_RIGHT_VOLUME,
  408. 1, 119, 0, digital_tlv),
  409. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  410. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  411. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  412. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  413. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  414. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  415. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  416. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  417. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  418. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  419. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  420. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  421. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  422. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  423. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  424. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  425. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  426. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  427. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  428. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  429. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  430. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  431. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  432. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  433. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  434. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  435. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  436. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  437. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  438. 5, 12, 0, st_tlv),
  439. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  440. 0, 12, 0, st_tlv),
  441. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  442. 5, 12, 0, st_tlv),
  443. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  444. 0, 12, 0, st_tlv),
  445. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  446. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  447. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  448. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  449. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  450. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  451. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  452. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  453. SOC_ENUM("ADC OSR", adc_osr),
  454. SOC_ENUM("DAC OSR", dac_osr),
  455. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  456. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  458. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  459. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  460. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  461. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  462. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  463. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  464. 6, 1, 1, wm_hubs_spkmix_tlv),
  465. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  466. 2, 1, 1, wm_hubs_spkmix_tlv),
  467. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  468. 6, 1, 1, wm_hubs_spkmix_tlv),
  469. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  470. 2, 1, 1, wm_hubs_spkmix_tlv),
  471. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  472. 10, 15, 0, wm8994_3d_tlv),
  473. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  474. 8, 1, 0),
  475. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  476. 10, 15, 0, wm8994_3d_tlv),
  477. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  478. 8, 1, 0),
  479. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  480. 10, 15, 0, wm8994_3d_tlv),
  481. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  482. 8, 1, 0),
  483. };
  484. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  485. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  486. eq_tlv),
  487. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  488. eq_tlv),
  489. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  490. eq_tlv),
  491. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  492. eq_tlv),
  493. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  494. eq_tlv),
  495. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  496. eq_tlv),
  497. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  498. eq_tlv),
  499. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  514. eq_tlv),
  515. };
  516. static const char *wm8958_ng_text[] = {
  517. "30ms", "125ms", "250ms", "500ms",
  518. };
  519. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  520. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  521. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  522. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  523. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  524. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  525. static const struct soc_enum wm8958_aif2dac_ng_hold =
  526. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  527. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  528. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  529. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  530. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  531. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  532. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  533. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  534. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  535. 7, 1, ng_tlv),
  536. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  537. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  538. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  539. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  540. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  541. 7, 1, ng_tlv),
  542. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  543. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  544. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  545. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  546. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  547. 7, 1, ng_tlv),
  548. };
  549. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  550. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  551. mixin_boost_tlv),
  552. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  553. mixin_boost_tlv),
  554. };
  555. /* We run all mode setting through a function to enforce audio mode */
  556. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  557. {
  558. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  559. if (wm8994->active_refcount)
  560. mode = WM1811_JACKDET_MODE_AUDIO;
  561. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  562. WM1811_JACKDET_MODE_MASK, mode);
  563. if (mode == WM1811_JACKDET_MODE_MIC)
  564. msleep(2);
  565. }
  566. static void active_reference(struct snd_soc_codec *codec)
  567. {
  568. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  569. mutex_lock(&wm8994->accdet_lock);
  570. wm8994->active_refcount++;
  571. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  572. wm8994->active_refcount);
  573. if (wm8994->active_refcount == 1) {
  574. /* If we're using jack detection go into audio mode */
  575. if (wm8994->jackdet && wm8994->jack_cb) {
  576. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  577. WM1811_JACKDET_MODE_MASK,
  578. WM1811_JACKDET_MODE_AUDIO);
  579. msleep(2);
  580. }
  581. }
  582. mutex_unlock(&wm8994->accdet_lock);
  583. }
  584. static void active_dereference(struct snd_soc_codec *codec)
  585. {
  586. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  587. u16 mode;
  588. mutex_lock(&wm8994->accdet_lock);
  589. wm8994->active_refcount--;
  590. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  591. wm8994->active_refcount);
  592. if (wm8994->active_refcount == 0) {
  593. /* Go into appropriate detection only mode */
  594. if (wm8994->jackdet && wm8994->jack_cb) {
  595. if (wm8994->jack_mic || wm8994->mic_detecting)
  596. mode = WM1811_JACKDET_MODE_MIC;
  597. else
  598. mode = WM1811_JACKDET_MODE_JACK;
  599. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  600. WM1811_JACKDET_MODE_MASK,
  601. mode);
  602. }
  603. }
  604. mutex_unlock(&wm8994->accdet_lock);
  605. }
  606. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  607. struct snd_kcontrol *kcontrol, int event)
  608. {
  609. struct snd_soc_codec *codec = w->codec;
  610. switch (event) {
  611. case SND_SOC_DAPM_PRE_PMU:
  612. return configure_clock(codec);
  613. case SND_SOC_DAPM_POST_PMD:
  614. configure_clock(codec);
  615. break;
  616. }
  617. return 0;
  618. }
  619. static void vmid_reference(struct snd_soc_codec *codec)
  620. {
  621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  622. pm_runtime_get_sync(codec->dev);
  623. wm8994->vmid_refcount++;
  624. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  625. wm8994->vmid_refcount);
  626. if (wm8994->vmid_refcount == 1) {
  627. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  628. WM8994_LINEOUT_VMID_BUF_ENA |
  629. WM8994_LINEOUT1_DISCH |
  630. WM8994_LINEOUT2_DISCH,
  631. WM8994_LINEOUT_VMID_BUF_ENA);
  632. /* Startup bias, VMID ramp & buffer */
  633. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  634. WM8994_BIAS_SRC |
  635. WM8994_VMID_DISCH |
  636. WM8994_STARTUP_BIAS_ENA |
  637. WM8994_VMID_BUF_ENA |
  638. WM8994_VMID_RAMP_MASK,
  639. WM8994_BIAS_SRC |
  640. WM8994_STARTUP_BIAS_ENA |
  641. WM8994_VMID_BUF_ENA |
  642. (0x3 << WM8994_VMID_RAMP_SHIFT));
  643. wm_hubs_vmid_ena(codec);
  644. /* Main bias enable, VMID=2x40k */
  645. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  646. WM8994_BIAS_ENA |
  647. WM8994_VMID_SEL_MASK,
  648. WM8994_BIAS_ENA | 0x2);
  649. msleep(50);
  650. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  651. WM8994_VMID_RAMP_MASK | WM8994_BIAS_SRC,
  652. 0);
  653. }
  654. }
  655. static void vmid_dereference(struct snd_soc_codec *codec)
  656. {
  657. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  658. wm8994->vmid_refcount--;
  659. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  660. wm8994->vmid_refcount);
  661. if (wm8994->vmid_refcount == 0) {
  662. /* Switch over to startup biases */
  663. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  664. WM8994_BIAS_SRC |
  665. WM8994_STARTUP_BIAS_ENA |
  666. WM8994_VMID_BUF_ENA |
  667. WM8994_VMID_RAMP_MASK,
  668. WM8994_BIAS_SRC |
  669. WM8994_STARTUP_BIAS_ENA |
  670. WM8994_VMID_BUF_ENA |
  671. (1 << WM8994_VMID_RAMP_SHIFT));
  672. /* Disable main biases */
  673. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  674. WM8994_BIAS_ENA |
  675. WM8994_VMID_SEL_MASK, 0);
  676. /* Discharge line */
  677. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  678. WM8994_LINEOUT1_DISCH |
  679. WM8994_LINEOUT2_DISCH,
  680. WM8994_LINEOUT1_DISCH |
  681. WM8994_LINEOUT2_DISCH);
  682. msleep(5);
  683. /* Switch off startup biases */
  684. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  685. WM8994_BIAS_SRC |
  686. WM8994_STARTUP_BIAS_ENA |
  687. WM8994_VMID_BUF_ENA |
  688. WM8994_VMID_RAMP_MASK, 0);
  689. }
  690. pm_runtime_put(codec->dev);
  691. }
  692. static int vmid_event(struct snd_soc_dapm_widget *w,
  693. struct snd_kcontrol *kcontrol, int event)
  694. {
  695. struct snd_soc_codec *codec = w->codec;
  696. switch (event) {
  697. case SND_SOC_DAPM_PRE_PMU:
  698. vmid_reference(codec);
  699. break;
  700. case SND_SOC_DAPM_POST_PMD:
  701. vmid_dereference(codec);
  702. break;
  703. }
  704. return 0;
  705. }
  706. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  707. {
  708. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  709. int enable = 1;
  710. int source = 0; /* GCC flow analysis can't track enable */
  711. int reg, reg_r;
  712. /* Only support direct DAC->headphone paths */
  713. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  714. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  715. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  716. enable = 0;
  717. }
  718. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  719. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  720. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  721. enable = 0;
  722. }
  723. /* We also need the same setting for L/R and only one path */
  724. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  725. switch (reg) {
  726. case WM8994_AIF2DACL_TO_DAC1L:
  727. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  728. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  729. break;
  730. case WM8994_AIF1DAC2L_TO_DAC1L:
  731. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  732. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  733. break;
  734. case WM8994_AIF1DAC1L_TO_DAC1L:
  735. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  736. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  737. break;
  738. default:
  739. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  740. enable = 0;
  741. break;
  742. }
  743. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  744. if (reg_r != reg) {
  745. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  746. enable = 0;
  747. }
  748. if (enable) {
  749. dev_dbg(codec->dev, "Class W enabled\n");
  750. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  751. WM8994_CP_DYN_PWR |
  752. WM8994_CP_DYN_SRC_SEL_MASK,
  753. source | WM8994_CP_DYN_PWR);
  754. wm8994->hubs.class_w = true;
  755. } else {
  756. dev_dbg(codec->dev, "Class W disabled\n");
  757. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  758. WM8994_CP_DYN_PWR, 0);
  759. wm8994->hubs.class_w = false;
  760. }
  761. }
  762. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  763. struct snd_kcontrol *kcontrol, int event)
  764. {
  765. struct snd_soc_codec *codec = w->codec;
  766. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  767. switch (event) {
  768. case SND_SOC_DAPM_PRE_PMU:
  769. if (wm8994->aif1clk_enable) {
  770. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  771. WM8994_AIF1CLK_ENA_MASK,
  772. WM8994_AIF1CLK_ENA);
  773. wm8994->aif1clk_enable = 0;
  774. }
  775. if (wm8994->aif2clk_enable) {
  776. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  777. WM8994_AIF2CLK_ENA_MASK,
  778. WM8994_AIF2CLK_ENA);
  779. wm8994->aif2clk_enable = 0;
  780. }
  781. break;
  782. }
  783. /* We may also have postponed startup of DSP, handle that. */
  784. wm8958_aif_ev(w, kcontrol, event);
  785. return 0;
  786. }
  787. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  788. struct snd_kcontrol *kcontrol, int event)
  789. {
  790. struct snd_soc_codec *codec = w->codec;
  791. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  792. switch (event) {
  793. case SND_SOC_DAPM_POST_PMD:
  794. if (wm8994->aif1clk_disable) {
  795. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  796. WM8994_AIF1CLK_ENA_MASK, 0);
  797. wm8994->aif1clk_disable = 0;
  798. }
  799. if (wm8994->aif2clk_disable) {
  800. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  801. WM8994_AIF2CLK_ENA_MASK, 0);
  802. wm8994->aif2clk_disable = 0;
  803. }
  804. break;
  805. }
  806. return 0;
  807. }
  808. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  809. struct snd_kcontrol *kcontrol, int event)
  810. {
  811. struct snd_soc_codec *codec = w->codec;
  812. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  813. switch (event) {
  814. case SND_SOC_DAPM_PRE_PMU:
  815. wm8994->aif1clk_enable = 1;
  816. break;
  817. case SND_SOC_DAPM_POST_PMD:
  818. wm8994->aif1clk_disable = 1;
  819. break;
  820. }
  821. return 0;
  822. }
  823. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  824. struct snd_kcontrol *kcontrol, int event)
  825. {
  826. struct snd_soc_codec *codec = w->codec;
  827. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  828. switch (event) {
  829. case SND_SOC_DAPM_PRE_PMU:
  830. wm8994->aif2clk_enable = 1;
  831. break;
  832. case SND_SOC_DAPM_POST_PMD:
  833. wm8994->aif2clk_disable = 1;
  834. break;
  835. }
  836. return 0;
  837. }
  838. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  839. struct snd_kcontrol *kcontrol, int event)
  840. {
  841. late_enable_ev(w, kcontrol, event);
  842. return 0;
  843. }
  844. static int micbias_ev(struct snd_soc_dapm_widget *w,
  845. struct snd_kcontrol *kcontrol, int event)
  846. {
  847. late_enable_ev(w, kcontrol, event);
  848. return 0;
  849. }
  850. static int dac_ev(struct snd_soc_dapm_widget *w,
  851. struct snd_kcontrol *kcontrol, int event)
  852. {
  853. struct snd_soc_codec *codec = w->codec;
  854. unsigned int mask = 1 << w->shift;
  855. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  856. mask, mask);
  857. return 0;
  858. }
  859. static const char *hp_mux_text[] = {
  860. "Mixer",
  861. "DAC",
  862. };
  863. #define WM8994_HP_ENUM(xname, xenum) \
  864. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  865. .info = snd_soc_info_enum_double, \
  866. .get = snd_soc_dapm_get_enum_double, \
  867. .put = wm8994_put_hp_enum, \
  868. .private_value = (unsigned long)&xenum }
  869. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  870. struct snd_ctl_elem_value *ucontrol)
  871. {
  872. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  873. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  874. struct snd_soc_codec *codec = w->codec;
  875. int ret;
  876. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  877. wm8994_update_class_w(codec);
  878. return ret;
  879. }
  880. static const struct soc_enum hpl_enum =
  881. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  882. static const struct snd_kcontrol_new hpl_mux =
  883. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  884. static const struct soc_enum hpr_enum =
  885. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  886. static const struct snd_kcontrol_new hpr_mux =
  887. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  888. static const char *adc_mux_text[] = {
  889. "ADC",
  890. "DMIC",
  891. };
  892. static const struct soc_enum adc_enum =
  893. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  894. static const struct snd_kcontrol_new adcl_mux =
  895. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  896. static const struct snd_kcontrol_new adcr_mux =
  897. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  898. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  899. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  900. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  901. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  902. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  903. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  904. };
  905. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  906. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  907. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  908. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  909. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  910. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  911. };
  912. /* Debugging; dump chip status after DAPM transitions */
  913. static int post_ev(struct snd_soc_dapm_widget *w,
  914. struct snd_kcontrol *kcontrol, int event)
  915. {
  916. struct snd_soc_codec *codec = w->codec;
  917. dev_dbg(codec->dev, "SRC status: %x\n",
  918. snd_soc_read(codec,
  919. WM8994_RATE_STATUS));
  920. return 0;
  921. }
  922. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  923. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  924. 1, 1, 0),
  925. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  926. 0, 1, 0),
  927. };
  928. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  929. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  930. 1, 1, 0),
  931. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  932. 0, 1, 0),
  933. };
  934. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  935. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  936. 1, 1, 0),
  937. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  938. 0, 1, 0),
  939. };
  940. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  941. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  942. 1, 1, 0),
  943. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  944. 0, 1, 0),
  945. };
  946. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  947. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  948. 5, 1, 0),
  949. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  950. 4, 1, 0),
  951. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  952. 2, 1, 0),
  953. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  954. 1, 1, 0),
  955. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  956. 0, 1, 0),
  957. };
  958. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  959. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  960. 5, 1, 0),
  961. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  962. 4, 1, 0),
  963. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  964. 2, 1, 0),
  965. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  966. 1, 1, 0),
  967. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  968. 0, 1, 0),
  969. };
  970. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  971. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  972. .info = snd_soc_info_volsw, \
  973. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  974. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  975. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  976. struct snd_ctl_elem_value *ucontrol)
  977. {
  978. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  979. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  980. struct snd_soc_codec *codec = w->codec;
  981. int ret;
  982. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  983. wm8994_update_class_w(codec);
  984. return ret;
  985. }
  986. static const struct snd_kcontrol_new dac1l_mix[] = {
  987. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  988. 5, 1, 0),
  989. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  990. 4, 1, 0),
  991. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  992. 2, 1, 0),
  993. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  994. 1, 1, 0),
  995. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  996. 0, 1, 0),
  997. };
  998. static const struct snd_kcontrol_new dac1r_mix[] = {
  999. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1000. 5, 1, 0),
  1001. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1002. 4, 1, 0),
  1003. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1004. 2, 1, 0),
  1005. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1006. 1, 1, 0),
  1007. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1008. 0, 1, 0),
  1009. };
  1010. static const char *sidetone_text[] = {
  1011. "ADC/DMIC1", "DMIC2",
  1012. };
  1013. static const struct soc_enum sidetone1_enum =
  1014. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1015. static const struct snd_kcontrol_new sidetone1_mux =
  1016. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1017. static const struct soc_enum sidetone2_enum =
  1018. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1019. static const struct snd_kcontrol_new sidetone2_mux =
  1020. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1021. static const char *aif1dac_text[] = {
  1022. "AIF1DACDAT", "AIF3DACDAT",
  1023. };
  1024. static const struct soc_enum aif1dac_enum =
  1025. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1026. static const struct snd_kcontrol_new aif1dac_mux =
  1027. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1028. static const char *aif2dac_text[] = {
  1029. "AIF2DACDAT", "AIF3DACDAT",
  1030. };
  1031. static const struct soc_enum aif2dac_enum =
  1032. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1033. static const struct snd_kcontrol_new aif2dac_mux =
  1034. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1035. static const char *aif2adc_text[] = {
  1036. "AIF2ADCDAT", "AIF3DACDAT",
  1037. };
  1038. static const struct soc_enum aif2adc_enum =
  1039. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1040. static const struct snd_kcontrol_new aif2adc_mux =
  1041. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1042. static const char *aif3adc_text[] = {
  1043. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1044. };
  1045. static const struct soc_enum wm8994_aif3adc_enum =
  1046. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1047. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1048. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1049. static const struct soc_enum wm8958_aif3adc_enum =
  1050. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1051. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1052. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1053. static const char *mono_pcm_out_text[] = {
  1054. "None", "AIF2ADCL", "AIF2ADCR",
  1055. };
  1056. static const struct soc_enum mono_pcm_out_enum =
  1057. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1058. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1059. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1060. static const char *aif2dac_src_text[] = {
  1061. "AIF2", "AIF3",
  1062. };
  1063. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1064. static const struct soc_enum aif2dacl_src_enum =
  1065. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1066. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1067. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1068. static const struct soc_enum aif2dacr_src_enum =
  1069. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1070. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1071. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1072. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1073. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
  1074. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1075. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
  1076. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1077. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1078. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1079. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1080. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1081. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1082. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1083. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1084. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1085. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1086. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1087. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1088. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1089. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1090. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1091. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1092. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1093. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
  1094. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1095. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
  1096. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1097. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1098. };
  1099. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1100. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  1101. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  1102. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1103. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1104. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1105. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1106. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1107. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  1108. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  1109. };
  1110. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1111. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1112. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1113. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1114. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1115. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1116. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1117. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1118. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1119. };
  1120. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1121. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1122. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1123. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1124. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1125. };
  1126. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1127. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1128. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1129. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1130. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1131. };
  1132. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1133. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1134. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1135. };
  1136. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1137. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1138. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1139. SND_SOC_DAPM_INPUT("Clock"),
  1140. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1141. SND_SOC_DAPM_PRE_PMU),
  1142. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1143. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1144. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1145. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1146. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  1147. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  1148. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  1149. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1150. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  1151. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1152. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  1153. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1154. WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
  1155. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1156. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1157. WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
  1158. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1159. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1160. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  1161. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1162. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  1163. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1164. WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
  1165. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1166. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1167. WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
  1168. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1169. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1170. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1171. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1172. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1173. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1174. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1175. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1176. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1177. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1178. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1179. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1180. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1181. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1182. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1183. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1184. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1185. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1186. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1187. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1188. WM8994_POWER_MANAGEMENT_4, 13, 0),
  1189. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1190. WM8994_POWER_MANAGEMENT_4, 12, 0),
  1191. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1192. WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
  1193. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1194. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1195. WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
  1196. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1197. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1198. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1199. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1200. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1201. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1202. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1203. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1204. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  1205. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  1206. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1207. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1208. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1209. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1210. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1211. /* Power is done with the muxes since the ADC power also controls the
  1212. * downsampling chain, the chip will automatically manage the analogue
  1213. * specific portions.
  1214. */
  1215. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1216. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1217. SND_SOC_DAPM_POST("Debug log", post_ev),
  1218. };
  1219. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1220. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1221. };
  1222. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1223. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1224. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1225. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1226. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1227. };
  1228. static const struct snd_soc_dapm_route intercon[] = {
  1229. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1230. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1231. { "DSP1CLK", NULL, "CLK_SYS" },
  1232. { "DSP2CLK", NULL, "CLK_SYS" },
  1233. { "DSPINTCLK", NULL, "CLK_SYS" },
  1234. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1235. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1236. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1237. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1238. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1239. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1240. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1241. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1242. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1243. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1244. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1245. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1246. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1247. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1248. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1249. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1250. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1251. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1252. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1253. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1254. { "AIF2ADCL", NULL, "AIF2CLK" },
  1255. { "AIF2ADCL", NULL, "DSP2CLK" },
  1256. { "AIF2ADCR", NULL, "AIF2CLK" },
  1257. { "AIF2ADCR", NULL, "DSP2CLK" },
  1258. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1259. { "AIF2DACL", NULL, "AIF2CLK" },
  1260. { "AIF2DACL", NULL, "DSP2CLK" },
  1261. { "AIF2DACR", NULL, "AIF2CLK" },
  1262. { "AIF2DACR", NULL, "DSP2CLK" },
  1263. { "AIF2DACR", NULL, "DSPINTCLK" },
  1264. { "DMIC1L", NULL, "DMIC1DAT" },
  1265. { "DMIC1L", NULL, "CLK_SYS" },
  1266. { "DMIC1R", NULL, "DMIC1DAT" },
  1267. { "DMIC1R", NULL, "CLK_SYS" },
  1268. { "DMIC2L", NULL, "DMIC2DAT" },
  1269. { "DMIC2L", NULL, "CLK_SYS" },
  1270. { "DMIC2R", NULL, "DMIC2DAT" },
  1271. { "DMIC2R", NULL, "CLK_SYS" },
  1272. { "ADCL", NULL, "AIF1CLK" },
  1273. { "ADCL", NULL, "DSP1CLK" },
  1274. { "ADCL", NULL, "DSPINTCLK" },
  1275. { "ADCR", NULL, "AIF1CLK" },
  1276. { "ADCR", NULL, "DSP1CLK" },
  1277. { "ADCR", NULL, "DSPINTCLK" },
  1278. { "ADCL Mux", "ADC", "ADCL" },
  1279. { "ADCL Mux", "DMIC", "DMIC1L" },
  1280. { "ADCR Mux", "ADC", "ADCR" },
  1281. { "ADCR Mux", "DMIC", "DMIC1R" },
  1282. { "DAC1L", NULL, "AIF1CLK" },
  1283. { "DAC1L", NULL, "DSP1CLK" },
  1284. { "DAC1L", NULL, "DSPINTCLK" },
  1285. { "DAC1R", NULL, "AIF1CLK" },
  1286. { "DAC1R", NULL, "DSP1CLK" },
  1287. { "DAC1R", NULL, "DSPINTCLK" },
  1288. { "DAC2L", NULL, "AIF2CLK" },
  1289. { "DAC2L", NULL, "DSP2CLK" },
  1290. { "DAC2L", NULL, "DSPINTCLK" },
  1291. { "DAC2R", NULL, "AIF2DACR" },
  1292. { "DAC2R", NULL, "AIF2CLK" },
  1293. { "DAC2R", NULL, "DSP2CLK" },
  1294. { "DAC2R", NULL, "DSPINTCLK" },
  1295. { "TOCLK", NULL, "CLK_SYS" },
  1296. /* AIF1 outputs */
  1297. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1298. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1299. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1300. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1301. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1302. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1303. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1304. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1305. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1306. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1307. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1308. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1309. /* Pin level routing for AIF3 */
  1310. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1311. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1312. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1313. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1314. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1315. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1316. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1317. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1318. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1319. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1320. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1321. /* DAC1 inputs */
  1322. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1323. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1324. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1325. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1326. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1327. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1328. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1329. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1330. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1331. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1332. /* DAC2/AIF2 outputs */
  1333. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1334. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1335. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1336. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1337. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1338. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1339. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1340. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1341. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1342. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1343. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1344. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1345. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1346. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1347. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1348. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1349. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1350. /* AIF3 output */
  1351. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1352. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1353. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1354. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1355. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1356. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1357. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1358. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1359. /* Sidetone */
  1360. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1361. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1362. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1363. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1364. /* Output stages */
  1365. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1366. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1367. { "SPKL", "DAC1 Switch", "DAC1L" },
  1368. { "SPKL", "DAC2 Switch", "DAC2L" },
  1369. { "SPKR", "DAC1 Switch", "DAC1R" },
  1370. { "SPKR", "DAC2 Switch", "DAC2R" },
  1371. { "Left Headphone Mux", "DAC", "DAC1L" },
  1372. { "Right Headphone Mux", "DAC", "DAC1R" },
  1373. };
  1374. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1375. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1376. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1377. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1378. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1379. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1380. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1381. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1382. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1383. };
  1384. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1385. { "DAC1L", NULL, "DAC1L Mixer" },
  1386. { "DAC1R", NULL, "DAC1R Mixer" },
  1387. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1388. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1389. };
  1390. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1391. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1392. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1393. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1394. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1395. { "MICBIAS1", NULL, "CLK_SYS" },
  1396. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1397. { "MICBIAS2", NULL, "CLK_SYS" },
  1398. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1399. };
  1400. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1401. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1402. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1403. { "MICBIAS1", NULL, "VMID" },
  1404. { "MICBIAS2", NULL, "VMID" },
  1405. };
  1406. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1407. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1408. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1409. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1410. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1411. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1412. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1413. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1414. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1415. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1416. };
  1417. /* The size in bits of the FLL divide multiplied by 10
  1418. * to allow rounding later */
  1419. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1420. struct fll_div {
  1421. u16 outdiv;
  1422. u16 n;
  1423. u16 k;
  1424. u16 clk_ref_div;
  1425. u16 fll_fratio;
  1426. };
  1427. static int wm8994_get_fll_config(struct fll_div *fll,
  1428. int freq_in, int freq_out)
  1429. {
  1430. u64 Kpart;
  1431. unsigned int K, Ndiv, Nmod;
  1432. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1433. /* Scale the input frequency down to <= 13.5MHz */
  1434. fll->clk_ref_div = 0;
  1435. while (freq_in > 13500000) {
  1436. fll->clk_ref_div++;
  1437. freq_in /= 2;
  1438. if (fll->clk_ref_div > 3)
  1439. return -EINVAL;
  1440. }
  1441. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1442. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1443. fll->outdiv = 3;
  1444. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1445. fll->outdiv++;
  1446. if (fll->outdiv > 63)
  1447. return -EINVAL;
  1448. }
  1449. freq_out *= fll->outdiv + 1;
  1450. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1451. if (freq_in > 1000000) {
  1452. fll->fll_fratio = 0;
  1453. } else if (freq_in > 256000) {
  1454. fll->fll_fratio = 1;
  1455. freq_in *= 2;
  1456. } else if (freq_in > 128000) {
  1457. fll->fll_fratio = 2;
  1458. freq_in *= 4;
  1459. } else if (freq_in > 64000) {
  1460. fll->fll_fratio = 3;
  1461. freq_in *= 8;
  1462. } else {
  1463. fll->fll_fratio = 4;
  1464. freq_in *= 16;
  1465. }
  1466. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1467. /* Now, calculate N.K */
  1468. Ndiv = freq_out / freq_in;
  1469. fll->n = Ndiv;
  1470. Nmod = freq_out % freq_in;
  1471. pr_debug("Nmod=%d\n", Nmod);
  1472. /* Calculate fractional part - scale up so we can round. */
  1473. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1474. do_div(Kpart, freq_in);
  1475. K = Kpart & 0xFFFFFFFF;
  1476. if ((K % 10) >= 5)
  1477. K += 5;
  1478. /* Move down to proper range now rounding is done */
  1479. fll->k = K / 10;
  1480. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1481. return 0;
  1482. }
  1483. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1484. unsigned int freq_in, unsigned int freq_out)
  1485. {
  1486. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1487. struct wm8994 *control = wm8994->wm8994;
  1488. int reg_offset, ret;
  1489. struct fll_div fll;
  1490. u16 reg, aif1, aif2;
  1491. unsigned long timeout;
  1492. bool was_enabled;
  1493. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1494. & WM8994_AIF1CLK_ENA;
  1495. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1496. & WM8994_AIF2CLK_ENA;
  1497. switch (id) {
  1498. case WM8994_FLL1:
  1499. reg_offset = 0;
  1500. id = 0;
  1501. break;
  1502. case WM8994_FLL2:
  1503. reg_offset = 0x20;
  1504. id = 1;
  1505. break;
  1506. default:
  1507. return -EINVAL;
  1508. }
  1509. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1510. was_enabled = reg & WM8994_FLL1_ENA;
  1511. switch (src) {
  1512. case 0:
  1513. /* Allow no source specification when stopping */
  1514. if (freq_out)
  1515. return -EINVAL;
  1516. src = wm8994->fll[id].src;
  1517. break;
  1518. case WM8994_FLL_SRC_MCLK1:
  1519. case WM8994_FLL_SRC_MCLK2:
  1520. case WM8994_FLL_SRC_LRCLK:
  1521. case WM8994_FLL_SRC_BCLK:
  1522. break;
  1523. default:
  1524. return -EINVAL;
  1525. }
  1526. /* Are we changing anything? */
  1527. if (wm8994->fll[id].src == src &&
  1528. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1529. return 0;
  1530. /* If we're stopping the FLL redo the old config - no
  1531. * registers will actually be written but we avoid GCC flow
  1532. * analysis bugs spewing warnings.
  1533. */
  1534. if (freq_out)
  1535. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1536. else
  1537. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1538. wm8994->fll[id].out);
  1539. if (ret < 0)
  1540. return ret;
  1541. /* Gate the AIF clocks while we reclock */
  1542. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1543. WM8994_AIF1CLK_ENA, 0);
  1544. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1545. WM8994_AIF2CLK_ENA, 0);
  1546. /* We always need to disable the FLL while reconfiguring */
  1547. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1548. WM8994_FLL1_ENA, 0);
  1549. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1550. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1551. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1552. WM8994_FLL1_OUTDIV_MASK |
  1553. WM8994_FLL1_FRATIO_MASK, reg);
  1554. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1555. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1556. WM8994_FLL1_N_MASK,
  1557. fll.n << WM8994_FLL1_N_SHIFT);
  1558. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1559. WM8994_FLL1_REFCLK_DIV_MASK |
  1560. WM8994_FLL1_REFCLK_SRC_MASK,
  1561. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1562. (src - 1));
  1563. /* Clear any pending completion from a previous failure */
  1564. try_wait_for_completion(&wm8994->fll_locked[id]);
  1565. /* Enable (with fractional mode if required) */
  1566. if (freq_out) {
  1567. /* Enable VMID if we need it */
  1568. if (!was_enabled) {
  1569. active_reference(codec);
  1570. switch (control->type) {
  1571. case WM8994:
  1572. vmid_reference(codec);
  1573. break;
  1574. case WM8958:
  1575. if (wm8994->revision < 1)
  1576. vmid_reference(codec);
  1577. break;
  1578. default:
  1579. break;
  1580. }
  1581. }
  1582. if (fll.k)
  1583. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1584. else
  1585. reg = WM8994_FLL1_ENA;
  1586. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1587. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1588. reg);
  1589. if (wm8994->fll_locked_irq) {
  1590. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1591. msecs_to_jiffies(10));
  1592. if (timeout == 0)
  1593. dev_warn(codec->dev,
  1594. "Timed out waiting for FLL lock\n");
  1595. } else {
  1596. msleep(5);
  1597. }
  1598. } else {
  1599. if (was_enabled) {
  1600. switch (control->type) {
  1601. case WM8994:
  1602. vmid_dereference(codec);
  1603. break;
  1604. case WM8958:
  1605. if (wm8994->revision < 1)
  1606. vmid_dereference(codec);
  1607. break;
  1608. default:
  1609. break;
  1610. }
  1611. active_dereference(codec);
  1612. }
  1613. }
  1614. wm8994->fll[id].in = freq_in;
  1615. wm8994->fll[id].out = freq_out;
  1616. wm8994->fll[id].src = src;
  1617. /* Enable any gated AIF clocks */
  1618. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1619. WM8994_AIF1CLK_ENA, aif1);
  1620. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1621. WM8994_AIF2CLK_ENA, aif2);
  1622. configure_clock(codec);
  1623. return 0;
  1624. }
  1625. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1626. {
  1627. struct completion *completion = data;
  1628. complete(completion);
  1629. return IRQ_HANDLED;
  1630. }
  1631. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1632. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1633. unsigned int freq_in, unsigned int freq_out)
  1634. {
  1635. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1636. }
  1637. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1638. int clk_id, unsigned int freq, int dir)
  1639. {
  1640. struct snd_soc_codec *codec = dai->codec;
  1641. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1642. int i;
  1643. switch (dai->id) {
  1644. case 1:
  1645. case 2:
  1646. break;
  1647. default:
  1648. /* AIF3 shares clocking with AIF1/2 */
  1649. return -EINVAL;
  1650. }
  1651. switch (clk_id) {
  1652. case WM8994_SYSCLK_MCLK1:
  1653. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1654. wm8994->mclk[0] = freq;
  1655. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1656. dai->id, freq);
  1657. break;
  1658. case WM8994_SYSCLK_MCLK2:
  1659. /* TODO: Set GPIO AF */
  1660. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1661. wm8994->mclk[1] = freq;
  1662. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1663. dai->id, freq);
  1664. break;
  1665. case WM8994_SYSCLK_FLL1:
  1666. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1667. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1668. break;
  1669. case WM8994_SYSCLK_FLL2:
  1670. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1671. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1672. break;
  1673. case WM8994_SYSCLK_OPCLK:
  1674. /* Special case - a division (times 10) is given and
  1675. * no effect on main clocking.
  1676. */
  1677. if (freq) {
  1678. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1679. if (opclk_divs[i] == freq)
  1680. break;
  1681. if (i == ARRAY_SIZE(opclk_divs))
  1682. return -EINVAL;
  1683. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1684. WM8994_OPCLK_DIV_MASK, i);
  1685. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1686. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1687. } else {
  1688. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1689. WM8994_OPCLK_ENA, 0);
  1690. }
  1691. default:
  1692. return -EINVAL;
  1693. }
  1694. configure_clock(codec);
  1695. return 0;
  1696. }
  1697. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1698. enum snd_soc_bias_level level)
  1699. {
  1700. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1701. struct wm8994 *control = wm8994->wm8994;
  1702. wm_hubs_set_bias_level(codec, level);
  1703. switch (level) {
  1704. case SND_SOC_BIAS_ON:
  1705. break;
  1706. case SND_SOC_BIAS_PREPARE:
  1707. /* MICBIAS into regulating mode */
  1708. switch (control->type) {
  1709. case WM8958:
  1710. case WM1811:
  1711. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1712. WM8958_MICB1_MODE, 0);
  1713. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1714. WM8958_MICB2_MODE, 0);
  1715. break;
  1716. default:
  1717. break;
  1718. }
  1719. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1720. active_reference(codec);
  1721. break;
  1722. case SND_SOC_BIAS_STANDBY:
  1723. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1724. switch (control->type) {
  1725. case WM8994:
  1726. if (wm8994->revision < 4) {
  1727. /* Tweak DC servo and DSP
  1728. * configuration for improved
  1729. * performance. */
  1730. snd_soc_write(codec, 0x102, 0x3);
  1731. snd_soc_write(codec, 0x56, 0x3);
  1732. snd_soc_write(codec, 0x817, 0);
  1733. snd_soc_write(codec, 0x102, 0);
  1734. }
  1735. break;
  1736. case WM8958:
  1737. if (wm8994->revision == 0) {
  1738. /* Optimise performance for rev A */
  1739. snd_soc_write(codec, 0x102, 0x3);
  1740. snd_soc_write(codec, 0xcb, 0x81);
  1741. snd_soc_write(codec, 0x817, 0);
  1742. snd_soc_write(codec, 0x102, 0);
  1743. snd_soc_update_bits(codec,
  1744. WM8958_CHARGE_PUMP_2,
  1745. WM8958_CP_DISCH,
  1746. WM8958_CP_DISCH);
  1747. }
  1748. break;
  1749. case WM1811:
  1750. if (wm8994->revision < 2) {
  1751. snd_soc_write(codec, 0x102, 0x3);
  1752. snd_soc_write(codec, 0x5d, 0x7e);
  1753. snd_soc_write(codec, 0x5e, 0x0);
  1754. snd_soc_write(codec, 0x102, 0x0);
  1755. }
  1756. break;
  1757. }
  1758. /* Discharge LINEOUT1 & 2 */
  1759. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1760. WM8994_LINEOUT1_DISCH |
  1761. WM8994_LINEOUT2_DISCH,
  1762. WM8994_LINEOUT1_DISCH |
  1763. WM8994_LINEOUT2_DISCH);
  1764. }
  1765. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1766. active_dereference(codec);
  1767. /* MICBIAS into bypass mode on newer devices */
  1768. switch (control->type) {
  1769. case WM8958:
  1770. case WM1811:
  1771. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1772. WM8958_MICB1_MODE,
  1773. WM8958_MICB1_MODE);
  1774. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1775. WM8958_MICB2_MODE,
  1776. WM8958_MICB2_MODE);
  1777. break;
  1778. default:
  1779. break;
  1780. }
  1781. break;
  1782. case SND_SOC_BIAS_OFF:
  1783. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1784. wm8994->cur_fw = NULL;
  1785. break;
  1786. }
  1787. codec->dapm.bias_level = level;
  1788. return 0;
  1789. }
  1790. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1791. {
  1792. struct snd_soc_codec *codec = dai->codec;
  1793. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1794. struct wm8994 *control = wm8994->wm8994;
  1795. int ms_reg;
  1796. int aif1_reg;
  1797. int ms = 0;
  1798. int aif1 = 0;
  1799. switch (dai->id) {
  1800. case 1:
  1801. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1802. aif1_reg = WM8994_AIF1_CONTROL_1;
  1803. break;
  1804. case 2:
  1805. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1806. aif1_reg = WM8994_AIF2_CONTROL_1;
  1807. break;
  1808. default:
  1809. return -EINVAL;
  1810. }
  1811. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1812. case SND_SOC_DAIFMT_CBS_CFS:
  1813. break;
  1814. case SND_SOC_DAIFMT_CBM_CFM:
  1815. ms = WM8994_AIF1_MSTR;
  1816. break;
  1817. default:
  1818. return -EINVAL;
  1819. }
  1820. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1821. case SND_SOC_DAIFMT_DSP_B:
  1822. aif1 |= WM8994_AIF1_LRCLK_INV;
  1823. case SND_SOC_DAIFMT_DSP_A:
  1824. aif1 |= 0x18;
  1825. break;
  1826. case SND_SOC_DAIFMT_I2S:
  1827. aif1 |= 0x10;
  1828. break;
  1829. case SND_SOC_DAIFMT_RIGHT_J:
  1830. break;
  1831. case SND_SOC_DAIFMT_LEFT_J:
  1832. aif1 |= 0x8;
  1833. break;
  1834. default:
  1835. return -EINVAL;
  1836. }
  1837. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1838. case SND_SOC_DAIFMT_DSP_A:
  1839. case SND_SOC_DAIFMT_DSP_B:
  1840. /* frame inversion not valid for DSP modes */
  1841. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1842. case SND_SOC_DAIFMT_NB_NF:
  1843. break;
  1844. case SND_SOC_DAIFMT_IB_NF:
  1845. aif1 |= WM8994_AIF1_BCLK_INV;
  1846. break;
  1847. default:
  1848. return -EINVAL;
  1849. }
  1850. break;
  1851. case SND_SOC_DAIFMT_I2S:
  1852. case SND_SOC_DAIFMT_RIGHT_J:
  1853. case SND_SOC_DAIFMT_LEFT_J:
  1854. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1855. case SND_SOC_DAIFMT_NB_NF:
  1856. break;
  1857. case SND_SOC_DAIFMT_IB_IF:
  1858. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1859. break;
  1860. case SND_SOC_DAIFMT_IB_NF:
  1861. aif1 |= WM8994_AIF1_BCLK_INV;
  1862. break;
  1863. case SND_SOC_DAIFMT_NB_IF:
  1864. aif1 |= WM8994_AIF1_LRCLK_INV;
  1865. break;
  1866. default:
  1867. return -EINVAL;
  1868. }
  1869. break;
  1870. default:
  1871. return -EINVAL;
  1872. }
  1873. /* The AIF2 format configuration needs to be mirrored to AIF3
  1874. * on WM8958 if it's in use so just do it all the time. */
  1875. switch (control->type) {
  1876. case WM1811:
  1877. case WM8958:
  1878. if (dai->id == 2)
  1879. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  1880. WM8994_AIF1_LRCLK_INV |
  1881. WM8958_AIF3_FMT_MASK, aif1);
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. snd_soc_update_bits(codec, aif1_reg,
  1887. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1888. WM8994_AIF1_FMT_MASK,
  1889. aif1);
  1890. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1891. ms);
  1892. return 0;
  1893. }
  1894. static struct {
  1895. int val, rate;
  1896. } srs[] = {
  1897. { 0, 8000 },
  1898. { 1, 11025 },
  1899. { 2, 12000 },
  1900. { 3, 16000 },
  1901. { 4, 22050 },
  1902. { 5, 24000 },
  1903. { 6, 32000 },
  1904. { 7, 44100 },
  1905. { 8, 48000 },
  1906. { 9, 88200 },
  1907. { 10, 96000 },
  1908. };
  1909. static int fs_ratios[] = {
  1910. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1911. };
  1912. static int bclk_divs[] = {
  1913. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1914. 640, 880, 960, 1280, 1760, 1920
  1915. };
  1916. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1917. struct snd_pcm_hw_params *params,
  1918. struct snd_soc_dai *dai)
  1919. {
  1920. struct snd_soc_codec *codec = dai->codec;
  1921. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1922. int aif1_reg;
  1923. int aif2_reg;
  1924. int bclk_reg;
  1925. int lrclk_reg;
  1926. int rate_reg;
  1927. int aif1 = 0;
  1928. int aif2 = 0;
  1929. int bclk = 0;
  1930. int lrclk = 0;
  1931. int rate_val = 0;
  1932. int id = dai->id - 1;
  1933. int i, cur_val, best_val, bclk_rate, best;
  1934. switch (dai->id) {
  1935. case 1:
  1936. aif1_reg = WM8994_AIF1_CONTROL_1;
  1937. aif2_reg = WM8994_AIF1_CONTROL_2;
  1938. bclk_reg = WM8994_AIF1_BCLK;
  1939. rate_reg = WM8994_AIF1_RATE;
  1940. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1941. wm8994->lrclk_shared[0]) {
  1942. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1943. } else {
  1944. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1945. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1946. }
  1947. break;
  1948. case 2:
  1949. aif1_reg = WM8994_AIF2_CONTROL_1;
  1950. aif2_reg = WM8994_AIF2_CONTROL_2;
  1951. bclk_reg = WM8994_AIF2_BCLK;
  1952. rate_reg = WM8994_AIF2_RATE;
  1953. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1954. wm8994->lrclk_shared[1]) {
  1955. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1956. } else {
  1957. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1958. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1959. }
  1960. break;
  1961. default:
  1962. return -EINVAL;
  1963. }
  1964. bclk_rate = params_rate(params) * 2;
  1965. switch (params_format(params)) {
  1966. case SNDRV_PCM_FORMAT_S16_LE:
  1967. bclk_rate *= 16;
  1968. break;
  1969. case SNDRV_PCM_FORMAT_S20_3LE:
  1970. bclk_rate *= 20;
  1971. aif1 |= 0x20;
  1972. break;
  1973. case SNDRV_PCM_FORMAT_S24_LE:
  1974. bclk_rate *= 24;
  1975. aif1 |= 0x40;
  1976. break;
  1977. case SNDRV_PCM_FORMAT_S32_LE:
  1978. bclk_rate *= 32;
  1979. aif1 |= 0x60;
  1980. break;
  1981. default:
  1982. return -EINVAL;
  1983. }
  1984. /* Try to find an appropriate sample rate; look for an exact match. */
  1985. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1986. if (srs[i].rate == params_rate(params))
  1987. break;
  1988. if (i == ARRAY_SIZE(srs))
  1989. return -EINVAL;
  1990. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1991. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1992. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1993. dai->id, wm8994->aifclk[id], bclk_rate);
  1994. if (params_channels(params) == 1 &&
  1995. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  1996. aif2 |= WM8994_AIF1_MONO;
  1997. if (wm8994->aifclk[id] == 0) {
  1998. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1999. return -EINVAL;
  2000. }
  2001. /* AIFCLK/fs ratio; look for a close match in either direction */
  2002. best = 0;
  2003. best_val = abs((fs_ratios[0] * params_rate(params))
  2004. - wm8994->aifclk[id]);
  2005. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2006. cur_val = abs((fs_ratios[i] * params_rate(params))
  2007. - wm8994->aifclk[id]);
  2008. if (cur_val >= best_val)
  2009. continue;
  2010. best = i;
  2011. best_val = cur_val;
  2012. }
  2013. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2014. dai->id, fs_ratios[best]);
  2015. rate_val |= best;
  2016. /* We may not get quite the right frequency if using
  2017. * approximate clocks so look for the closest match that is
  2018. * higher than the target (we need to ensure that there enough
  2019. * BCLKs to clock out the samples).
  2020. */
  2021. best = 0;
  2022. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2023. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2024. if (cur_val < 0) /* BCLK table is sorted */
  2025. break;
  2026. best = i;
  2027. }
  2028. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2029. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2030. bclk_divs[best], bclk_rate);
  2031. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2032. lrclk = bclk_rate / params_rate(params);
  2033. if (!lrclk) {
  2034. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2035. bclk_rate);
  2036. return -EINVAL;
  2037. }
  2038. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2039. lrclk, bclk_rate / lrclk);
  2040. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2041. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2042. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2043. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2044. lrclk);
  2045. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2046. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2047. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2048. switch (dai->id) {
  2049. case 1:
  2050. wm8994->dac_rates[0] = params_rate(params);
  2051. wm8994_set_retune_mobile(codec, 0);
  2052. wm8994_set_retune_mobile(codec, 1);
  2053. break;
  2054. case 2:
  2055. wm8994->dac_rates[1] = params_rate(params);
  2056. wm8994_set_retune_mobile(codec, 2);
  2057. break;
  2058. }
  2059. }
  2060. return 0;
  2061. }
  2062. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2063. struct snd_pcm_hw_params *params,
  2064. struct snd_soc_dai *dai)
  2065. {
  2066. struct snd_soc_codec *codec = dai->codec;
  2067. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2068. struct wm8994 *control = wm8994->wm8994;
  2069. int aif1_reg;
  2070. int aif1 = 0;
  2071. switch (dai->id) {
  2072. case 3:
  2073. switch (control->type) {
  2074. case WM1811:
  2075. case WM8958:
  2076. aif1_reg = WM8958_AIF3_CONTROL_1;
  2077. break;
  2078. default:
  2079. return 0;
  2080. }
  2081. default:
  2082. return 0;
  2083. }
  2084. switch (params_format(params)) {
  2085. case SNDRV_PCM_FORMAT_S16_LE:
  2086. break;
  2087. case SNDRV_PCM_FORMAT_S20_3LE:
  2088. aif1 |= 0x20;
  2089. break;
  2090. case SNDRV_PCM_FORMAT_S24_LE:
  2091. aif1 |= 0x40;
  2092. break;
  2093. case SNDRV_PCM_FORMAT_S32_LE:
  2094. aif1 |= 0x60;
  2095. break;
  2096. default:
  2097. return -EINVAL;
  2098. }
  2099. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2100. }
  2101. static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
  2102. struct snd_soc_dai *dai)
  2103. {
  2104. struct snd_soc_codec *codec = dai->codec;
  2105. int rate_reg = 0;
  2106. switch (dai->id) {
  2107. case 1:
  2108. rate_reg = WM8994_AIF1_RATE;
  2109. break;
  2110. case 2:
  2111. rate_reg = WM8994_AIF2_RATE;
  2112. break;
  2113. default:
  2114. break;
  2115. }
  2116. /* If the DAI is idle then configure the divider tree for the
  2117. * lowest output rate to save a little power if the clock is
  2118. * still active (eg, because it is system clock).
  2119. */
  2120. if (rate_reg && !dai->playback_active && !dai->capture_active)
  2121. snd_soc_update_bits(codec, rate_reg,
  2122. WM8994_AIF1_SR_MASK |
  2123. WM8994_AIF1CLK_RATE_MASK, 0x9);
  2124. }
  2125. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2126. {
  2127. struct snd_soc_codec *codec = codec_dai->codec;
  2128. int mute_reg;
  2129. int reg;
  2130. switch (codec_dai->id) {
  2131. case 1:
  2132. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2133. break;
  2134. case 2:
  2135. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2136. break;
  2137. default:
  2138. return -EINVAL;
  2139. }
  2140. if (mute)
  2141. reg = WM8994_AIF1DAC1_MUTE;
  2142. else
  2143. reg = 0;
  2144. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2145. return 0;
  2146. }
  2147. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2148. {
  2149. struct snd_soc_codec *codec = codec_dai->codec;
  2150. int reg, val, mask;
  2151. switch (codec_dai->id) {
  2152. case 1:
  2153. reg = WM8994_AIF1_MASTER_SLAVE;
  2154. mask = WM8994_AIF1_TRI;
  2155. break;
  2156. case 2:
  2157. reg = WM8994_AIF2_MASTER_SLAVE;
  2158. mask = WM8994_AIF2_TRI;
  2159. break;
  2160. case 3:
  2161. reg = WM8994_POWER_MANAGEMENT_6;
  2162. mask = WM8994_AIF3_TRI;
  2163. break;
  2164. default:
  2165. return -EINVAL;
  2166. }
  2167. if (tristate)
  2168. val = mask;
  2169. else
  2170. val = 0;
  2171. return snd_soc_update_bits(codec, reg, mask, val);
  2172. }
  2173. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2174. {
  2175. struct snd_soc_codec *codec = dai->codec;
  2176. /* Disable the pulls on the AIF if we're using it to save power. */
  2177. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2178. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2179. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2180. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2181. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2182. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2183. return 0;
  2184. }
  2185. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2186. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2187. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2188. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2189. .set_sysclk = wm8994_set_dai_sysclk,
  2190. .set_fmt = wm8994_set_dai_fmt,
  2191. .hw_params = wm8994_hw_params,
  2192. .shutdown = wm8994_aif_shutdown,
  2193. .digital_mute = wm8994_aif_mute,
  2194. .set_pll = wm8994_set_fll,
  2195. .set_tristate = wm8994_set_tristate,
  2196. };
  2197. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2198. .set_sysclk = wm8994_set_dai_sysclk,
  2199. .set_fmt = wm8994_set_dai_fmt,
  2200. .hw_params = wm8994_hw_params,
  2201. .shutdown = wm8994_aif_shutdown,
  2202. .digital_mute = wm8994_aif_mute,
  2203. .set_pll = wm8994_set_fll,
  2204. .set_tristate = wm8994_set_tristate,
  2205. };
  2206. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2207. .hw_params = wm8994_aif3_hw_params,
  2208. .set_tristate = wm8994_set_tristate,
  2209. };
  2210. static struct snd_soc_dai_driver wm8994_dai[] = {
  2211. {
  2212. .name = "wm8994-aif1",
  2213. .id = 1,
  2214. .playback = {
  2215. .stream_name = "AIF1 Playback",
  2216. .channels_min = 1,
  2217. .channels_max = 2,
  2218. .rates = WM8994_RATES,
  2219. .formats = WM8994_FORMATS,
  2220. .sig_bits = 24,
  2221. },
  2222. .capture = {
  2223. .stream_name = "AIF1 Capture",
  2224. .channels_min = 1,
  2225. .channels_max = 2,
  2226. .rates = WM8994_RATES,
  2227. .formats = WM8994_FORMATS,
  2228. .sig_bits = 24,
  2229. },
  2230. .ops = &wm8994_aif1_dai_ops,
  2231. },
  2232. {
  2233. .name = "wm8994-aif2",
  2234. .id = 2,
  2235. .playback = {
  2236. .stream_name = "AIF2 Playback",
  2237. .channels_min = 1,
  2238. .channels_max = 2,
  2239. .rates = WM8994_RATES,
  2240. .formats = WM8994_FORMATS,
  2241. .sig_bits = 24,
  2242. },
  2243. .capture = {
  2244. .stream_name = "AIF2 Capture",
  2245. .channels_min = 1,
  2246. .channels_max = 2,
  2247. .rates = WM8994_RATES,
  2248. .formats = WM8994_FORMATS,
  2249. .sig_bits = 24,
  2250. },
  2251. .probe = wm8994_aif2_probe,
  2252. .ops = &wm8994_aif2_dai_ops,
  2253. },
  2254. {
  2255. .name = "wm8994-aif3",
  2256. .id = 3,
  2257. .playback = {
  2258. .stream_name = "AIF3 Playback",
  2259. .channels_min = 1,
  2260. .channels_max = 2,
  2261. .rates = WM8994_RATES,
  2262. .formats = WM8994_FORMATS,
  2263. .sig_bits = 24,
  2264. },
  2265. .capture = {
  2266. .stream_name = "AIF3 Capture",
  2267. .channels_min = 1,
  2268. .channels_max = 2,
  2269. .rates = WM8994_RATES,
  2270. .formats = WM8994_FORMATS,
  2271. .sig_bits = 24,
  2272. },
  2273. .ops = &wm8994_aif3_dai_ops,
  2274. }
  2275. };
  2276. #ifdef CONFIG_PM
  2277. static int wm8994_suspend(struct snd_soc_codec *codec)
  2278. {
  2279. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2280. struct wm8994 *control = wm8994->wm8994;
  2281. int i, ret;
  2282. switch (control->type) {
  2283. case WM8994:
  2284. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
  2285. break;
  2286. case WM1811:
  2287. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2288. WM1811_JACKDET_MODE_MASK, 0);
  2289. /* Fall through */
  2290. case WM8958:
  2291. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2292. WM8958_MICD_ENA, 0);
  2293. break;
  2294. }
  2295. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2296. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2297. sizeof(struct wm8994_fll_config));
  2298. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2299. if (ret < 0)
  2300. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2301. i + 1, ret);
  2302. }
  2303. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2304. return 0;
  2305. }
  2306. static int wm8994_resume(struct snd_soc_codec *codec)
  2307. {
  2308. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2309. struct wm8994 *control = wm8994->wm8994;
  2310. int i, ret;
  2311. unsigned int val, mask;
  2312. if (wm8994->revision < 4) {
  2313. /* force a HW read */
  2314. ret = regmap_read(control->regmap,
  2315. WM8994_POWER_MANAGEMENT_5, &val);
  2316. /* modify the cache only */
  2317. codec->cache_only = 1;
  2318. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2319. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2320. val &= mask;
  2321. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2322. mask, val);
  2323. codec->cache_only = 0;
  2324. }
  2325. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2326. if (!wm8994->fll_suspend[i].out)
  2327. continue;
  2328. ret = _wm8994_set_fll(codec, i + 1,
  2329. wm8994->fll_suspend[i].src,
  2330. wm8994->fll_suspend[i].in,
  2331. wm8994->fll_suspend[i].out);
  2332. if (ret < 0)
  2333. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2334. i + 1, ret);
  2335. }
  2336. switch (control->type) {
  2337. case WM8994:
  2338. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2339. snd_soc_update_bits(codec, WM8994_MICBIAS,
  2340. WM8994_MICD_ENA, WM8994_MICD_ENA);
  2341. break;
  2342. case WM1811:
  2343. if (wm8994->jackdet && wm8994->jack_cb) {
  2344. /* Restart from idle */
  2345. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  2346. WM1811_JACKDET_MODE_MASK,
  2347. WM1811_JACKDET_MODE_JACK);
  2348. break;
  2349. }
  2350. case WM8958:
  2351. if (wm8994->jack_cb)
  2352. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2353. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2354. break;
  2355. }
  2356. return 0;
  2357. }
  2358. #else
  2359. #define wm8994_suspend NULL
  2360. #define wm8994_resume NULL
  2361. #endif
  2362. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2363. {
  2364. struct snd_soc_codec *codec = wm8994->codec;
  2365. struct wm8994_pdata *pdata = wm8994->pdata;
  2366. struct snd_kcontrol_new controls[] = {
  2367. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2368. wm8994->retune_mobile_enum,
  2369. wm8994_get_retune_mobile_enum,
  2370. wm8994_put_retune_mobile_enum),
  2371. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2372. wm8994->retune_mobile_enum,
  2373. wm8994_get_retune_mobile_enum,
  2374. wm8994_put_retune_mobile_enum),
  2375. SOC_ENUM_EXT("AIF2 EQ Mode",
  2376. wm8994->retune_mobile_enum,
  2377. wm8994_get_retune_mobile_enum,
  2378. wm8994_put_retune_mobile_enum),
  2379. };
  2380. int ret, i, j;
  2381. const char **t;
  2382. /* We need an array of texts for the enum API but the number
  2383. * of texts is likely to be less than the number of
  2384. * configurations due to the sample rate dependency of the
  2385. * configurations. */
  2386. wm8994->num_retune_mobile_texts = 0;
  2387. wm8994->retune_mobile_texts = NULL;
  2388. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2389. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2390. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2391. wm8994->retune_mobile_texts[j]) == 0)
  2392. break;
  2393. }
  2394. if (j != wm8994->num_retune_mobile_texts)
  2395. continue;
  2396. /* Expand the array... */
  2397. t = krealloc(wm8994->retune_mobile_texts,
  2398. sizeof(char *) *
  2399. (wm8994->num_retune_mobile_texts + 1),
  2400. GFP_KERNEL);
  2401. if (t == NULL)
  2402. continue;
  2403. /* ...store the new entry... */
  2404. t[wm8994->num_retune_mobile_texts] =
  2405. pdata->retune_mobile_cfgs[i].name;
  2406. /* ...and remember the new version. */
  2407. wm8994->num_retune_mobile_texts++;
  2408. wm8994->retune_mobile_texts = t;
  2409. }
  2410. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2411. wm8994->num_retune_mobile_texts);
  2412. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2413. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2414. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2415. ARRAY_SIZE(controls));
  2416. if (ret != 0)
  2417. dev_err(wm8994->codec->dev,
  2418. "Failed to add ReTune Mobile controls: %d\n", ret);
  2419. }
  2420. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2421. {
  2422. struct snd_soc_codec *codec = wm8994->codec;
  2423. struct wm8994_pdata *pdata = wm8994->pdata;
  2424. int ret, i;
  2425. if (!pdata)
  2426. return;
  2427. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2428. pdata->lineout2_diff,
  2429. pdata->lineout1fb,
  2430. pdata->lineout2fb,
  2431. pdata->jd_scthr,
  2432. pdata->jd_thr,
  2433. pdata->micbias1_lvl,
  2434. pdata->micbias2_lvl);
  2435. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2436. if (pdata->num_drc_cfgs) {
  2437. struct snd_kcontrol_new controls[] = {
  2438. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2439. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2440. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2441. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2442. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2443. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2444. };
  2445. /* We need an array of texts for the enum API */
  2446. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2447. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2448. if (!wm8994->drc_texts) {
  2449. dev_err(wm8994->codec->dev,
  2450. "Failed to allocate %d DRC config texts\n",
  2451. pdata->num_drc_cfgs);
  2452. return;
  2453. }
  2454. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2455. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2456. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2457. wm8994->drc_enum.texts = wm8994->drc_texts;
  2458. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2459. ARRAY_SIZE(controls));
  2460. if (ret != 0)
  2461. dev_err(wm8994->codec->dev,
  2462. "Failed to add DRC mode controls: %d\n", ret);
  2463. for (i = 0; i < WM8994_NUM_DRC; i++)
  2464. wm8994_set_drc(codec, i);
  2465. }
  2466. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2467. pdata->num_retune_mobile_cfgs);
  2468. if (pdata->num_retune_mobile_cfgs)
  2469. wm8994_handle_retune_mobile_pdata(wm8994);
  2470. else
  2471. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2472. ARRAY_SIZE(wm8994_eq_controls));
  2473. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2474. if (pdata->micbias[i]) {
  2475. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2476. pdata->micbias[i] & 0xffff);
  2477. }
  2478. }
  2479. }
  2480. /**
  2481. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2482. *
  2483. * @codec: WM8994 codec
  2484. * @jack: jack to report detection events on
  2485. * @micbias: microphone bias to detect on
  2486. *
  2487. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2488. * being used to bring out signals to the processor then only platform
  2489. * data configuration is needed for WM8994 and processor GPIOs should
  2490. * be configured using snd_soc_jack_add_gpios() instead.
  2491. *
  2492. * Configuration of detection levels is available via the micbias1_lvl
  2493. * and micbias2_lvl platform data members.
  2494. */
  2495. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2496. int micbias)
  2497. {
  2498. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2499. struct wm8994_micdet *micdet;
  2500. struct wm8994 *control = wm8994->wm8994;
  2501. int reg, ret;
  2502. if (control->type != WM8994) {
  2503. dev_warn(codec->dev, "Not a WM8994\n");
  2504. return -EINVAL;
  2505. }
  2506. switch (micbias) {
  2507. case 1:
  2508. micdet = &wm8994->micdet[0];
  2509. if (jack)
  2510. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2511. "MICBIAS1");
  2512. else
  2513. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2514. "MICBIAS1");
  2515. break;
  2516. case 2:
  2517. micdet = &wm8994->micdet[1];
  2518. if (jack)
  2519. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2520. "MICBIAS1");
  2521. else
  2522. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2523. "MICBIAS1");
  2524. break;
  2525. default:
  2526. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2527. return -EINVAL;
  2528. }
  2529. if (ret != 0)
  2530. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2531. micbias, ret);
  2532. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2533. micbias, jack);
  2534. /* Store the configuration */
  2535. micdet->jack = jack;
  2536. micdet->detecting = true;
  2537. /* If either of the jacks is set up then enable detection */
  2538. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2539. reg = WM8994_MICD_ENA;
  2540. else
  2541. reg = 0;
  2542. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2543. snd_soc_dapm_sync(&codec->dapm);
  2544. return 0;
  2545. }
  2546. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2547. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2548. {
  2549. struct wm8994_priv *priv = data;
  2550. struct snd_soc_codec *codec = priv->codec;
  2551. int reg;
  2552. int report;
  2553. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2554. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2555. #endif
  2556. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  2557. if (reg < 0) {
  2558. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  2559. reg);
  2560. return IRQ_HANDLED;
  2561. }
  2562. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  2563. report = 0;
  2564. if (reg & WM8994_MIC1_DET_STS) {
  2565. if (priv->micdet[0].detecting)
  2566. report = SND_JACK_HEADSET;
  2567. }
  2568. if (reg & WM8994_MIC1_SHRT_STS) {
  2569. if (priv->micdet[0].detecting)
  2570. report = SND_JACK_HEADPHONE;
  2571. else
  2572. report |= SND_JACK_BTN_0;
  2573. }
  2574. if (report)
  2575. priv->micdet[0].detecting = false;
  2576. else
  2577. priv->micdet[0].detecting = true;
  2578. snd_soc_jack_report(priv->micdet[0].jack, report,
  2579. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2580. report = 0;
  2581. if (reg & WM8994_MIC2_DET_STS) {
  2582. if (priv->micdet[1].detecting)
  2583. report = SND_JACK_HEADSET;
  2584. }
  2585. if (reg & WM8994_MIC2_SHRT_STS) {
  2586. if (priv->micdet[1].detecting)
  2587. report = SND_JACK_HEADPHONE;
  2588. else
  2589. report |= SND_JACK_BTN_0;
  2590. }
  2591. if (report)
  2592. priv->micdet[1].detecting = false;
  2593. else
  2594. priv->micdet[1].detecting = true;
  2595. snd_soc_jack_report(priv->micdet[1].jack, report,
  2596. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2597. return IRQ_HANDLED;
  2598. }
  2599. /* Default microphone detection handler for WM8958 - the user can
  2600. * override this if they wish.
  2601. */
  2602. static void wm8958_default_micdet(u16 status, void *data)
  2603. {
  2604. struct snd_soc_codec *codec = data;
  2605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2606. int report;
  2607. dev_dbg(codec->dev, "MICDET %x\n", status);
  2608. /* Either nothing present or just starting detection */
  2609. if (!(status & WM8958_MICD_STS)) {
  2610. if (!wm8994->jackdet) {
  2611. /* If nothing present then clear our statuses */
  2612. dev_dbg(codec->dev, "Detected open circuit\n");
  2613. wm8994->jack_mic = false;
  2614. wm8994->mic_detecting = true;
  2615. wm8958_micd_set_rate(codec);
  2616. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2617. wm8994->btn_mask |
  2618. SND_JACK_HEADSET);
  2619. }
  2620. return;
  2621. }
  2622. /* If the measurement is showing a high impedence we've got a
  2623. * microphone.
  2624. */
  2625. if (wm8994->mic_detecting && (status & 0x600)) {
  2626. dev_dbg(codec->dev, "Detected microphone\n");
  2627. wm8994->mic_detecting = false;
  2628. wm8994->jack_mic = true;
  2629. wm8958_micd_set_rate(codec);
  2630. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2631. SND_JACK_HEADSET);
  2632. }
  2633. if (wm8994->mic_detecting && status & 0xfc) {
  2634. dev_dbg(codec->dev, "Detected headphone\n");
  2635. wm8994->mic_detecting = false;
  2636. wm8958_micd_set_rate(codec);
  2637. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2638. SND_JACK_HEADSET);
  2639. /* If we have jackdet that will detect removal */
  2640. if (wm8994->jackdet) {
  2641. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2642. WM8958_MICD_ENA, 0);
  2643. wm1811_jackdet_set_mode(codec,
  2644. WM1811_JACKDET_MODE_JACK);
  2645. }
  2646. }
  2647. /* Report short circuit as a button */
  2648. if (wm8994->jack_mic) {
  2649. report = 0;
  2650. if (status & 0x4)
  2651. report |= SND_JACK_BTN_0;
  2652. if (status & 0x8)
  2653. report |= SND_JACK_BTN_1;
  2654. if (status & 0x10)
  2655. report |= SND_JACK_BTN_2;
  2656. if (status & 0x20)
  2657. report |= SND_JACK_BTN_3;
  2658. if (status & 0x40)
  2659. report |= SND_JACK_BTN_4;
  2660. if (status & 0x80)
  2661. report |= SND_JACK_BTN_5;
  2662. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2663. wm8994->btn_mask);
  2664. }
  2665. }
  2666. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2667. {
  2668. struct wm8994_priv *wm8994 = data;
  2669. struct snd_soc_codec *codec = wm8994->codec;
  2670. int reg;
  2671. mutex_lock(&wm8994->accdet_lock);
  2672. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2673. if (reg < 0) {
  2674. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2675. mutex_unlock(&wm8994->accdet_lock);
  2676. return IRQ_NONE;
  2677. }
  2678. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2679. if (reg & WM1811_JACKDET_LVL) {
  2680. dev_dbg(codec->dev, "Jack detected\n");
  2681. snd_soc_jack_report(wm8994->micdet[0].jack,
  2682. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2683. /*
  2684. * Start off measument of microphone impedence to find
  2685. * out what's actually there.
  2686. */
  2687. wm8994->mic_detecting = true;
  2688. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2689. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2690. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2691. } else {
  2692. dev_dbg(codec->dev, "Jack not detected\n");
  2693. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2694. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2695. wm8994->btn_mask);
  2696. wm8994->mic_detecting = false;
  2697. wm8994->jack_mic = false;
  2698. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2699. WM8958_MICD_ENA, 0);
  2700. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2701. }
  2702. mutex_unlock(&wm8994->accdet_lock);
  2703. return IRQ_HANDLED;
  2704. }
  2705. /**
  2706. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2707. *
  2708. * @codec: WM8958 codec
  2709. * @jack: jack to report detection events on
  2710. *
  2711. * Enable microphone detection functionality for the WM8958. By
  2712. * default simple detection which supports the detection of up to 6
  2713. * buttons plus video and microphone functionality is supported.
  2714. *
  2715. * The WM8958 has an advanced jack detection facility which is able to
  2716. * support complex accessory detection, especially when used in
  2717. * conjunction with external circuitry. In order to provide maximum
  2718. * flexiblity a callback is provided which allows a completely custom
  2719. * detection algorithm.
  2720. */
  2721. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2722. wm8958_micdet_cb cb, void *cb_data)
  2723. {
  2724. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2725. struct wm8994 *control = wm8994->wm8994;
  2726. u16 micd_lvl_sel;
  2727. switch (control->type) {
  2728. case WM1811:
  2729. case WM8958:
  2730. break;
  2731. default:
  2732. return -EINVAL;
  2733. }
  2734. if (jack) {
  2735. if (!cb) {
  2736. dev_dbg(codec->dev, "Using default micdet callback\n");
  2737. cb = wm8958_default_micdet;
  2738. cb_data = codec;
  2739. }
  2740. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2741. wm8994->micdet[0].jack = jack;
  2742. wm8994->jack_cb = cb;
  2743. wm8994->jack_cb_data = cb_data;
  2744. wm8994->mic_detecting = true;
  2745. wm8994->jack_mic = false;
  2746. wm8958_micd_set_rate(codec);
  2747. /* Detect microphones and short circuits by default */
  2748. if (wm8994->pdata->micd_lvl_sel)
  2749. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2750. else
  2751. micd_lvl_sel = 0x41;
  2752. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2753. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2754. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2755. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2756. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2757. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2758. /*
  2759. * If we can use jack detection start off with that,
  2760. * otherwise jump straight to microphone detection.
  2761. */
  2762. if (wm8994->jackdet) {
  2763. snd_soc_update_bits(codec, WM8994_LDO_1,
  2764. WM8994_LDO1_DISCH, 0);
  2765. wm1811_jackdet_set_mode(codec,
  2766. WM1811_JACKDET_MODE_JACK);
  2767. } else {
  2768. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2769. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2770. }
  2771. } else {
  2772. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2773. WM8958_MICD_ENA, 0);
  2774. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2775. }
  2776. return 0;
  2777. }
  2778. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  2779. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  2780. {
  2781. struct wm8994_priv *wm8994 = data;
  2782. struct snd_soc_codec *codec = wm8994->codec;
  2783. int reg, count;
  2784. mutex_lock(&wm8994->accdet_lock);
  2785. /*
  2786. * Jack detection may have detected a removal simulataneously
  2787. * with an update of the MICDET status; if so it will have
  2788. * stopped detection and we can ignore this interrupt.
  2789. */
  2790. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
  2791. mutex_unlock(&wm8994->accdet_lock);
  2792. return IRQ_HANDLED;
  2793. }
  2794. /* We may occasionally read a detection without an impedence
  2795. * range being provided - if that happens loop again.
  2796. */
  2797. count = 10;
  2798. do {
  2799. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  2800. if (reg < 0) {
  2801. mutex_unlock(&wm8994->accdet_lock);
  2802. dev_err(codec->dev,
  2803. "Failed to read mic detect status: %d\n",
  2804. reg);
  2805. return IRQ_NONE;
  2806. }
  2807. if (!(reg & WM8958_MICD_VALID)) {
  2808. dev_dbg(codec->dev, "Mic detect data not valid\n");
  2809. goto out;
  2810. }
  2811. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  2812. break;
  2813. msleep(1);
  2814. } while (count--);
  2815. if (count == 0)
  2816. dev_warn(codec->dev, "No impedence range reported for jack\n");
  2817. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2818. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2819. #endif
  2820. if (wm8994->jack_cb)
  2821. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  2822. else
  2823. dev_warn(codec->dev, "Accessory detection with no callback\n");
  2824. out:
  2825. mutex_unlock(&wm8994->accdet_lock);
  2826. return IRQ_HANDLED;
  2827. }
  2828. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  2829. {
  2830. struct snd_soc_codec *codec = data;
  2831. dev_err(codec->dev, "FIFO error\n");
  2832. return IRQ_HANDLED;
  2833. }
  2834. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  2835. {
  2836. struct snd_soc_codec *codec = data;
  2837. dev_err(codec->dev, "Thermal warning\n");
  2838. return IRQ_HANDLED;
  2839. }
  2840. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  2841. {
  2842. struct snd_soc_codec *codec = data;
  2843. dev_crit(codec->dev, "Thermal shutdown\n");
  2844. return IRQ_HANDLED;
  2845. }
  2846. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  2847. {
  2848. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  2849. struct wm8994_priv *wm8994;
  2850. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2851. unsigned int reg;
  2852. int ret, i;
  2853. codec->control_data = control->regmap;
  2854. wm8994 = devm_kzalloc(codec->dev, sizeof(struct wm8994_priv),
  2855. GFP_KERNEL);
  2856. if (wm8994 == NULL)
  2857. return -ENOMEM;
  2858. snd_soc_codec_set_drvdata(codec, wm8994);
  2859. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  2860. wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
  2861. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  2862. wm8994->codec = codec;
  2863. mutex_init(&wm8994->accdet_lock);
  2864. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  2865. init_completion(&wm8994->fll_locked[i]);
  2866. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  2867. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  2868. else if (wm8994->pdata && wm8994->pdata->irq_base)
  2869. wm8994->micdet_irq = wm8994->pdata->irq_base +
  2870. WM8994_IRQ_MIC1_DET;
  2871. pm_runtime_enable(codec->dev);
  2872. pm_runtime_idle(codec->dev);
  2873. /* By default use idle_bias_off, will override for WM8994 */
  2874. codec->dapm.idle_bias_off = 1;
  2875. /* Set revision-specific configuration */
  2876. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  2877. switch (control->type) {
  2878. case WM8994:
  2879. /* Single ended line outputs should have VMID on. */
  2880. if (!wm8994->pdata->lineout1_diff ||
  2881. !wm8994->pdata->lineout2_diff)
  2882. codec->dapm.idle_bias_off = 0;
  2883. switch (wm8994->revision) {
  2884. case 2:
  2885. case 3:
  2886. wm8994->hubs.dcs_codes_l = -5;
  2887. wm8994->hubs.dcs_codes_r = -5;
  2888. wm8994->hubs.hp_startup_mode = 1;
  2889. wm8994->hubs.dcs_readback_mode = 1;
  2890. wm8994->hubs.series_startup = 1;
  2891. break;
  2892. default:
  2893. wm8994->hubs.dcs_readback_mode = 2;
  2894. break;
  2895. }
  2896. break;
  2897. case WM8958:
  2898. wm8994->hubs.dcs_readback_mode = 1;
  2899. break;
  2900. case WM1811:
  2901. wm8994->hubs.dcs_readback_mode = 2;
  2902. wm8994->hubs.no_series_update = 1;
  2903. switch (wm8994->revision) {
  2904. case 0:
  2905. case 1:
  2906. case 2:
  2907. case 3:
  2908. wm8994->hubs.dcs_codes_l = -9;
  2909. wm8994->hubs.dcs_codes_r = -5;
  2910. break;
  2911. default:
  2912. break;
  2913. }
  2914. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  2915. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  2916. break;
  2917. default:
  2918. break;
  2919. }
  2920. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  2921. wm8994_fifo_error, "FIFO error", codec);
  2922. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  2923. wm8994_temp_warn, "Thermal warning", codec);
  2924. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  2925. wm8994_temp_shut, "Thermal shutdown", codec);
  2926. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  2927. wm_hubs_dcs_done, "DC servo done",
  2928. &wm8994->hubs);
  2929. if (ret == 0)
  2930. wm8994->hubs.dcs_done_irq = true;
  2931. switch (control->type) {
  2932. case WM8994:
  2933. if (wm8994->micdet_irq) {
  2934. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2935. wm8994_mic_irq,
  2936. IRQF_TRIGGER_RISING,
  2937. "Mic1 detect",
  2938. wm8994);
  2939. if (ret != 0)
  2940. dev_warn(codec->dev,
  2941. "Failed to request Mic1 detect IRQ: %d\n",
  2942. ret);
  2943. }
  2944. ret = wm8994_request_irq(wm8994->wm8994,
  2945. WM8994_IRQ_MIC1_SHRT,
  2946. wm8994_mic_irq, "Mic 1 short",
  2947. wm8994);
  2948. if (ret != 0)
  2949. dev_warn(codec->dev,
  2950. "Failed to request Mic1 short IRQ: %d\n",
  2951. ret);
  2952. ret = wm8994_request_irq(wm8994->wm8994,
  2953. WM8994_IRQ_MIC2_DET,
  2954. wm8994_mic_irq, "Mic 2 detect",
  2955. wm8994);
  2956. if (ret != 0)
  2957. dev_warn(codec->dev,
  2958. "Failed to request Mic2 detect IRQ: %d\n",
  2959. ret);
  2960. ret = wm8994_request_irq(wm8994->wm8994,
  2961. WM8994_IRQ_MIC2_SHRT,
  2962. wm8994_mic_irq, "Mic 2 short",
  2963. wm8994);
  2964. if (ret != 0)
  2965. dev_warn(codec->dev,
  2966. "Failed to request Mic2 short IRQ: %d\n",
  2967. ret);
  2968. break;
  2969. case WM8958:
  2970. case WM1811:
  2971. if (wm8994->micdet_irq) {
  2972. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  2973. wm8958_mic_irq,
  2974. IRQF_TRIGGER_RISING,
  2975. "Mic detect",
  2976. wm8994);
  2977. if (ret != 0)
  2978. dev_warn(codec->dev,
  2979. "Failed to request Mic detect IRQ: %d\n",
  2980. ret);
  2981. }
  2982. }
  2983. switch (control->type) {
  2984. case WM1811:
  2985. if (wm8994->revision > 1) {
  2986. ret = wm8994_request_irq(wm8994->wm8994,
  2987. WM8994_IRQ_GPIO(6),
  2988. wm1811_jackdet_irq, "JACKDET",
  2989. wm8994);
  2990. if (ret == 0)
  2991. wm8994->jackdet = true;
  2992. }
  2993. break;
  2994. default:
  2995. break;
  2996. }
  2997. wm8994->fll_locked_irq = true;
  2998. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  2999. ret = wm8994_request_irq(wm8994->wm8994,
  3000. WM8994_IRQ_FLL1_LOCK + i,
  3001. wm8994_fll_locked_irq, "FLL lock",
  3002. &wm8994->fll_locked[i]);
  3003. if (ret != 0)
  3004. wm8994->fll_locked_irq = false;
  3005. }
  3006. /* Make sure we can read from the GPIOs if they're inputs */
  3007. pm_runtime_get_sync(codec->dev);
  3008. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3009. * configured on init - if a system wants to do this dynamically
  3010. * at runtime we can deal with that then.
  3011. */
  3012. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3013. if (ret < 0) {
  3014. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3015. goto err_irq;
  3016. }
  3017. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3018. wm8994->lrclk_shared[0] = 1;
  3019. wm8994_dai[0].symmetric_rates = 1;
  3020. } else {
  3021. wm8994->lrclk_shared[0] = 0;
  3022. }
  3023. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3024. if (ret < 0) {
  3025. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3026. goto err_irq;
  3027. }
  3028. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3029. wm8994->lrclk_shared[1] = 1;
  3030. wm8994_dai[1].symmetric_rates = 1;
  3031. } else {
  3032. wm8994->lrclk_shared[1] = 0;
  3033. }
  3034. pm_runtime_put(codec->dev);
  3035. /* Latch volume updates (right only; we always do left then right). */
  3036. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
  3037. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3038. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  3039. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  3040. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
  3041. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3042. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  3043. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  3044. snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
  3045. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3046. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  3047. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  3048. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
  3049. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3050. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  3051. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  3052. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
  3053. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3054. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  3055. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  3056. snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
  3057. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3058. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  3059. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  3060. snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
  3061. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3062. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  3063. WM8994_DAC1_VU, WM8994_DAC1_VU);
  3064. snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
  3065. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3066. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  3067. WM8994_DAC2_VU, WM8994_DAC2_VU);
  3068. /* Set the low bit of the 3D stereo depth so TLV matches */
  3069. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3070. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3071. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3072. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3073. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3074. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3075. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3076. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3077. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3078. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3079. * use this; it only affects behaviour on idle TDM clock
  3080. * cycles. */
  3081. switch (control->type) {
  3082. case WM8994:
  3083. case WM8958:
  3084. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3085. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3086. break;
  3087. default:
  3088. break;
  3089. }
  3090. /* Put MICBIAS into bypass mode by default on newer devices */
  3091. switch (control->type) {
  3092. case WM8958:
  3093. case WM1811:
  3094. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3095. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3096. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3097. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3098. break;
  3099. default:
  3100. break;
  3101. }
  3102. wm8994_update_class_w(codec);
  3103. wm8994_handle_pdata(wm8994);
  3104. wm_hubs_add_analogue_controls(codec);
  3105. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3106. ARRAY_SIZE(wm8994_snd_controls));
  3107. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3108. ARRAY_SIZE(wm8994_dapm_widgets));
  3109. switch (control->type) {
  3110. case WM8994:
  3111. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3112. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3113. if (wm8994->revision < 4) {
  3114. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3115. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3116. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3117. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3118. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3119. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3120. } else {
  3121. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3122. ARRAY_SIZE(wm8994_lateclk_widgets));
  3123. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3124. ARRAY_SIZE(wm8994_adc_widgets));
  3125. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3126. ARRAY_SIZE(wm8994_dac_widgets));
  3127. }
  3128. break;
  3129. case WM8958:
  3130. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3131. ARRAY_SIZE(wm8958_snd_controls));
  3132. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3133. ARRAY_SIZE(wm8958_dapm_widgets));
  3134. if (wm8994->revision < 1) {
  3135. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3136. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3137. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3138. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3139. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3140. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3141. } else {
  3142. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3143. ARRAY_SIZE(wm8994_lateclk_widgets));
  3144. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3145. ARRAY_SIZE(wm8994_adc_widgets));
  3146. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3147. ARRAY_SIZE(wm8994_dac_widgets));
  3148. }
  3149. break;
  3150. case WM1811:
  3151. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3152. ARRAY_SIZE(wm8958_snd_controls));
  3153. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3154. ARRAY_SIZE(wm8958_dapm_widgets));
  3155. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3156. ARRAY_SIZE(wm8994_lateclk_widgets));
  3157. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3158. ARRAY_SIZE(wm8994_adc_widgets));
  3159. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3160. ARRAY_SIZE(wm8994_dac_widgets));
  3161. break;
  3162. }
  3163. wm_hubs_add_analogue_routes(codec, 0, 0);
  3164. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3165. switch (control->type) {
  3166. case WM8994:
  3167. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3168. ARRAY_SIZE(wm8994_intercon));
  3169. if (wm8994->revision < 4) {
  3170. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3171. ARRAY_SIZE(wm8994_revd_intercon));
  3172. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3173. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3174. } else {
  3175. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3176. ARRAY_SIZE(wm8994_lateclk_intercon));
  3177. }
  3178. break;
  3179. case WM8958:
  3180. if (wm8994->revision < 1) {
  3181. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3182. ARRAY_SIZE(wm8994_revd_intercon));
  3183. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3184. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3185. } else {
  3186. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3187. ARRAY_SIZE(wm8994_lateclk_intercon));
  3188. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3189. ARRAY_SIZE(wm8958_intercon));
  3190. }
  3191. wm8958_dsp2_init(codec);
  3192. break;
  3193. case WM1811:
  3194. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3195. ARRAY_SIZE(wm8994_lateclk_intercon));
  3196. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3197. ARRAY_SIZE(wm8958_intercon));
  3198. break;
  3199. }
  3200. return 0;
  3201. err_irq:
  3202. if (wm8994->jackdet)
  3203. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3204. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3205. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3206. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3207. if (wm8994->micdet_irq)
  3208. free_irq(wm8994->micdet_irq, wm8994);
  3209. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3210. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3211. &wm8994->fll_locked[i]);
  3212. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3213. &wm8994->hubs);
  3214. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3215. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3216. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3217. return ret;
  3218. }
  3219. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3220. {
  3221. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3222. struct wm8994 *control = wm8994->wm8994;
  3223. int i;
  3224. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3225. pm_runtime_disable(codec->dev);
  3226. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3227. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3228. &wm8994->fll_locked[i]);
  3229. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3230. &wm8994->hubs);
  3231. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3232. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3233. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3234. if (wm8994->jackdet)
  3235. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3236. switch (control->type) {
  3237. case WM8994:
  3238. if (wm8994->micdet_irq)
  3239. free_irq(wm8994->micdet_irq, wm8994);
  3240. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3241. wm8994);
  3242. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3243. wm8994);
  3244. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3245. wm8994);
  3246. break;
  3247. case WM1811:
  3248. case WM8958:
  3249. if (wm8994->micdet_irq)
  3250. free_irq(wm8994->micdet_irq, wm8994);
  3251. break;
  3252. }
  3253. if (wm8994->mbc)
  3254. release_firmware(wm8994->mbc);
  3255. if (wm8994->mbc_vss)
  3256. release_firmware(wm8994->mbc_vss);
  3257. if (wm8994->enh_eq)
  3258. release_firmware(wm8994->enh_eq);
  3259. kfree(wm8994->retune_mobile_texts);
  3260. return 0;
  3261. }
  3262. static int wm8994_soc_volatile(struct snd_soc_codec *codec,
  3263. unsigned int reg)
  3264. {
  3265. return true;
  3266. }
  3267. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3268. .probe = wm8994_codec_probe,
  3269. .remove = wm8994_codec_remove,
  3270. .suspend = wm8994_suspend,
  3271. .resume = wm8994_resume,
  3272. .set_bias_level = wm8994_set_bias_level,
  3273. .reg_cache_size = WM8994_MAX_REGISTER,
  3274. .volatile_register = wm8994_soc_volatile,
  3275. };
  3276. static int __devinit wm8994_probe(struct platform_device *pdev)
  3277. {
  3278. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3279. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3280. }
  3281. static int __devexit wm8994_remove(struct platform_device *pdev)
  3282. {
  3283. snd_soc_unregister_codec(&pdev->dev);
  3284. return 0;
  3285. }
  3286. static struct platform_driver wm8994_codec_driver = {
  3287. .driver = {
  3288. .name = "wm8994-codec",
  3289. .owner = THIS_MODULE,
  3290. },
  3291. .probe = wm8994_probe,
  3292. .remove = __devexit_p(wm8994_remove),
  3293. };
  3294. module_platform_driver(wm8994_codec_driver);
  3295. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3296. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3297. MODULE_LICENSE("GPL");
  3298. MODULE_ALIAS("platform:wm8994-codec");