i915_irq.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. static void ibx_hpd_irq_setup(struct drm_device *dev);
  83. static void i915_hpd_irq_setup(struct drm_device *dev);
  84. /* For display hotplug interrupt */
  85. static void
  86. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. if ((dev_priv->irq_mask & mask) != 0) {
  89. dev_priv->irq_mask &= ~mask;
  90. I915_WRITE(DEIMR, dev_priv->irq_mask);
  91. POSTING_READ(DEIMR);
  92. }
  93. }
  94. static void
  95. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  96. {
  97. if ((dev_priv->irq_mask & mask) != mask) {
  98. dev_priv->irq_mask |= mask;
  99. I915_WRITE(DEIMR, dev_priv->irq_mask);
  100. POSTING_READ(DEIMR);
  101. }
  102. }
  103. static bool ivb_can_enable_err_int(struct drm_device *dev)
  104. {
  105. struct drm_i915_private *dev_priv = dev->dev_private;
  106. struct intel_crtc *crtc;
  107. enum pipe pipe;
  108. for_each_pipe(pipe) {
  109. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  110. if (crtc->cpu_fifo_underrun_disabled)
  111. return false;
  112. }
  113. return true;
  114. }
  115. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  116. {
  117. struct drm_i915_private *dev_priv = dev->dev_private;
  118. enum pipe pipe;
  119. struct intel_crtc *crtc;
  120. for_each_pipe(pipe) {
  121. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  122. if (crtc->pch_fifo_underrun_disabled)
  123. return false;
  124. }
  125. return true;
  126. }
  127. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  128. enum pipe pipe, bool enable)
  129. {
  130. struct drm_i915_private *dev_priv = dev->dev_private;
  131. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  132. DE_PIPEB_FIFO_UNDERRUN;
  133. if (enable)
  134. ironlake_enable_display_irq(dev_priv, bit);
  135. else
  136. ironlake_disable_display_irq(dev_priv, bit);
  137. }
  138. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  139. bool enable)
  140. {
  141. struct drm_i915_private *dev_priv = dev->dev_private;
  142. if (enable) {
  143. if (!ivb_can_enable_err_int(dev))
  144. return;
  145. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
  146. ERR_INT_FIFO_UNDERRUN_B |
  147. ERR_INT_FIFO_UNDERRUN_C);
  148. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  149. } else {
  150. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  151. }
  152. }
  153. static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
  154. bool enable)
  155. {
  156. struct drm_device *dev = crtc->base.dev;
  157. struct drm_i915_private *dev_priv = dev->dev_private;
  158. uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
  159. SDE_TRANSB_FIFO_UNDER;
  160. if (enable)
  161. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
  162. else
  163. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
  164. POSTING_READ(SDEIMR);
  165. }
  166. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  167. enum transcoder pch_transcoder,
  168. bool enable)
  169. {
  170. struct drm_i915_private *dev_priv = dev->dev_private;
  171. if (enable) {
  172. if (!cpt_can_enable_serr_int(dev))
  173. return;
  174. I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
  175. SERR_INT_TRANS_B_FIFO_UNDERRUN |
  176. SERR_INT_TRANS_C_FIFO_UNDERRUN);
  177. I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
  178. } else {
  179. I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
  180. }
  181. POSTING_READ(SDEIMR);
  182. }
  183. /**
  184. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  185. * @dev: drm device
  186. * @pipe: pipe
  187. * @enable: true if we want to report FIFO underrun errors, false otherwise
  188. *
  189. * This function makes us disable or enable CPU fifo underruns for a specific
  190. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  191. * reporting for one pipe may also disable all the other CPU error interruts for
  192. * the other pipes, due to the fact that there's just one interrupt mask/enable
  193. * bit for all the pipes.
  194. *
  195. * Returns the previous state of underrun reporting.
  196. */
  197. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  198. enum pipe pipe, bool enable)
  199. {
  200. struct drm_i915_private *dev_priv = dev->dev_private;
  201. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  202. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  203. unsigned long flags;
  204. bool ret;
  205. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  206. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  207. if (enable == ret)
  208. goto done;
  209. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  210. if (IS_GEN5(dev) || IS_GEN6(dev))
  211. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  212. else if (IS_GEN7(dev))
  213. ivybridge_set_fifo_underrun_reporting(dev, enable);
  214. done:
  215. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  216. return ret;
  217. }
  218. /**
  219. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  220. * @dev: drm device
  221. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  222. * @enable: true if we want to report FIFO underrun errors, false otherwise
  223. *
  224. * This function makes us disable or enable PCH fifo underruns for a specific
  225. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  226. * underrun reporting for one transcoder may also disable all the other PCH
  227. * error interruts for the other transcoders, due to the fact that there's just
  228. * one interrupt mask/enable bit for all the transcoders.
  229. *
  230. * Returns the previous state of underrun reporting.
  231. */
  232. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  233. enum transcoder pch_transcoder,
  234. bool enable)
  235. {
  236. struct drm_i915_private *dev_priv = dev->dev_private;
  237. enum pipe p;
  238. struct drm_crtc *crtc;
  239. struct intel_crtc *intel_crtc;
  240. unsigned long flags;
  241. bool ret;
  242. if (HAS_PCH_LPT(dev)) {
  243. crtc = NULL;
  244. for_each_pipe(p) {
  245. struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
  246. if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
  247. crtc = c;
  248. break;
  249. }
  250. }
  251. if (!crtc) {
  252. DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
  253. return false;
  254. }
  255. } else {
  256. crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  257. }
  258. intel_crtc = to_intel_crtc(crtc);
  259. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  260. ret = !intel_crtc->pch_fifo_underrun_disabled;
  261. if (enable == ret)
  262. goto done;
  263. intel_crtc->pch_fifo_underrun_disabled = !enable;
  264. if (HAS_PCH_IBX(dev))
  265. ibx_set_fifo_underrun_reporting(intel_crtc, enable);
  266. else
  267. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  268. done:
  269. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  270. return ret;
  271. }
  272. void
  273. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  274. {
  275. u32 reg = PIPESTAT(pipe);
  276. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  277. if ((pipestat & mask) == mask)
  278. return;
  279. /* Enable the interrupt, clear any pending status */
  280. pipestat |= mask | (mask >> 16);
  281. I915_WRITE(reg, pipestat);
  282. POSTING_READ(reg);
  283. }
  284. void
  285. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  286. {
  287. u32 reg = PIPESTAT(pipe);
  288. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  289. if ((pipestat & mask) == 0)
  290. return;
  291. pipestat &= ~mask;
  292. I915_WRITE(reg, pipestat);
  293. POSTING_READ(reg);
  294. }
  295. /**
  296. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  297. */
  298. static void i915_enable_asle_pipestat(struct drm_device *dev)
  299. {
  300. drm_i915_private_t *dev_priv = dev->dev_private;
  301. unsigned long irqflags;
  302. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  303. return;
  304. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  305. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  306. if (INTEL_INFO(dev)->gen >= 4)
  307. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  308. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  309. }
  310. /**
  311. * i915_pipe_enabled - check if a pipe is enabled
  312. * @dev: DRM device
  313. * @pipe: pipe to check
  314. *
  315. * Reading certain registers when the pipe is disabled can hang the chip.
  316. * Use this routine to make sure the PLL is running and the pipe is active
  317. * before reading such registers if unsure.
  318. */
  319. static int
  320. i915_pipe_enabled(struct drm_device *dev, int pipe)
  321. {
  322. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  323. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  324. /* Locking is horribly broken here, but whatever. */
  325. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  326. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  327. return intel_crtc->active;
  328. } else {
  329. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  330. }
  331. }
  332. /* Called from drm generic code, passed a 'crtc', which
  333. * we use as a pipe index
  334. */
  335. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  336. {
  337. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  338. unsigned long high_frame;
  339. unsigned long low_frame;
  340. u32 high1, high2, low;
  341. if (!i915_pipe_enabled(dev, pipe)) {
  342. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  343. "pipe %c\n", pipe_name(pipe));
  344. return 0;
  345. }
  346. high_frame = PIPEFRAME(pipe);
  347. low_frame = PIPEFRAMEPIXEL(pipe);
  348. /*
  349. * High & low register fields aren't synchronized, so make sure
  350. * we get a low value that's stable across two reads of the high
  351. * register.
  352. */
  353. do {
  354. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  355. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  356. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  357. } while (high1 != high2);
  358. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  359. low >>= PIPE_FRAME_LOW_SHIFT;
  360. return (high1 << 8) | low;
  361. }
  362. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  363. {
  364. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  365. int reg = PIPE_FRMCOUNT_GM45(pipe);
  366. if (!i915_pipe_enabled(dev, pipe)) {
  367. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  368. "pipe %c\n", pipe_name(pipe));
  369. return 0;
  370. }
  371. return I915_READ(reg);
  372. }
  373. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  374. int *vpos, int *hpos)
  375. {
  376. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  377. u32 vbl = 0, position = 0;
  378. int vbl_start, vbl_end, htotal, vtotal;
  379. bool in_vbl = true;
  380. int ret = 0;
  381. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  382. pipe);
  383. if (!i915_pipe_enabled(dev, pipe)) {
  384. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  385. "pipe %c\n", pipe_name(pipe));
  386. return 0;
  387. }
  388. /* Get vtotal. */
  389. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  390. if (INTEL_INFO(dev)->gen >= 4) {
  391. /* No obvious pixelcount register. Only query vertical
  392. * scanout position from Display scan line register.
  393. */
  394. position = I915_READ(PIPEDSL(pipe));
  395. /* Decode into vertical scanout position. Don't have
  396. * horizontal scanout position.
  397. */
  398. *vpos = position & 0x1fff;
  399. *hpos = 0;
  400. } else {
  401. /* Have access to pixelcount since start of frame.
  402. * We can split this into vertical and horizontal
  403. * scanout position.
  404. */
  405. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  406. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  407. *vpos = position / htotal;
  408. *hpos = position - (*vpos * htotal);
  409. }
  410. /* Query vblank area. */
  411. vbl = I915_READ(VBLANK(cpu_transcoder));
  412. /* Test position against vblank region. */
  413. vbl_start = vbl & 0x1fff;
  414. vbl_end = (vbl >> 16) & 0x1fff;
  415. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  416. in_vbl = false;
  417. /* Inside "upper part" of vblank area? Apply corrective offset: */
  418. if (in_vbl && (*vpos >= vbl_start))
  419. *vpos = *vpos - vtotal;
  420. /* Readouts valid? */
  421. if (vbl > 0)
  422. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  423. /* In vblank? */
  424. if (in_vbl)
  425. ret |= DRM_SCANOUTPOS_INVBL;
  426. return ret;
  427. }
  428. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  429. int *max_error,
  430. struct timeval *vblank_time,
  431. unsigned flags)
  432. {
  433. struct drm_crtc *crtc;
  434. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  435. DRM_ERROR("Invalid crtc %d\n", pipe);
  436. return -EINVAL;
  437. }
  438. /* Get drm_crtc to timestamp: */
  439. crtc = intel_get_crtc_for_pipe(dev, pipe);
  440. if (crtc == NULL) {
  441. DRM_ERROR("Invalid crtc %d\n", pipe);
  442. return -EINVAL;
  443. }
  444. if (!crtc->enabled) {
  445. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  446. return -EBUSY;
  447. }
  448. /* Helper routine in DRM core does all the work: */
  449. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  450. vblank_time, flags,
  451. crtc);
  452. }
  453. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  454. {
  455. enum drm_connector_status old_status;
  456. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  457. old_status = connector->status;
  458. connector->status = connector->funcs->detect(connector, false);
  459. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  460. connector->base.id,
  461. drm_get_connector_name(connector),
  462. old_status, connector->status);
  463. return (old_status != connector->status);
  464. }
  465. /*
  466. * Handle hotplug events outside the interrupt handler proper.
  467. */
  468. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  469. static void i915_hotplug_work_func(struct work_struct *work)
  470. {
  471. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  472. hotplug_work);
  473. struct drm_device *dev = dev_priv->dev;
  474. struct drm_mode_config *mode_config = &dev->mode_config;
  475. struct intel_connector *intel_connector;
  476. struct intel_encoder *intel_encoder;
  477. struct drm_connector *connector;
  478. unsigned long irqflags;
  479. bool hpd_disabled = false;
  480. bool changed = false;
  481. u32 hpd_event_bits;
  482. /* HPD irq before everything is fully set up. */
  483. if (!dev_priv->enable_hotplug_processing)
  484. return;
  485. mutex_lock(&mode_config->mutex);
  486. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  487. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  488. hpd_event_bits = dev_priv->hpd_event_bits;
  489. dev_priv->hpd_event_bits = 0;
  490. list_for_each_entry(connector, &mode_config->connector_list, head) {
  491. intel_connector = to_intel_connector(connector);
  492. intel_encoder = intel_connector->encoder;
  493. if (intel_encoder->hpd_pin > HPD_NONE &&
  494. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  495. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  496. DRM_INFO("HPD interrupt storm detected on connector %s: "
  497. "switching from hotplug detection to polling\n",
  498. drm_get_connector_name(connector));
  499. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  500. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  501. | DRM_CONNECTOR_POLL_DISCONNECT;
  502. hpd_disabled = true;
  503. }
  504. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  505. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  506. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  507. }
  508. }
  509. /* if there were no outputs to poll, poll was disabled,
  510. * therefore make sure it's enabled when disabling HPD on
  511. * some connectors */
  512. if (hpd_disabled) {
  513. drm_kms_helper_poll_enable(dev);
  514. mod_timer(&dev_priv->hotplug_reenable_timer,
  515. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  516. }
  517. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  518. list_for_each_entry(connector, &mode_config->connector_list, head) {
  519. intel_connector = to_intel_connector(connector);
  520. intel_encoder = intel_connector->encoder;
  521. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  522. if (intel_encoder->hot_plug)
  523. intel_encoder->hot_plug(intel_encoder);
  524. if (intel_hpd_irq_event(dev, connector))
  525. changed = true;
  526. }
  527. }
  528. mutex_unlock(&mode_config->mutex);
  529. if (changed)
  530. drm_kms_helper_hotplug_event(dev);
  531. }
  532. static void ironlake_handle_rps_change(struct drm_device *dev)
  533. {
  534. drm_i915_private_t *dev_priv = dev->dev_private;
  535. u32 busy_up, busy_down, max_avg, min_avg;
  536. u8 new_delay;
  537. unsigned long flags;
  538. spin_lock_irqsave(&mchdev_lock, flags);
  539. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  540. new_delay = dev_priv->ips.cur_delay;
  541. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  542. busy_up = I915_READ(RCPREVBSYTUPAVG);
  543. busy_down = I915_READ(RCPREVBSYTDNAVG);
  544. max_avg = I915_READ(RCBMAXAVG);
  545. min_avg = I915_READ(RCBMINAVG);
  546. /* Handle RCS change request from hw */
  547. if (busy_up > max_avg) {
  548. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  549. new_delay = dev_priv->ips.cur_delay - 1;
  550. if (new_delay < dev_priv->ips.max_delay)
  551. new_delay = dev_priv->ips.max_delay;
  552. } else if (busy_down < min_avg) {
  553. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  554. new_delay = dev_priv->ips.cur_delay + 1;
  555. if (new_delay > dev_priv->ips.min_delay)
  556. new_delay = dev_priv->ips.min_delay;
  557. }
  558. if (ironlake_set_drps(dev, new_delay))
  559. dev_priv->ips.cur_delay = new_delay;
  560. spin_unlock_irqrestore(&mchdev_lock, flags);
  561. return;
  562. }
  563. static void notify_ring(struct drm_device *dev,
  564. struct intel_ring_buffer *ring)
  565. {
  566. struct drm_i915_private *dev_priv = dev->dev_private;
  567. if (ring->obj == NULL)
  568. return;
  569. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  570. wake_up_all(&ring->irq_queue);
  571. if (i915_enable_hangcheck) {
  572. dev_priv->gpu_error.hangcheck_count = 0;
  573. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  574. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  575. }
  576. }
  577. static void gen6_pm_rps_work(struct work_struct *work)
  578. {
  579. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  580. rps.work);
  581. u32 pm_iir, pm_imr;
  582. u8 new_delay;
  583. spin_lock_irq(&dev_priv->rps.lock);
  584. pm_iir = dev_priv->rps.pm_iir;
  585. dev_priv->rps.pm_iir = 0;
  586. pm_imr = I915_READ(GEN6_PMIMR);
  587. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  588. I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
  589. spin_unlock_irq(&dev_priv->rps.lock);
  590. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  591. return;
  592. mutex_lock(&dev_priv->rps.hw_lock);
  593. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  594. new_delay = dev_priv->rps.cur_delay + 1;
  595. else
  596. new_delay = dev_priv->rps.cur_delay - 1;
  597. /* sysfs frequency interfaces may have snuck in while servicing the
  598. * interrupt
  599. */
  600. if (!(new_delay > dev_priv->rps.max_delay ||
  601. new_delay < dev_priv->rps.min_delay)) {
  602. if (IS_VALLEYVIEW(dev_priv->dev))
  603. valleyview_set_rps(dev_priv->dev, new_delay);
  604. else
  605. gen6_set_rps(dev_priv->dev, new_delay);
  606. }
  607. if (IS_VALLEYVIEW(dev_priv->dev)) {
  608. /*
  609. * On VLV, when we enter RC6 we may not be at the minimum
  610. * voltage level, so arm a timer to check. It should only
  611. * fire when there's activity or once after we've entered
  612. * RC6, and then won't be re-armed until the next RPS interrupt.
  613. */
  614. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  615. msecs_to_jiffies(100));
  616. }
  617. mutex_unlock(&dev_priv->rps.hw_lock);
  618. }
  619. /**
  620. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  621. * occurred.
  622. * @work: workqueue struct
  623. *
  624. * Doesn't actually do anything except notify userspace. As a consequence of
  625. * this event, userspace should try to remap the bad rows since statistically
  626. * it is likely the same row is more likely to go bad again.
  627. */
  628. static void ivybridge_parity_work(struct work_struct *work)
  629. {
  630. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  631. l3_parity.error_work);
  632. u32 error_status, row, bank, subbank;
  633. char *parity_event[5];
  634. uint32_t misccpctl;
  635. unsigned long flags;
  636. /* We must turn off DOP level clock gating to access the L3 registers.
  637. * In order to prevent a get/put style interface, acquire struct mutex
  638. * any time we access those registers.
  639. */
  640. mutex_lock(&dev_priv->dev->struct_mutex);
  641. misccpctl = I915_READ(GEN7_MISCCPCTL);
  642. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  643. POSTING_READ(GEN7_MISCCPCTL);
  644. error_status = I915_READ(GEN7_L3CDERRST1);
  645. row = GEN7_PARITY_ERROR_ROW(error_status);
  646. bank = GEN7_PARITY_ERROR_BANK(error_status);
  647. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  648. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  649. GEN7_L3CDERRST1_ENABLE);
  650. POSTING_READ(GEN7_L3CDERRST1);
  651. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  652. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  653. dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  654. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  655. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  656. mutex_unlock(&dev_priv->dev->struct_mutex);
  657. parity_event[0] = "L3_PARITY_ERROR=1";
  658. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  659. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  660. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  661. parity_event[4] = NULL;
  662. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  663. KOBJ_CHANGE, parity_event);
  664. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  665. row, bank, subbank);
  666. kfree(parity_event[3]);
  667. kfree(parity_event[2]);
  668. kfree(parity_event[1]);
  669. }
  670. static void ivybridge_handle_parity_error(struct drm_device *dev)
  671. {
  672. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  673. unsigned long flags;
  674. if (!HAS_L3_GPU_CACHE(dev))
  675. return;
  676. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  677. dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  678. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  679. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  680. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  681. }
  682. static void snb_gt_irq_handler(struct drm_device *dev,
  683. struct drm_i915_private *dev_priv,
  684. u32 gt_iir)
  685. {
  686. if (gt_iir &
  687. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  688. notify_ring(dev, &dev_priv->ring[RCS]);
  689. if (gt_iir & GT_BSD_USER_INTERRUPT)
  690. notify_ring(dev, &dev_priv->ring[VCS]);
  691. if (gt_iir & GT_BLT_USER_INTERRUPT)
  692. notify_ring(dev, &dev_priv->ring[BCS]);
  693. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  694. GT_BSD_CS_ERROR_INTERRUPT |
  695. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  696. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  697. i915_handle_error(dev, false);
  698. }
  699. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  700. ivybridge_handle_parity_error(dev);
  701. }
  702. /* Legacy way of handling PM interrupts */
  703. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  704. u32 pm_iir)
  705. {
  706. unsigned long flags;
  707. /*
  708. * IIR bits should never already be set because IMR should
  709. * prevent an interrupt from being shown in IIR. The warning
  710. * displays a case where we've unsafely cleared
  711. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  712. * type is not a problem, it displays a problem in the logic.
  713. *
  714. * The mask bit in IMR is cleared by dev_priv->rps.work.
  715. */
  716. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  717. dev_priv->rps.pm_iir |= pm_iir;
  718. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  719. POSTING_READ(GEN6_PMIMR);
  720. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  721. queue_work(dev_priv->wq, &dev_priv->rps.work);
  722. }
  723. #define HPD_STORM_DETECT_PERIOD 1000
  724. #define HPD_STORM_THRESHOLD 5
  725. static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
  726. u32 hotplug_trigger,
  727. const u32 *hpd)
  728. {
  729. drm_i915_private_t *dev_priv = dev->dev_private;
  730. unsigned long irqflags;
  731. int i;
  732. bool ret = false;
  733. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  734. for (i = 1; i < HPD_NUM_PINS; i++) {
  735. if (!(hpd[i] & hotplug_trigger) ||
  736. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  737. continue;
  738. dev_priv->hpd_event_bits |= (1 << i);
  739. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  740. dev_priv->hpd_stats[i].hpd_last_jiffies
  741. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  742. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  743. dev_priv->hpd_stats[i].hpd_cnt = 0;
  744. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  745. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  746. dev_priv->hpd_event_bits &= ~(1 << i);
  747. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  748. ret = true;
  749. } else {
  750. dev_priv->hpd_stats[i].hpd_cnt++;
  751. }
  752. }
  753. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  754. return ret;
  755. }
  756. static void gmbus_irq_handler(struct drm_device *dev)
  757. {
  758. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  759. wake_up_all(&dev_priv->gmbus_wait_queue);
  760. }
  761. static void dp_aux_irq_handler(struct drm_device *dev)
  762. {
  763. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  764. wake_up_all(&dev_priv->gmbus_wait_queue);
  765. }
  766. /* Unlike gen6_queue_rps_work() from which this function is originally derived,
  767. * we must be able to deal with other PM interrupts. This is complicated because
  768. * of the way in which we use the masks to defer the RPS work (which for
  769. * posterity is necessary because of forcewake).
  770. */
  771. static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
  772. u32 pm_iir)
  773. {
  774. unsigned long flags;
  775. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  776. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  777. if (dev_priv->rps.pm_iir) {
  778. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  779. /* never want to mask useful interrupts. (also posting read) */
  780. WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  781. /* TODO: if queue_work is slow, move it out of the spinlock */
  782. queue_work(dev_priv->wq, &dev_priv->rps.work);
  783. }
  784. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  785. if (pm_iir & ~GEN6_PM_RPS_EVENTS)
  786. DRM_ERROR("Unexpected PM interrupted\n");
  787. }
  788. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  789. {
  790. struct drm_device *dev = (struct drm_device *) arg;
  791. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  792. u32 iir, gt_iir, pm_iir;
  793. irqreturn_t ret = IRQ_NONE;
  794. unsigned long irqflags;
  795. int pipe;
  796. u32 pipe_stats[I915_MAX_PIPES];
  797. atomic_inc(&dev_priv->irq_received);
  798. while (true) {
  799. iir = I915_READ(VLV_IIR);
  800. gt_iir = I915_READ(GTIIR);
  801. pm_iir = I915_READ(GEN6_PMIIR);
  802. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  803. goto out;
  804. ret = IRQ_HANDLED;
  805. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  806. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  807. for_each_pipe(pipe) {
  808. int reg = PIPESTAT(pipe);
  809. pipe_stats[pipe] = I915_READ(reg);
  810. /*
  811. * Clear the PIPE*STAT regs before the IIR
  812. */
  813. if (pipe_stats[pipe] & 0x8000ffff) {
  814. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  815. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  816. pipe_name(pipe));
  817. I915_WRITE(reg, pipe_stats[pipe]);
  818. }
  819. }
  820. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  821. for_each_pipe(pipe) {
  822. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  823. drm_handle_vblank(dev, pipe);
  824. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  825. intel_prepare_page_flip(dev, pipe);
  826. intel_finish_page_flip(dev, pipe);
  827. }
  828. }
  829. /* Consume port. Then clear IIR or we'll miss events */
  830. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  831. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  832. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  833. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  834. hotplug_status);
  835. if (hotplug_trigger) {
  836. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  837. i915_hpd_irq_setup(dev);
  838. queue_work(dev_priv->wq,
  839. &dev_priv->hotplug_work);
  840. }
  841. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  842. I915_READ(PORT_HOTPLUG_STAT);
  843. }
  844. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  845. gmbus_irq_handler(dev);
  846. if (pm_iir & GEN6_PM_RPS_EVENTS)
  847. gen6_queue_rps_work(dev_priv, pm_iir);
  848. I915_WRITE(GTIIR, gt_iir);
  849. I915_WRITE(GEN6_PMIIR, pm_iir);
  850. I915_WRITE(VLV_IIR, iir);
  851. }
  852. out:
  853. return ret;
  854. }
  855. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  856. {
  857. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  858. int pipe;
  859. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  860. if (hotplug_trigger) {
  861. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
  862. ibx_hpd_irq_setup(dev);
  863. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  864. }
  865. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  866. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  867. SDE_AUDIO_POWER_SHIFT);
  868. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  869. port_name(port));
  870. }
  871. if (pch_iir & SDE_AUX_MASK)
  872. dp_aux_irq_handler(dev);
  873. if (pch_iir & SDE_GMBUS)
  874. gmbus_irq_handler(dev);
  875. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  876. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  877. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  878. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  879. if (pch_iir & SDE_POISON)
  880. DRM_ERROR("PCH poison interrupt\n");
  881. if (pch_iir & SDE_FDI_MASK)
  882. for_each_pipe(pipe)
  883. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  884. pipe_name(pipe),
  885. I915_READ(FDI_RX_IIR(pipe)));
  886. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  887. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  888. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  889. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  890. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  891. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  892. false))
  893. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  894. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  895. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  896. false))
  897. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  898. }
  899. static void ivb_err_int_handler(struct drm_device *dev)
  900. {
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. u32 err_int = I915_READ(GEN7_ERR_INT);
  903. if (err_int & ERR_INT_POISON)
  904. DRM_ERROR("Poison interrupt\n");
  905. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  906. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  907. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  908. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  909. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  910. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  911. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  912. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  913. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  914. I915_WRITE(GEN7_ERR_INT, err_int);
  915. }
  916. static void cpt_serr_int_handler(struct drm_device *dev)
  917. {
  918. struct drm_i915_private *dev_priv = dev->dev_private;
  919. u32 serr_int = I915_READ(SERR_INT);
  920. if (serr_int & SERR_INT_POISON)
  921. DRM_ERROR("PCH poison interrupt\n");
  922. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  923. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  924. false))
  925. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  926. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  927. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  928. false))
  929. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  930. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  931. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  932. false))
  933. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  934. I915_WRITE(SERR_INT, serr_int);
  935. }
  936. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  937. {
  938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  939. int pipe;
  940. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  941. if (hotplug_trigger) {
  942. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
  943. ibx_hpd_irq_setup(dev);
  944. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  945. }
  946. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  947. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  948. SDE_AUDIO_POWER_SHIFT_CPT);
  949. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  950. port_name(port));
  951. }
  952. if (pch_iir & SDE_AUX_MASK_CPT)
  953. dp_aux_irq_handler(dev);
  954. if (pch_iir & SDE_GMBUS_CPT)
  955. gmbus_irq_handler(dev);
  956. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  957. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  958. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  959. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  960. if (pch_iir & SDE_FDI_MASK_CPT)
  961. for_each_pipe(pipe)
  962. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  963. pipe_name(pipe),
  964. I915_READ(FDI_RX_IIR(pipe)));
  965. if (pch_iir & SDE_ERROR_CPT)
  966. cpt_serr_int_handler(dev);
  967. }
  968. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  969. {
  970. struct drm_device *dev = (struct drm_device *) arg;
  971. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  972. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  973. irqreturn_t ret = IRQ_NONE;
  974. int i;
  975. atomic_inc(&dev_priv->irq_received);
  976. /* We get interrupts on unclaimed registers, so check for this before we
  977. * do any I915_{READ,WRITE}. */
  978. if (IS_HASWELL(dev) &&
  979. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  980. DRM_ERROR("Unclaimed register before interrupt\n");
  981. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  982. }
  983. /* disable master interrupt before clearing iir */
  984. de_ier = I915_READ(DEIER);
  985. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  986. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  987. * interrupts will will be stored on its back queue, and then we'll be
  988. * able to process them after we restore SDEIER (as soon as we restore
  989. * it, we'll get an interrupt if SDEIIR still has something to process
  990. * due to its back queue). */
  991. if (!HAS_PCH_NOP(dev)) {
  992. sde_ier = I915_READ(SDEIER);
  993. I915_WRITE(SDEIER, 0);
  994. POSTING_READ(SDEIER);
  995. }
  996. /* On Haswell, also mask ERR_INT because we don't want to risk
  997. * generating "unclaimed register" interrupts from inside the interrupt
  998. * handler. */
  999. if (IS_HASWELL(dev))
  1000. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1001. gt_iir = I915_READ(GTIIR);
  1002. if (gt_iir) {
  1003. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1004. I915_WRITE(GTIIR, gt_iir);
  1005. ret = IRQ_HANDLED;
  1006. }
  1007. de_iir = I915_READ(DEIIR);
  1008. if (de_iir) {
  1009. if (de_iir & DE_ERR_INT_IVB)
  1010. ivb_err_int_handler(dev);
  1011. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1012. dp_aux_irq_handler(dev);
  1013. if (de_iir & DE_GSE_IVB)
  1014. intel_opregion_asle_intr(dev);
  1015. for (i = 0; i < 3; i++) {
  1016. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1017. drm_handle_vblank(dev, i);
  1018. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1019. intel_prepare_page_flip(dev, i);
  1020. intel_finish_page_flip_plane(dev, i);
  1021. }
  1022. }
  1023. /* check event from PCH */
  1024. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1025. u32 pch_iir = I915_READ(SDEIIR);
  1026. cpt_irq_handler(dev, pch_iir);
  1027. /* clear PCH hotplug event before clear CPU irq */
  1028. I915_WRITE(SDEIIR, pch_iir);
  1029. }
  1030. I915_WRITE(DEIIR, de_iir);
  1031. ret = IRQ_HANDLED;
  1032. }
  1033. pm_iir = I915_READ(GEN6_PMIIR);
  1034. if (pm_iir) {
  1035. if (IS_HASWELL(dev))
  1036. hsw_pm_irq_handler(dev_priv, pm_iir);
  1037. else if (pm_iir & GEN6_PM_RPS_EVENTS)
  1038. gen6_queue_rps_work(dev_priv, pm_iir);
  1039. I915_WRITE(GEN6_PMIIR, pm_iir);
  1040. ret = IRQ_HANDLED;
  1041. }
  1042. if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
  1043. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1044. I915_WRITE(DEIER, de_ier);
  1045. POSTING_READ(DEIER);
  1046. if (!HAS_PCH_NOP(dev)) {
  1047. I915_WRITE(SDEIER, sde_ier);
  1048. POSTING_READ(SDEIER);
  1049. }
  1050. return ret;
  1051. }
  1052. static void ilk_gt_irq_handler(struct drm_device *dev,
  1053. struct drm_i915_private *dev_priv,
  1054. u32 gt_iir)
  1055. {
  1056. if (gt_iir &
  1057. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  1058. notify_ring(dev, &dev_priv->ring[RCS]);
  1059. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1060. notify_ring(dev, &dev_priv->ring[VCS]);
  1061. }
  1062. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1063. {
  1064. struct drm_device *dev = (struct drm_device *) arg;
  1065. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1066. int ret = IRQ_NONE;
  1067. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1068. atomic_inc(&dev_priv->irq_received);
  1069. /* disable master interrupt before clearing iir */
  1070. de_ier = I915_READ(DEIER);
  1071. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1072. POSTING_READ(DEIER);
  1073. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1074. * interrupts will will be stored on its back queue, and then we'll be
  1075. * able to process them after we restore SDEIER (as soon as we restore
  1076. * it, we'll get an interrupt if SDEIIR still has something to process
  1077. * due to its back queue). */
  1078. sde_ier = I915_READ(SDEIER);
  1079. I915_WRITE(SDEIER, 0);
  1080. POSTING_READ(SDEIER);
  1081. de_iir = I915_READ(DEIIR);
  1082. gt_iir = I915_READ(GTIIR);
  1083. pm_iir = I915_READ(GEN6_PMIIR);
  1084. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1085. goto done;
  1086. ret = IRQ_HANDLED;
  1087. if (IS_GEN5(dev))
  1088. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1089. else
  1090. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1091. if (de_iir & DE_AUX_CHANNEL_A)
  1092. dp_aux_irq_handler(dev);
  1093. if (de_iir & DE_GSE)
  1094. intel_opregion_asle_intr(dev);
  1095. if (de_iir & DE_PIPEA_VBLANK)
  1096. drm_handle_vblank(dev, 0);
  1097. if (de_iir & DE_PIPEB_VBLANK)
  1098. drm_handle_vblank(dev, 1);
  1099. if (de_iir & DE_POISON)
  1100. DRM_ERROR("Poison interrupt\n");
  1101. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1102. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1103. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1104. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1105. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1106. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1107. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1108. intel_prepare_page_flip(dev, 0);
  1109. intel_finish_page_flip_plane(dev, 0);
  1110. }
  1111. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1112. intel_prepare_page_flip(dev, 1);
  1113. intel_finish_page_flip_plane(dev, 1);
  1114. }
  1115. /* check event from PCH */
  1116. if (de_iir & DE_PCH_EVENT) {
  1117. u32 pch_iir = I915_READ(SDEIIR);
  1118. if (HAS_PCH_CPT(dev))
  1119. cpt_irq_handler(dev, pch_iir);
  1120. else
  1121. ibx_irq_handler(dev, pch_iir);
  1122. /* should clear PCH hotplug event before clear CPU irq */
  1123. I915_WRITE(SDEIIR, pch_iir);
  1124. }
  1125. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1126. ironlake_handle_rps_change(dev);
  1127. if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
  1128. gen6_queue_rps_work(dev_priv, pm_iir);
  1129. I915_WRITE(GTIIR, gt_iir);
  1130. I915_WRITE(DEIIR, de_iir);
  1131. I915_WRITE(GEN6_PMIIR, pm_iir);
  1132. done:
  1133. I915_WRITE(DEIER, de_ier);
  1134. POSTING_READ(DEIER);
  1135. I915_WRITE(SDEIER, sde_ier);
  1136. POSTING_READ(SDEIER);
  1137. return ret;
  1138. }
  1139. /**
  1140. * i915_error_work_func - do process context error handling work
  1141. * @work: work struct
  1142. *
  1143. * Fire an error uevent so userspace can see that a hang or error
  1144. * was detected.
  1145. */
  1146. static void i915_error_work_func(struct work_struct *work)
  1147. {
  1148. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1149. work);
  1150. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1151. gpu_error);
  1152. struct drm_device *dev = dev_priv->dev;
  1153. struct intel_ring_buffer *ring;
  1154. char *error_event[] = { "ERROR=1", NULL };
  1155. char *reset_event[] = { "RESET=1", NULL };
  1156. char *reset_done_event[] = { "ERROR=0", NULL };
  1157. int i, ret;
  1158. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1159. /*
  1160. * Note that there's only one work item which does gpu resets, so we
  1161. * need not worry about concurrent gpu resets potentially incrementing
  1162. * error->reset_counter twice. We only need to take care of another
  1163. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1164. * quick check for that is good enough: schedule_work ensures the
  1165. * correct ordering between hang detection and this work item, and since
  1166. * the reset in-progress bit is only ever set by code outside of this
  1167. * work we don't need to worry about any other races.
  1168. */
  1169. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1170. DRM_DEBUG_DRIVER("resetting chip\n");
  1171. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1172. reset_event);
  1173. ret = i915_reset(dev);
  1174. if (ret == 0) {
  1175. /*
  1176. * After all the gem state is reset, increment the reset
  1177. * counter and wake up everyone waiting for the reset to
  1178. * complete.
  1179. *
  1180. * Since unlock operations are a one-sided barrier only,
  1181. * we need to insert a barrier here to order any seqno
  1182. * updates before
  1183. * the counter increment.
  1184. */
  1185. smp_mb__before_atomic_inc();
  1186. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1187. kobject_uevent_env(&dev->primary->kdev.kobj,
  1188. KOBJ_CHANGE, reset_done_event);
  1189. } else {
  1190. atomic_set(&error->reset_counter, I915_WEDGED);
  1191. }
  1192. for_each_ring(ring, dev_priv, i)
  1193. wake_up_all(&ring->irq_queue);
  1194. intel_display_handle_reset(dev);
  1195. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1196. }
  1197. }
  1198. /* NB: please notice the memset */
  1199. static void i915_get_extra_instdone(struct drm_device *dev,
  1200. uint32_t *instdone)
  1201. {
  1202. struct drm_i915_private *dev_priv = dev->dev_private;
  1203. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1204. switch(INTEL_INFO(dev)->gen) {
  1205. case 2:
  1206. case 3:
  1207. instdone[0] = I915_READ(INSTDONE);
  1208. break;
  1209. case 4:
  1210. case 5:
  1211. case 6:
  1212. instdone[0] = I915_READ(INSTDONE_I965);
  1213. instdone[1] = I915_READ(INSTDONE1);
  1214. break;
  1215. default:
  1216. WARN_ONCE(1, "Unsupported platform\n");
  1217. case 7:
  1218. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1219. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1220. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1221. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1222. break;
  1223. }
  1224. }
  1225. #ifdef CONFIG_DEBUG_FS
  1226. static struct drm_i915_error_object *
  1227. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1228. struct drm_i915_gem_object *src,
  1229. const int num_pages)
  1230. {
  1231. struct drm_i915_error_object *dst;
  1232. int i;
  1233. u32 reloc_offset;
  1234. if (src == NULL || src->pages == NULL)
  1235. return NULL;
  1236. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1237. if (dst == NULL)
  1238. return NULL;
  1239. reloc_offset = src->gtt_offset;
  1240. for (i = 0; i < num_pages; i++) {
  1241. unsigned long flags;
  1242. void *d;
  1243. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1244. if (d == NULL)
  1245. goto unwind;
  1246. local_irq_save(flags);
  1247. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1248. src->has_global_gtt_mapping) {
  1249. void __iomem *s;
  1250. /* Simply ignore tiling or any overlapping fence.
  1251. * It's part of the error state, and this hopefully
  1252. * captures what the GPU read.
  1253. */
  1254. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1255. reloc_offset);
  1256. memcpy_fromio(d, s, PAGE_SIZE);
  1257. io_mapping_unmap_atomic(s);
  1258. } else if (src->stolen) {
  1259. unsigned long offset;
  1260. offset = dev_priv->mm.stolen_base;
  1261. offset += src->stolen->start;
  1262. offset += i << PAGE_SHIFT;
  1263. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1264. } else {
  1265. struct page *page;
  1266. void *s;
  1267. page = i915_gem_object_get_page(src, i);
  1268. drm_clflush_pages(&page, 1);
  1269. s = kmap_atomic(page);
  1270. memcpy(d, s, PAGE_SIZE);
  1271. kunmap_atomic(s);
  1272. drm_clflush_pages(&page, 1);
  1273. }
  1274. local_irq_restore(flags);
  1275. dst->pages[i] = d;
  1276. reloc_offset += PAGE_SIZE;
  1277. }
  1278. dst->page_count = num_pages;
  1279. dst->gtt_offset = src->gtt_offset;
  1280. return dst;
  1281. unwind:
  1282. while (i--)
  1283. kfree(dst->pages[i]);
  1284. kfree(dst);
  1285. return NULL;
  1286. }
  1287. #define i915_error_object_create(dev_priv, src) \
  1288. i915_error_object_create_sized((dev_priv), (src), \
  1289. (src)->base.size>>PAGE_SHIFT)
  1290. static void
  1291. i915_error_object_free(struct drm_i915_error_object *obj)
  1292. {
  1293. int page;
  1294. if (obj == NULL)
  1295. return;
  1296. for (page = 0; page < obj->page_count; page++)
  1297. kfree(obj->pages[page]);
  1298. kfree(obj);
  1299. }
  1300. void
  1301. i915_error_state_free(struct kref *error_ref)
  1302. {
  1303. struct drm_i915_error_state *error = container_of(error_ref,
  1304. typeof(*error), ref);
  1305. int i;
  1306. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1307. i915_error_object_free(error->ring[i].batchbuffer);
  1308. i915_error_object_free(error->ring[i].ringbuffer);
  1309. i915_error_object_free(error->ring[i].ctx);
  1310. kfree(error->ring[i].requests);
  1311. }
  1312. kfree(error->active_bo);
  1313. kfree(error->overlay);
  1314. kfree(error->display);
  1315. kfree(error);
  1316. }
  1317. static void capture_bo(struct drm_i915_error_buffer *err,
  1318. struct drm_i915_gem_object *obj)
  1319. {
  1320. err->size = obj->base.size;
  1321. err->name = obj->base.name;
  1322. err->rseqno = obj->last_read_seqno;
  1323. err->wseqno = obj->last_write_seqno;
  1324. err->gtt_offset = obj->gtt_offset;
  1325. err->read_domains = obj->base.read_domains;
  1326. err->write_domain = obj->base.write_domain;
  1327. err->fence_reg = obj->fence_reg;
  1328. err->pinned = 0;
  1329. if (obj->pin_count > 0)
  1330. err->pinned = 1;
  1331. if (obj->user_pin_count > 0)
  1332. err->pinned = -1;
  1333. err->tiling = obj->tiling_mode;
  1334. err->dirty = obj->dirty;
  1335. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1336. err->ring = obj->ring ? obj->ring->id : -1;
  1337. err->cache_level = obj->cache_level;
  1338. }
  1339. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1340. int count, struct list_head *head)
  1341. {
  1342. struct drm_i915_gem_object *obj;
  1343. int i = 0;
  1344. list_for_each_entry(obj, head, mm_list) {
  1345. capture_bo(err++, obj);
  1346. if (++i == count)
  1347. break;
  1348. }
  1349. return i;
  1350. }
  1351. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1352. int count, struct list_head *head)
  1353. {
  1354. struct drm_i915_gem_object *obj;
  1355. int i = 0;
  1356. list_for_each_entry(obj, head, gtt_list) {
  1357. if (obj->pin_count == 0)
  1358. continue;
  1359. capture_bo(err++, obj);
  1360. if (++i == count)
  1361. break;
  1362. }
  1363. return i;
  1364. }
  1365. static void i915_gem_record_fences(struct drm_device *dev,
  1366. struct drm_i915_error_state *error)
  1367. {
  1368. struct drm_i915_private *dev_priv = dev->dev_private;
  1369. int i;
  1370. /* Fences */
  1371. switch (INTEL_INFO(dev)->gen) {
  1372. case 7:
  1373. case 6:
  1374. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1375. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1376. break;
  1377. case 5:
  1378. case 4:
  1379. for (i = 0; i < 16; i++)
  1380. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1381. break;
  1382. case 3:
  1383. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1384. for (i = 0; i < 8; i++)
  1385. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1386. case 2:
  1387. for (i = 0; i < 8; i++)
  1388. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1389. break;
  1390. default:
  1391. BUG();
  1392. }
  1393. }
  1394. static struct drm_i915_error_object *
  1395. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1396. struct intel_ring_buffer *ring)
  1397. {
  1398. struct drm_i915_gem_object *obj;
  1399. u32 seqno;
  1400. if (!ring->get_seqno)
  1401. return NULL;
  1402. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1403. u32 acthd = I915_READ(ACTHD);
  1404. if (WARN_ON(ring->id != RCS))
  1405. return NULL;
  1406. obj = ring->private;
  1407. if (acthd >= obj->gtt_offset &&
  1408. acthd < obj->gtt_offset + obj->base.size)
  1409. return i915_error_object_create(dev_priv, obj);
  1410. }
  1411. seqno = ring->get_seqno(ring, false);
  1412. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1413. if (obj->ring != ring)
  1414. continue;
  1415. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1416. continue;
  1417. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1418. continue;
  1419. /* We need to copy these to an anonymous buffer as the simplest
  1420. * method to avoid being overwritten by userspace.
  1421. */
  1422. return i915_error_object_create(dev_priv, obj);
  1423. }
  1424. return NULL;
  1425. }
  1426. static void i915_record_ring_state(struct drm_device *dev,
  1427. struct drm_i915_error_state *error,
  1428. struct intel_ring_buffer *ring)
  1429. {
  1430. struct drm_i915_private *dev_priv = dev->dev_private;
  1431. if (INTEL_INFO(dev)->gen >= 6) {
  1432. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1433. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1434. error->semaphore_mboxes[ring->id][0]
  1435. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1436. error->semaphore_mboxes[ring->id][1]
  1437. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1438. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1439. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1440. }
  1441. if (INTEL_INFO(dev)->gen >= 4) {
  1442. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1443. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1444. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1445. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1446. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1447. if (ring->id == RCS)
  1448. error->bbaddr = I915_READ64(BB_ADDR);
  1449. } else {
  1450. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1451. error->ipeir[ring->id] = I915_READ(IPEIR);
  1452. error->ipehr[ring->id] = I915_READ(IPEHR);
  1453. error->instdone[ring->id] = I915_READ(INSTDONE);
  1454. }
  1455. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1456. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1457. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1458. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1459. error->head[ring->id] = I915_READ_HEAD(ring);
  1460. error->tail[ring->id] = I915_READ_TAIL(ring);
  1461. error->ctl[ring->id] = I915_READ_CTL(ring);
  1462. error->cpu_ring_head[ring->id] = ring->head;
  1463. error->cpu_ring_tail[ring->id] = ring->tail;
  1464. }
  1465. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1466. struct drm_i915_error_state *error,
  1467. struct drm_i915_error_ring *ering)
  1468. {
  1469. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1470. struct drm_i915_gem_object *obj;
  1471. /* Currently render ring is the only HW context user */
  1472. if (ring->id != RCS || !error->ccid)
  1473. return;
  1474. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1475. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1476. ering->ctx = i915_error_object_create_sized(dev_priv,
  1477. obj, 1);
  1478. }
  1479. }
  1480. }
  1481. static void i915_gem_record_rings(struct drm_device *dev,
  1482. struct drm_i915_error_state *error)
  1483. {
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. struct intel_ring_buffer *ring;
  1486. struct drm_i915_gem_request *request;
  1487. int i, count;
  1488. for_each_ring(ring, dev_priv, i) {
  1489. i915_record_ring_state(dev, error, ring);
  1490. error->ring[i].batchbuffer =
  1491. i915_error_first_batchbuffer(dev_priv, ring);
  1492. error->ring[i].ringbuffer =
  1493. i915_error_object_create(dev_priv, ring->obj);
  1494. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1495. count = 0;
  1496. list_for_each_entry(request, &ring->request_list, list)
  1497. count++;
  1498. error->ring[i].num_requests = count;
  1499. error->ring[i].requests =
  1500. kmalloc(count*sizeof(struct drm_i915_error_request),
  1501. GFP_ATOMIC);
  1502. if (error->ring[i].requests == NULL) {
  1503. error->ring[i].num_requests = 0;
  1504. continue;
  1505. }
  1506. count = 0;
  1507. list_for_each_entry(request, &ring->request_list, list) {
  1508. struct drm_i915_error_request *erq;
  1509. erq = &error->ring[i].requests[count++];
  1510. erq->seqno = request->seqno;
  1511. erq->jiffies = request->emitted_jiffies;
  1512. erq->tail = request->tail;
  1513. }
  1514. }
  1515. }
  1516. /**
  1517. * i915_capture_error_state - capture an error record for later analysis
  1518. * @dev: drm device
  1519. *
  1520. * Should be called when an error is detected (either a hang or an error
  1521. * interrupt) to capture error state from the time of the error. Fills
  1522. * out a structure which becomes available in debugfs for user level tools
  1523. * to pick up.
  1524. */
  1525. static void i915_capture_error_state(struct drm_device *dev)
  1526. {
  1527. struct drm_i915_private *dev_priv = dev->dev_private;
  1528. struct drm_i915_gem_object *obj;
  1529. struct drm_i915_error_state *error;
  1530. unsigned long flags;
  1531. int i, pipe;
  1532. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1533. error = dev_priv->gpu_error.first_error;
  1534. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1535. if (error)
  1536. return;
  1537. /* Account for pipe specific data like PIPE*STAT */
  1538. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1539. if (!error) {
  1540. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1541. return;
  1542. }
  1543. DRM_INFO("capturing error event; look for more information in "
  1544. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1545. dev->primary->index);
  1546. kref_init(&error->ref);
  1547. error->eir = I915_READ(EIR);
  1548. error->pgtbl_er = I915_READ(PGTBL_ER);
  1549. if (HAS_HW_CONTEXTS(dev))
  1550. error->ccid = I915_READ(CCID);
  1551. if (HAS_PCH_SPLIT(dev))
  1552. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1553. else if (IS_VALLEYVIEW(dev))
  1554. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1555. else if (IS_GEN2(dev))
  1556. error->ier = I915_READ16(IER);
  1557. else
  1558. error->ier = I915_READ(IER);
  1559. if (INTEL_INFO(dev)->gen >= 6)
  1560. error->derrmr = I915_READ(DERRMR);
  1561. if (IS_VALLEYVIEW(dev))
  1562. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1563. else if (INTEL_INFO(dev)->gen >= 7)
  1564. error->forcewake = I915_READ(FORCEWAKE_MT);
  1565. else if (INTEL_INFO(dev)->gen == 6)
  1566. error->forcewake = I915_READ(FORCEWAKE);
  1567. if (!HAS_PCH_SPLIT(dev))
  1568. for_each_pipe(pipe)
  1569. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1570. if (INTEL_INFO(dev)->gen >= 6) {
  1571. error->error = I915_READ(ERROR_GEN6);
  1572. error->done_reg = I915_READ(DONE_REG);
  1573. }
  1574. if (INTEL_INFO(dev)->gen == 7)
  1575. error->err_int = I915_READ(GEN7_ERR_INT);
  1576. i915_get_extra_instdone(dev, error->extra_instdone);
  1577. i915_gem_record_fences(dev, error);
  1578. i915_gem_record_rings(dev, error);
  1579. /* Record buffers on the active and pinned lists. */
  1580. error->active_bo = NULL;
  1581. error->pinned_bo = NULL;
  1582. i = 0;
  1583. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1584. i++;
  1585. error->active_bo_count = i;
  1586. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1587. if (obj->pin_count)
  1588. i++;
  1589. error->pinned_bo_count = i - error->active_bo_count;
  1590. error->active_bo = NULL;
  1591. error->pinned_bo = NULL;
  1592. if (i) {
  1593. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1594. GFP_ATOMIC);
  1595. if (error->active_bo)
  1596. error->pinned_bo =
  1597. error->active_bo + error->active_bo_count;
  1598. }
  1599. if (error->active_bo)
  1600. error->active_bo_count =
  1601. capture_active_bo(error->active_bo,
  1602. error->active_bo_count,
  1603. &dev_priv->mm.active_list);
  1604. if (error->pinned_bo)
  1605. error->pinned_bo_count =
  1606. capture_pinned_bo(error->pinned_bo,
  1607. error->pinned_bo_count,
  1608. &dev_priv->mm.bound_list);
  1609. do_gettimeofday(&error->time);
  1610. error->overlay = intel_overlay_capture_error_state(dev);
  1611. error->display = intel_display_capture_error_state(dev);
  1612. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1613. if (dev_priv->gpu_error.first_error == NULL) {
  1614. dev_priv->gpu_error.first_error = error;
  1615. error = NULL;
  1616. }
  1617. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1618. if (error)
  1619. i915_error_state_free(&error->ref);
  1620. }
  1621. void i915_destroy_error_state(struct drm_device *dev)
  1622. {
  1623. struct drm_i915_private *dev_priv = dev->dev_private;
  1624. struct drm_i915_error_state *error;
  1625. unsigned long flags;
  1626. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1627. error = dev_priv->gpu_error.first_error;
  1628. dev_priv->gpu_error.first_error = NULL;
  1629. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1630. if (error)
  1631. kref_put(&error->ref, i915_error_state_free);
  1632. }
  1633. #else
  1634. #define i915_capture_error_state(x)
  1635. #endif
  1636. static void i915_report_and_clear_eir(struct drm_device *dev)
  1637. {
  1638. struct drm_i915_private *dev_priv = dev->dev_private;
  1639. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1640. u32 eir = I915_READ(EIR);
  1641. int pipe, i;
  1642. if (!eir)
  1643. return;
  1644. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1645. i915_get_extra_instdone(dev, instdone);
  1646. if (IS_G4X(dev)) {
  1647. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1648. u32 ipeir = I915_READ(IPEIR_I965);
  1649. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1650. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1651. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1652. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1653. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1654. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1655. I915_WRITE(IPEIR_I965, ipeir);
  1656. POSTING_READ(IPEIR_I965);
  1657. }
  1658. if (eir & GM45_ERROR_PAGE_TABLE) {
  1659. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1660. pr_err("page table error\n");
  1661. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1662. I915_WRITE(PGTBL_ER, pgtbl_err);
  1663. POSTING_READ(PGTBL_ER);
  1664. }
  1665. }
  1666. if (!IS_GEN2(dev)) {
  1667. if (eir & I915_ERROR_PAGE_TABLE) {
  1668. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1669. pr_err("page table error\n");
  1670. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1671. I915_WRITE(PGTBL_ER, pgtbl_err);
  1672. POSTING_READ(PGTBL_ER);
  1673. }
  1674. }
  1675. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1676. pr_err("memory refresh error:\n");
  1677. for_each_pipe(pipe)
  1678. pr_err("pipe %c stat: 0x%08x\n",
  1679. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1680. /* pipestat has already been acked */
  1681. }
  1682. if (eir & I915_ERROR_INSTRUCTION) {
  1683. pr_err("instruction error\n");
  1684. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1685. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1686. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1687. if (INTEL_INFO(dev)->gen < 4) {
  1688. u32 ipeir = I915_READ(IPEIR);
  1689. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1690. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1691. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1692. I915_WRITE(IPEIR, ipeir);
  1693. POSTING_READ(IPEIR);
  1694. } else {
  1695. u32 ipeir = I915_READ(IPEIR_I965);
  1696. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1697. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1698. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1699. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1700. I915_WRITE(IPEIR_I965, ipeir);
  1701. POSTING_READ(IPEIR_I965);
  1702. }
  1703. }
  1704. I915_WRITE(EIR, eir);
  1705. POSTING_READ(EIR);
  1706. eir = I915_READ(EIR);
  1707. if (eir) {
  1708. /*
  1709. * some errors might have become stuck,
  1710. * mask them.
  1711. */
  1712. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1713. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1714. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1715. }
  1716. }
  1717. /**
  1718. * i915_handle_error - handle an error interrupt
  1719. * @dev: drm device
  1720. *
  1721. * Do some basic checking of regsiter state at error interrupt time and
  1722. * dump it to the syslog. Also call i915_capture_error_state() to make
  1723. * sure we get a record and make it available in debugfs. Fire a uevent
  1724. * so userspace knows something bad happened (should trigger collection
  1725. * of a ring dump etc.).
  1726. */
  1727. void i915_handle_error(struct drm_device *dev, bool wedged)
  1728. {
  1729. struct drm_i915_private *dev_priv = dev->dev_private;
  1730. struct intel_ring_buffer *ring;
  1731. int i;
  1732. i915_capture_error_state(dev);
  1733. i915_report_and_clear_eir(dev);
  1734. if (wedged) {
  1735. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1736. &dev_priv->gpu_error.reset_counter);
  1737. /*
  1738. * Wakeup waiting processes so that the reset work item
  1739. * doesn't deadlock trying to grab various locks.
  1740. */
  1741. for_each_ring(ring, dev_priv, i)
  1742. wake_up_all(&ring->irq_queue);
  1743. }
  1744. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1745. }
  1746. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1747. {
  1748. drm_i915_private_t *dev_priv = dev->dev_private;
  1749. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1750. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1751. struct drm_i915_gem_object *obj;
  1752. struct intel_unpin_work *work;
  1753. unsigned long flags;
  1754. bool stall_detected;
  1755. /* Ignore early vblank irqs */
  1756. if (intel_crtc == NULL)
  1757. return;
  1758. spin_lock_irqsave(&dev->event_lock, flags);
  1759. work = intel_crtc->unpin_work;
  1760. if (work == NULL ||
  1761. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1762. !work->enable_stall_check) {
  1763. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1764. spin_unlock_irqrestore(&dev->event_lock, flags);
  1765. return;
  1766. }
  1767. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1768. obj = work->pending_flip_obj;
  1769. if (INTEL_INFO(dev)->gen >= 4) {
  1770. int dspsurf = DSPSURF(intel_crtc->plane);
  1771. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1772. obj->gtt_offset;
  1773. } else {
  1774. int dspaddr = DSPADDR(intel_crtc->plane);
  1775. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1776. crtc->y * crtc->fb->pitches[0] +
  1777. crtc->x * crtc->fb->bits_per_pixel/8);
  1778. }
  1779. spin_unlock_irqrestore(&dev->event_lock, flags);
  1780. if (stall_detected) {
  1781. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1782. intel_prepare_page_flip(dev, intel_crtc->plane);
  1783. }
  1784. }
  1785. /* Called from drm generic code, passed 'crtc' which
  1786. * we use as a pipe index
  1787. */
  1788. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1789. {
  1790. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1791. unsigned long irqflags;
  1792. if (!i915_pipe_enabled(dev, pipe))
  1793. return -EINVAL;
  1794. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1795. if (INTEL_INFO(dev)->gen >= 4)
  1796. i915_enable_pipestat(dev_priv, pipe,
  1797. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1798. else
  1799. i915_enable_pipestat(dev_priv, pipe,
  1800. PIPE_VBLANK_INTERRUPT_ENABLE);
  1801. /* maintain vblank delivery even in deep C-states */
  1802. if (dev_priv->info->gen == 3)
  1803. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1804. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1805. return 0;
  1806. }
  1807. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1808. {
  1809. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1810. unsigned long irqflags;
  1811. if (!i915_pipe_enabled(dev, pipe))
  1812. return -EINVAL;
  1813. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1814. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1815. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1816. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1817. return 0;
  1818. }
  1819. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1820. {
  1821. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1822. unsigned long irqflags;
  1823. if (!i915_pipe_enabled(dev, pipe))
  1824. return -EINVAL;
  1825. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1826. ironlake_enable_display_irq(dev_priv,
  1827. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1828. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1829. return 0;
  1830. }
  1831. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1832. {
  1833. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1834. unsigned long irqflags;
  1835. u32 imr;
  1836. if (!i915_pipe_enabled(dev, pipe))
  1837. return -EINVAL;
  1838. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1839. imr = I915_READ(VLV_IMR);
  1840. if (pipe == 0)
  1841. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1842. else
  1843. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1844. I915_WRITE(VLV_IMR, imr);
  1845. i915_enable_pipestat(dev_priv, pipe,
  1846. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1847. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1848. return 0;
  1849. }
  1850. /* Called from drm generic code, passed 'crtc' which
  1851. * we use as a pipe index
  1852. */
  1853. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1854. {
  1855. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1856. unsigned long irqflags;
  1857. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1858. if (dev_priv->info->gen == 3)
  1859. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1860. i915_disable_pipestat(dev_priv, pipe,
  1861. PIPE_VBLANK_INTERRUPT_ENABLE |
  1862. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1863. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1864. }
  1865. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1866. {
  1867. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1868. unsigned long irqflags;
  1869. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1870. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1871. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1872. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1873. }
  1874. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1875. {
  1876. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1877. unsigned long irqflags;
  1878. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1879. ironlake_disable_display_irq(dev_priv,
  1880. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1881. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1882. }
  1883. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1884. {
  1885. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1886. unsigned long irqflags;
  1887. u32 imr;
  1888. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1889. i915_disable_pipestat(dev_priv, pipe,
  1890. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1891. imr = I915_READ(VLV_IMR);
  1892. if (pipe == 0)
  1893. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1894. else
  1895. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1896. I915_WRITE(VLV_IMR, imr);
  1897. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1898. }
  1899. static u32
  1900. ring_last_seqno(struct intel_ring_buffer *ring)
  1901. {
  1902. return list_entry(ring->request_list.prev,
  1903. struct drm_i915_gem_request, list)->seqno;
  1904. }
  1905. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring,
  1906. u32 ring_seqno, bool *err)
  1907. {
  1908. if (list_empty(&ring->request_list) ||
  1909. i915_seqno_passed(ring_seqno, ring_last_seqno(ring))) {
  1910. /* Issue a wake-up to catch stuck h/w. */
  1911. if (waitqueue_active(&ring->irq_queue)) {
  1912. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1913. ring->name);
  1914. wake_up_all(&ring->irq_queue);
  1915. *err = true;
  1916. }
  1917. return true;
  1918. }
  1919. return false;
  1920. }
  1921. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1922. {
  1923. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1924. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1925. struct intel_ring_buffer *signaller;
  1926. u32 cmd, ipehr, acthd_min;
  1927. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1928. if ((ipehr & ~(0x3 << 16)) !=
  1929. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1930. return false;
  1931. /* ACTHD is likely pointing to the dword after the actual command,
  1932. * so scan backwards until we find the MBOX.
  1933. */
  1934. acthd_min = max((int)acthd - 3 * 4, 0);
  1935. do {
  1936. cmd = ioread32(ring->virtual_start + acthd);
  1937. if (cmd == ipehr)
  1938. break;
  1939. acthd -= 4;
  1940. if (acthd < acthd_min)
  1941. return false;
  1942. } while (1);
  1943. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1944. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1945. ioread32(ring->virtual_start+acthd+4)+1);
  1946. }
  1947. static bool kick_ring(struct intel_ring_buffer *ring)
  1948. {
  1949. struct drm_device *dev = ring->dev;
  1950. struct drm_i915_private *dev_priv = dev->dev_private;
  1951. u32 tmp = I915_READ_CTL(ring);
  1952. if (tmp & RING_WAIT) {
  1953. DRM_ERROR("Kicking stuck wait on %s\n",
  1954. ring->name);
  1955. I915_WRITE_CTL(ring, tmp);
  1956. return true;
  1957. }
  1958. if (INTEL_INFO(dev)->gen >= 6 &&
  1959. tmp & RING_WAIT_SEMAPHORE &&
  1960. semaphore_passed(ring)) {
  1961. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1962. ring->name);
  1963. I915_WRITE_CTL(ring, tmp);
  1964. return true;
  1965. }
  1966. return false;
  1967. }
  1968. static bool i915_hangcheck_ring_hung(struct intel_ring_buffer *ring)
  1969. {
  1970. if (IS_GEN2(ring->dev))
  1971. return false;
  1972. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1973. * If so we can simply poke the RB_WAIT bit
  1974. * and break the hang. This should work on
  1975. * all but the second generation chipsets.
  1976. */
  1977. return !kick_ring(ring);
  1978. }
  1979. static bool i915_hangcheck_hung(struct drm_device *dev)
  1980. {
  1981. drm_i915_private_t *dev_priv = dev->dev_private;
  1982. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1983. bool hung = true;
  1984. struct intel_ring_buffer *ring;
  1985. int i;
  1986. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1987. i915_handle_error(dev, true);
  1988. for_each_ring(ring, dev_priv, i)
  1989. hung &= i915_hangcheck_ring_hung(ring);
  1990. return hung;
  1991. }
  1992. return false;
  1993. }
  1994. /**
  1995. * This is called when the chip hasn't reported back with completed
  1996. * batchbuffers in a long time. The first time this is called we simply record
  1997. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1998. * again, we assume the chip is wedged and try to fix it.
  1999. */
  2000. void i915_hangcheck_elapsed(unsigned long data)
  2001. {
  2002. struct drm_device *dev = (struct drm_device *)data;
  2003. drm_i915_private_t *dev_priv = dev->dev_private;
  2004. struct intel_ring_buffer *ring;
  2005. bool err = false, idle;
  2006. int i;
  2007. u32 seqno[I915_NUM_RINGS];
  2008. bool work_done;
  2009. if (!i915_enable_hangcheck)
  2010. return;
  2011. idle = true;
  2012. for_each_ring(ring, dev_priv, i) {
  2013. seqno[i] = ring->get_seqno(ring, false);
  2014. idle &= i915_hangcheck_ring_idle(ring, seqno[i], &err);
  2015. }
  2016. /* If all work is done then ACTHD clearly hasn't advanced. */
  2017. if (idle) {
  2018. if (err) {
  2019. if (i915_hangcheck_hung(dev))
  2020. return;
  2021. goto repeat;
  2022. }
  2023. dev_priv->gpu_error.hangcheck_count = 0;
  2024. return;
  2025. }
  2026. work_done = false;
  2027. for_each_ring(ring, dev_priv, i) {
  2028. if (ring->hangcheck.seqno != seqno[i]) {
  2029. work_done = true;
  2030. ring->hangcheck.seqno = seqno[i];
  2031. }
  2032. }
  2033. if (!work_done) {
  2034. if (i915_hangcheck_hung(dev))
  2035. return;
  2036. } else {
  2037. dev_priv->gpu_error.hangcheck_count = 0;
  2038. }
  2039. repeat:
  2040. /* Reset timer case chip hangs without another request being added */
  2041. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2042. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  2043. }
  2044. /* drm_dma.h hooks
  2045. */
  2046. static void ironlake_irq_preinstall(struct drm_device *dev)
  2047. {
  2048. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2049. atomic_set(&dev_priv->irq_received, 0);
  2050. I915_WRITE(HWSTAM, 0xeffe);
  2051. /* XXX hotplug from PCH */
  2052. I915_WRITE(DEIMR, 0xffffffff);
  2053. I915_WRITE(DEIER, 0x0);
  2054. POSTING_READ(DEIER);
  2055. /* and GT */
  2056. I915_WRITE(GTIMR, 0xffffffff);
  2057. I915_WRITE(GTIER, 0x0);
  2058. POSTING_READ(GTIER);
  2059. /* south display irq */
  2060. I915_WRITE(SDEIMR, 0xffffffff);
  2061. /*
  2062. * SDEIER is also touched by the interrupt handler to work around missed
  2063. * PCH interrupts. Hence we can't update it after the interrupt handler
  2064. * is enabled - instead we unconditionally enable all PCH interrupt
  2065. * sources here, but then only unmask them as needed with SDEIMR.
  2066. */
  2067. I915_WRITE(SDEIER, 0xffffffff);
  2068. POSTING_READ(SDEIER);
  2069. }
  2070. static void ivybridge_irq_preinstall(struct drm_device *dev)
  2071. {
  2072. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2073. atomic_set(&dev_priv->irq_received, 0);
  2074. I915_WRITE(HWSTAM, 0xeffe);
  2075. /* XXX hotplug from PCH */
  2076. I915_WRITE(DEIMR, 0xffffffff);
  2077. I915_WRITE(DEIER, 0x0);
  2078. POSTING_READ(DEIER);
  2079. /* and GT */
  2080. I915_WRITE(GTIMR, 0xffffffff);
  2081. I915_WRITE(GTIER, 0x0);
  2082. POSTING_READ(GTIER);
  2083. /* Power management */
  2084. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  2085. I915_WRITE(GEN6_PMIER, 0x0);
  2086. POSTING_READ(GEN6_PMIER);
  2087. if (HAS_PCH_NOP(dev))
  2088. return;
  2089. /* south display irq */
  2090. I915_WRITE(SDEIMR, 0xffffffff);
  2091. /*
  2092. * SDEIER is also touched by the interrupt handler to work around missed
  2093. * PCH interrupts. Hence we can't update it after the interrupt handler
  2094. * is enabled - instead we unconditionally enable all PCH interrupt
  2095. * sources here, but then only unmask them as needed with SDEIMR.
  2096. */
  2097. I915_WRITE(SDEIER, 0xffffffff);
  2098. POSTING_READ(SDEIER);
  2099. }
  2100. static void valleyview_irq_preinstall(struct drm_device *dev)
  2101. {
  2102. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2103. int pipe;
  2104. atomic_set(&dev_priv->irq_received, 0);
  2105. /* VLV magic */
  2106. I915_WRITE(VLV_IMR, 0);
  2107. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2108. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2109. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2110. /* and GT */
  2111. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2112. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2113. I915_WRITE(GTIMR, 0xffffffff);
  2114. I915_WRITE(GTIER, 0x0);
  2115. POSTING_READ(GTIER);
  2116. I915_WRITE(DPINVGTT, 0xff);
  2117. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2118. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2119. for_each_pipe(pipe)
  2120. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2121. I915_WRITE(VLV_IIR, 0xffffffff);
  2122. I915_WRITE(VLV_IMR, 0xffffffff);
  2123. I915_WRITE(VLV_IER, 0x0);
  2124. POSTING_READ(VLV_IER);
  2125. }
  2126. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2127. {
  2128. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2129. struct drm_mode_config *mode_config = &dev->mode_config;
  2130. struct intel_encoder *intel_encoder;
  2131. u32 mask = ~I915_READ(SDEIMR);
  2132. u32 hotplug;
  2133. if (HAS_PCH_IBX(dev)) {
  2134. mask &= ~SDE_HOTPLUG_MASK;
  2135. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2136. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2137. mask |= hpd_ibx[intel_encoder->hpd_pin];
  2138. } else {
  2139. mask &= ~SDE_HOTPLUG_MASK_CPT;
  2140. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2141. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2142. mask |= hpd_cpt[intel_encoder->hpd_pin];
  2143. }
  2144. I915_WRITE(SDEIMR, ~mask);
  2145. /*
  2146. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2147. * duration to 2ms (which is the minimum in the Display Port spec)
  2148. *
  2149. * This register is the same on all known PCH chips.
  2150. */
  2151. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2152. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2153. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2154. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2155. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2156. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2157. }
  2158. static void ibx_irq_postinstall(struct drm_device *dev)
  2159. {
  2160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2161. u32 mask;
  2162. if (HAS_PCH_NOP(dev))
  2163. return;
  2164. if (HAS_PCH_IBX(dev)) {
  2165. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2166. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2167. } else {
  2168. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2169. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2170. }
  2171. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2172. I915_WRITE(SDEIMR, ~mask);
  2173. }
  2174. static int ironlake_irq_postinstall(struct drm_device *dev)
  2175. {
  2176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2177. /* enable kind of interrupts always enabled */
  2178. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2179. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2180. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2181. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2182. u32 gt_irqs;
  2183. dev_priv->irq_mask = ~display_mask;
  2184. /* should always can generate irq */
  2185. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2186. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2187. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  2188. POSTING_READ(DEIER);
  2189. dev_priv->gt_irq_mask = ~0;
  2190. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2191. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2192. gt_irqs = GT_RENDER_USER_INTERRUPT;
  2193. if (IS_GEN6(dev))
  2194. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2195. else
  2196. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  2197. ILK_BSD_USER_INTERRUPT;
  2198. I915_WRITE(GTIER, gt_irqs);
  2199. POSTING_READ(GTIER);
  2200. ibx_irq_postinstall(dev);
  2201. if (IS_IRONLAKE_M(dev)) {
  2202. /* Clear & enable PCU event interrupts */
  2203. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2204. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  2205. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2206. }
  2207. return 0;
  2208. }
  2209. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2210. {
  2211. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2212. /* enable kind of interrupts always enabled */
  2213. u32 display_mask =
  2214. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2215. DE_PLANEC_FLIP_DONE_IVB |
  2216. DE_PLANEB_FLIP_DONE_IVB |
  2217. DE_PLANEA_FLIP_DONE_IVB |
  2218. DE_AUX_CHANNEL_A_IVB |
  2219. DE_ERR_INT_IVB;
  2220. u32 gt_irqs;
  2221. dev_priv->irq_mask = ~display_mask;
  2222. /* should always can generate irq */
  2223. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2224. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2225. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2226. I915_WRITE(DEIER,
  2227. display_mask |
  2228. DE_PIPEC_VBLANK_IVB |
  2229. DE_PIPEB_VBLANK_IVB |
  2230. DE_PIPEA_VBLANK_IVB);
  2231. POSTING_READ(DEIER);
  2232. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2233. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2234. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2235. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2236. GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2237. I915_WRITE(GTIER, gt_irqs);
  2238. POSTING_READ(GTIER);
  2239. /* Power management */
  2240. I915_WRITE(GEN6_PMIMR, ~GEN6_PM_RPS_EVENTS);
  2241. I915_WRITE(GEN6_PMIER, GEN6_PM_RPS_EVENTS);
  2242. POSTING_READ(GEN6_PMIMR);
  2243. ibx_irq_postinstall(dev);
  2244. return 0;
  2245. }
  2246. static int valleyview_irq_postinstall(struct drm_device *dev)
  2247. {
  2248. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2249. u32 gt_irqs;
  2250. u32 enable_mask;
  2251. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2252. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2253. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2254. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2255. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2256. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2257. /*
  2258. *Leave vblank interrupts masked initially. enable/disable will
  2259. * toggle them based on usage.
  2260. */
  2261. dev_priv->irq_mask = (~enable_mask) |
  2262. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2263. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2264. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2265. POSTING_READ(PORT_HOTPLUG_EN);
  2266. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2267. I915_WRITE(VLV_IER, enable_mask);
  2268. I915_WRITE(VLV_IIR, 0xffffffff);
  2269. I915_WRITE(PIPESTAT(0), 0xffff);
  2270. I915_WRITE(PIPESTAT(1), 0xffff);
  2271. POSTING_READ(VLV_IER);
  2272. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2273. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2274. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2275. I915_WRITE(VLV_IIR, 0xffffffff);
  2276. I915_WRITE(VLV_IIR, 0xffffffff);
  2277. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2278. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2279. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2280. GT_BLT_USER_INTERRUPT;
  2281. I915_WRITE(GTIER, gt_irqs);
  2282. POSTING_READ(GTIER);
  2283. /* ack & enable invalid PTE error interrupts */
  2284. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2285. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2286. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2287. #endif
  2288. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2289. return 0;
  2290. }
  2291. static void valleyview_irq_uninstall(struct drm_device *dev)
  2292. {
  2293. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2294. int pipe;
  2295. if (!dev_priv)
  2296. return;
  2297. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2298. for_each_pipe(pipe)
  2299. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2300. I915_WRITE(HWSTAM, 0xffffffff);
  2301. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2302. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2303. for_each_pipe(pipe)
  2304. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2305. I915_WRITE(VLV_IIR, 0xffffffff);
  2306. I915_WRITE(VLV_IMR, 0xffffffff);
  2307. I915_WRITE(VLV_IER, 0x0);
  2308. POSTING_READ(VLV_IER);
  2309. }
  2310. static void ironlake_irq_uninstall(struct drm_device *dev)
  2311. {
  2312. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2313. if (!dev_priv)
  2314. return;
  2315. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2316. I915_WRITE(HWSTAM, 0xffffffff);
  2317. I915_WRITE(DEIMR, 0xffffffff);
  2318. I915_WRITE(DEIER, 0x0);
  2319. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2320. if (IS_GEN7(dev))
  2321. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2322. I915_WRITE(GTIMR, 0xffffffff);
  2323. I915_WRITE(GTIER, 0x0);
  2324. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2325. if (HAS_PCH_NOP(dev))
  2326. return;
  2327. I915_WRITE(SDEIMR, 0xffffffff);
  2328. I915_WRITE(SDEIER, 0x0);
  2329. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2330. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2331. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2332. }
  2333. static void i8xx_irq_preinstall(struct drm_device * dev)
  2334. {
  2335. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2336. int pipe;
  2337. atomic_set(&dev_priv->irq_received, 0);
  2338. for_each_pipe(pipe)
  2339. I915_WRITE(PIPESTAT(pipe), 0);
  2340. I915_WRITE16(IMR, 0xffff);
  2341. I915_WRITE16(IER, 0x0);
  2342. POSTING_READ16(IER);
  2343. }
  2344. static int i8xx_irq_postinstall(struct drm_device *dev)
  2345. {
  2346. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2347. I915_WRITE16(EMR,
  2348. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2349. /* Unmask the interrupts that we always want on. */
  2350. dev_priv->irq_mask =
  2351. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2352. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2353. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2354. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2355. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2356. I915_WRITE16(IMR, dev_priv->irq_mask);
  2357. I915_WRITE16(IER,
  2358. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2359. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2360. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2361. I915_USER_INTERRUPT);
  2362. POSTING_READ16(IER);
  2363. return 0;
  2364. }
  2365. /*
  2366. * Returns true when a page flip has completed.
  2367. */
  2368. static bool i8xx_handle_vblank(struct drm_device *dev,
  2369. int pipe, u16 iir)
  2370. {
  2371. drm_i915_private_t *dev_priv = dev->dev_private;
  2372. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2373. if (!drm_handle_vblank(dev, pipe))
  2374. return false;
  2375. if ((iir & flip_pending) == 0)
  2376. return false;
  2377. intel_prepare_page_flip(dev, pipe);
  2378. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2379. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2380. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2381. * the flip is completed (no longer pending). Since this doesn't raise
  2382. * an interrupt per se, we watch for the change at vblank.
  2383. */
  2384. if (I915_READ16(ISR) & flip_pending)
  2385. return false;
  2386. intel_finish_page_flip(dev, pipe);
  2387. return true;
  2388. }
  2389. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2390. {
  2391. struct drm_device *dev = (struct drm_device *) arg;
  2392. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2393. u16 iir, new_iir;
  2394. u32 pipe_stats[2];
  2395. unsigned long irqflags;
  2396. int irq_received;
  2397. int pipe;
  2398. u16 flip_mask =
  2399. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2400. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2401. atomic_inc(&dev_priv->irq_received);
  2402. iir = I915_READ16(IIR);
  2403. if (iir == 0)
  2404. return IRQ_NONE;
  2405. while (iir & ~flip_mask) {
  2406. /* Can't rely on pipestat interrupt bit in iir as it might
  2407. * have been cleared after the pipestat interrupt was received.
  2408. * It doesn't set the bit in iir again, but it still produces
  2409. * interrupts (for non-MSI).
  2410. */
  2411. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2412. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2413. i915_handle_error(dev, false);
  2414. for_each_pipe(pipe) {
  2415. int reg = PIPESTAT(pipe);
  2416. pipe_stats[pipe] = I915_READ(reg);
  2417. /*
  2418. * Clear the PIPE*STAT regs before the IIR
  2419. */
  2420. if (pipe_stats[pipe] & 0x8000ffff) {
  2421. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2422. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2423. pipe_name(pipe));
  2424. I915_WRITE(reg, pipe_stats[pipe]);
  2425. irq_received = 1;
  2426. }
  2427. }
  2428. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2429. I915_WRITE16(IIR, iir & ~flip_mask);
  2430. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2431. i915_update_dri1_breadcrumb(dev);
  2432. if (iir & I915_USER_INTERRUPT)
  2433. notify_ring(dev, &dev_priv->ring[RCS]);
  2434. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2435. i8xx_handle_vblank(dev, 0, iir))
  2436. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2437. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2438. i8xx_handle_vblank(dev, 1, iir))
  2439. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2440. iir = new_iir;
  2441. }
  2442. return IRQ_HANDLED;
  2443. }
  2444. static void i8xx_irq_uninstall(struct drm_device * dev)
  2445. {
  2446. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2447. int pipe;
  2448. for_each_pipe(pipe) {
  2449. /* Clear enable bits; then clear status bits */
  2450. I915_WRITE(PIPESTAT(pipe), 0);
  2451. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2452. }
  2453. I915_WRITE16(IMR, 0xffff);
  2454. I915_WRITE16(IER, 0x0);
  2455. I915_WRITE16(IIR, I915_READ16(IIR));
  2456. }
  2457. static void i915_irq_preinstall(struct drm_device * dev)
  2458. {
  2459. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2460. int pipe;
  2461. atomic_set(&dev_priv->irq_received, 0);
  2462. if (I915_HAS_HOTPLUG(dev)) {
  2463. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2464. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2465. }
  2466. I915_WRITE16(HWSTAM, 0xeffe);
  2467. for_each_pipe(pipe)
  2468. I915_WRITE(PIPESTAT(pipe), 0);
  2469. I915_WRITE(IMR, 0xffffffff);
  2470. I915_WRITE(IER, 0x0);
  2471. POSTING_READ(IER);
  2472. }
  2473. static int i915_irq_postinstall(struct drm_device *dev)
  2474. {
  2475. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2476. u32 enable_mask;
  2477. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2478. /* Unmask the interrupts that we always want on. */
  2479. dev_priv->irq_mask =
  2480. ~(I915_ASLE_INTERRUPT |
  2481. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2482. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2483. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2484. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2485. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2486. enable_mask =
  2487. I915_ASLE_INTERRUPT |
  2488. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2489. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2490. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2491. I915_USER_INTERRUPT;
  2492. if (I915_HAS_HOTPLUG(dev)) {
  2493. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2494. POSTING_READ(PORT_HOTPLUG_EN);
  2495. /* Enable in IER... */
  2496. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2497. /* and unmask in IMR */
  2498. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2499. }
  2500. I915_WRITE(IMR, dev_priv->irq_mask);
  2501. I915_WRITE(IER, enable_mask);
  2502. POSTING_READ(IER);
  2503. i915_enable_asle_pipestat(dev);
  2504. return 0;
  2505. }
  2506. /*
  2507. * Returns true when a page flip has completed.
  2508. */
  2509. static bool i915_handle_vblank(struct drm_device *dev,
  2510. int plane, int pipe, u32 iir)
  2511. {
  2512. drm_i915_private_t *dev_priv = dev->dev_private;
  2513. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2514. if (!drm_handle_vblank(dev, pipe))
  2515. return false;
  2516. if ((iir & flip_pending) == 0)
  2517. return false;
  2518. intel_prepare_page_flip(dev, plane);
  2519. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2520. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2521. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2522. * the flip is completed (no longer pending). Since this doesn't raise
  2523. * an interrupt per se, we watch for the change at vblank.
  2524. */
  2525. if (I915_READ(ISR) & flip_pending)
  2526. return false;
  2527. intel_finish_page_flip(dev, pipe);
  2528. return true;
  2529. }
  2530. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2531. {
  2532. struct drm_device *dev = (struct drm_device *) arg;
  2533. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2534. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2535. unsigned long irqflags;
  2536. u32 flip_mask =
  2537. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2538. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2539. int pipe, ret = IRQ_NONE;
  2540. atomic_inc(&dev_priv->irq_received);
  2541. iir = I915_READ(IIR);
  2542. do {
  2543. bool irq_received = (iir & ~flip_mask) != 0;
  2544. bool blc_event = false;
  2545. /* Can't rely on pipestat interrupt bit in iir as it might
  2546. * have been cleared after the pipestat interrupt was received.
  2547. * It doesn't set the bit in iir again, but it still produces
  2548. * interrupts (for non-MSI).
  2549. */
  2550. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2551. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2552. i915_handle_error(dev, false);
  2553. for_each_pipe(pipe) {
  2554. int reg = PIPESTAT(pipe);
  2555. pipe_stats[pipe] = I915_READ(reg);
  2556. /* Clear the PIPE*STAT regs before the IIR */
  2557. if (pipe_stats[pipe] & 0x8000ffff) {
  2558. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2559. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2560. pipe_name(pipe));
  2561. I915_WRITE(reg, pipe_stats[pipe]);
  2562. irq_received = true;
  2563. }
  2564. }
  2565. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2566. if (!irq_received)
  2567. break;
  2568. /* Consume port. Then clear IIR or we'll miss events */
  2569. if ((I915_HAS_HOTPLUG(dev)) &&
  2570. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2571. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2572. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2573. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2574. hotplug_status);
  2575. if (hotplug_trigger) {
  2576. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  2577. i915_hpd_irq_setup(dev);
  2578. queue_work(dev_priv->wq,
  2579. &dev_priv->hotplug_work);
  2580. }
  2581. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2582. POSTING_READ(PORT_HOTPLUG_STAT);
  2583. }
  2584. I915_WRITE(IIR, iir & ~flip_mask);
  2585. new_iir = I915_READ(IIR); /* Flush posted writes */
  2586. if (iir & I915_USER_INTERRUPT)
  2587. notify_ring(dev, &dev_priv->ring[RCS]);
  2588. for_each_pipe(pipe) {
  2589. int plane = pipe;
  2590. if (IS_MOBILE(dev))
  2591. plane = !plane;
  2592. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2593. i915_handle_vblank(dev, plane, pipe, iir))
  2594. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2595. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2596. blc_event = true;
  2597. }
  2598. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2599. intel_opregion_asle_intr(dev);
  2600. /* With MSI, interrupts are only generated when iir
  2601. * transitions from zero to nonzero. If another bit got
  2602. * set while we were handling the existing iir bits, then
  2603. * we would never get another interrupt.
  2604. *
  2605. * This is fine on non-MSI as well, as if we hit this path
  2606. * we avoid exiting the interrupt handler only to generate
  2607. * another one.
  2608. *
  2609. * Note that for MSI this could cause a stray interrupt report
  2610. * if an interrupt landed in the time between writing IIR and
  2611. * the posting read. This should be rare enough to never
  2612. * trigger the 99% of 100,000 interrupts test for disabling
  2613. * stray interrupts.
  2614. */
  2615. ret = IRQ_HANDLED;
  2616. iir = new_iir;
  2617. } while (iir & ~flip_mask);
  2618. i915_update_dri1_breadcrumb(dev);
  2619. return ret;
  2620. }
  2621. static void i915_irq_uninstall(struct drm_device * dev)
  2622. {
  2623. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2624. int pipe;
  2625. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2626. if (I915_HAS_HOTPLUG(dev)) {
  2627. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2628. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2629. }
  2630. I915_WRITE16(HWSTAM, 0xffff);
  2631. for_each_pipe(pipe) {
  2632. /* Clear enable bits; then clear status bits */
  2633. I915_WRITE(PIPESTAT(pipe), 0);
  2634. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2635. }
  2636. I915_WRITE(IMR, 0xffffffff);
  2637. I915_WRITE(IER, 0x0);
  2638. I915_WRITE(IIR, I915_READ(IIR));
  2639. }
  2640. static void i965_irq_preinstall(struct drm_device * dev)
  2641. {
  2642. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2643. int pipe;
  2644. atomic_set(&dev_priv->irq_received, 0);
  2645. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2646. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2647. I915_WRITE(HWSTAM, 0xeffe);
  2648. for_each_pipe(pipe)
  2649. I915_WRITE(PIPESTAT(pipe), 0);
  2650. I915_WRITE(IMR, 0xffffffff);
  2651. I915_WRITE(IER, 0x0);
  2652. POSTING_READ(IER);
  2653. }
  2654. static int i965_irq_postinstall(struct drm_device *dev)
  2655. {
  2656. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2657. u32 enable_mask;
  2658. u32 error_mask;
  2659. /* Unmask the interrupts that we always want on. */
  2660. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2661. I915_DISPLAY_PORT_INTERRUPT |
  2662. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2663. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2664. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2665. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2666. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2667. enable_mask = ~dev_priv->irq_mask;
  2668. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2669. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2670. enable_mask |= I915_USER_INTERRUPT;
  2671. if (IS_G4X(dev))
  2672. enable_mask |= I915_BSD_USER_INTERRUPT;
  2673. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2674. /*
  2675. * Enable some error detection, note the instruction error mask
  2676. * bit is reserved, so we leave it masked.
  2677. */
  2678. if (IS_G4X(dev)) {
  2679. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2680. GM45_ERROR_MEM_PRIV |
  2681. GM45_ERROR_CP_PRIV |
  2682. I915_ERROR_MEMORY_REFRESH);
  2683. } else {
  2684. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2685. I915_ERROR_MEMORY_REFRESH);
  2686. }
  2687. I915_WRITE(EMR, error_mask);
  2688. I915_WRITE(IMR, dev_priv->irq_mask);
  2689. I915_WRITE(IER, enable_mask);
  2690. POSTING_READ(IER);
  2691. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2692. POSTING_READ(PORT_HOTPLUG_EN);
  2693. i915_enable_asle_pipestat(dev);
  2694. return 0;
  2695. }
  2696. static void i915_hpd_irq_setup(struct drm_device *dev)
  2697. {
  2698. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2699. struct drm_mode_config *mode_config = &dev->mode_config;
  2700. struct intel_encoder *intel_encoder;
  2701. u32 hotplug_en;
  2702. if (I915_HAS_HOTPLUG(dev)) {
  2703. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2704. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2705. /* Note HDMI and DP share hotplug bits */
  2706. /* enable bits are the same for all generations */
  2707. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2708. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2709. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2710. /* Programming the CRT detection parameters tends
  2711. to generate a spurious hotplug event about three
  2712. seconds later. So just do it once.
  2713. */
  2714. if (IS_G4X(dev))
  2715. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2716. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2717. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2718. /* Ignore TV since it's buggy */
  2719. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2720. }
  2721. }
  2722. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2723. {
  2724. struct drm_device *dev = (struct drm_device *) arg;
  2725. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2726. u32 iir, new_iir;
  2727. u32 pipe_stats[I915_MAX_PIPES];
  2728. unsigned long irqflags;
  2729. int irq_received;
  2730. int ret = IRQ_NONE, pipe;
  2731. u32 flip_mask =
  2732. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2733. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2734. atomic_inc(&dev_priv->irq_received);
  2735. iir = I915_READ(IIR);
  2736. for (;;) {
  2737. bool blc_event = false;
  2738. irq_received = (iir & ~flip_mask) != 0;
  2739. /* Can't rely on pipestat interrupt bit in iir as it might
  2740. * have been cleared after the pipestat interrupt was received.
  2741. * It doesn't set the bit in iir again, but it still produces
  2742. * interrupts (for non-MSI).
  2743. */
  2744. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2745. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2746. i915_handle_error(dev, false);
  2747. for_each_pipe(pipe) {
  2748. int reg = PIPESTAT(pipe);
  2749. pipe_stats[pipe] = I915_READ(reg);
  2750. /*
  2751. * Clear the PIPE*STAT regs before the IIR
  2752. */
  2753. if (pipe_stats[pipe] & 0x8000ffff) {
  2754. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2755. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2756. pipe_name(pipe));
  2757. I915_WRITE(reg, pipe_stats[pipe]);
  2758. irq_received = 1;
  2759. }
  2760. }
  2761. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2762. if (!irq_received)
  2763. break;
  2764. ret = IRQ_HANDLED;
  2765. /* Consume port. Then clear IIR or we'll miss events */
  2766. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2767. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2768. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2769. HOTPLUG_INT_STATUS_G4X :
  2770. HOTPLUG_INT_STATUS_I965);
  2771. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2772. hotplug_status);
  2773. if (hotplug_trigger) {
  2774. if (hotplug_irq_storm_detect(dev, hotplug_trigger,
  2775. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
  2776. i915_hpd_irq_setup(dev);
  2777. queue_work(dev_priv->wq,
  2778. &dev_priv->hotplug_work);
  2779. }
  2780. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2781. I915_READ(PORT_HOTPLUG_STAT);
  2782. }
  2783. I915_WRITE(IIR, iir & ~flip_mask);
  2784. new_iir = I915_READ(IIR); /* Flush posted writes */
  2785. if (iir & I915_USER_INTERRUPT)
  2786. notify_ring(dev, &dev_priv->ring[RCS]);
  2787. if (iir & I915_BSD_USER_INTERRUPT)
  2788. notify_ring(dev, &dev_priv->ring[VCS]);
  2789. for_each_pipe(pipe) {
  2790. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2791. i915_handle_vblank(dev, pipe, pipe, iir))
  2792. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2793. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2794. blc_event = true;
  2795. }
  2796. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2797. intel_opregion_asle_intr(dev);
  2798. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2799. gmbus_irq_handler(dev);
  2800. /* With MSI, interrupts are only generated when iir
  2801. * transitions from zero to nonzero. If another bit got
  2802. * set while we were handling the existing iir bits, then
  2803. * we would never get another interrupt.
  2804. *
  2805. * This is fine on non-MSI as well, as if we hit this path
  2806. * we avoid exiting the interrupt handler only to generate
  2807. * another one.
  2808. *
  2809. * Note that for MSI this could cause a stray interrupt report
  2810. * if an interrupt landed in the time between writing IIR and
  2811. * the posting read. This should be rare enough to never
  2812. * trigger the 99% of 100,000 interrupts test for disabling
  2813. * stray interrupts.
  2814. */
  2815. iir = new_iir;
  2816. }
  2817. i915_update_dri1_breadcrumb(dev);
  2818. return ret;
  2819. }
  2820. static void i965_irq_uninstall(struct drm_device * dev)
  2821. {
  2822. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2823. int pipe;
  2824. if (!dev_priv)
  2825. return;
  2826. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2827. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2828. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2829. I915_WRITE(HWSTAM, 0xffffffff);
  2830. for_each_pipe(pipe)
  2831. I915_WRITE(PIPESTAT(pipe), 0);
  2832. I915_WRITE(IMR, 0xffffffff);
  2833. I915_WRITE(IER, 0x0);
  2834. for_each_pipe(pipe)
  2835. I915_WRITE(PIPESTAT(pipe),
  2836. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2837. I915_WRITE(IIR, I915_READ(IIR));
  2838. }
  2839. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2840. {
  2841. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2842. struct drm_device *dev = dev_priv->dev;
  2843. struct drm_mode_config *mode_config = &dev->mode_config;
  2844. unsigned long irqflags;
  2845. int i;
  2846. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2847. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2848. struct drm_connector *connector;
  2849. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2850. continue;
  2851. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2852. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2853. struct intel_connector *intel_connector = to_intel_connector(connector);
  2854. if (intel_connector->encoder->hpd_pin == i) {
  2855. if (connector->polled != intel_connector->polled)
  2856. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2857. drm_get_connector_name(connector));
  2858. connector->polled = intel_connector->polled;
  2859. if (!connector->polled)
  2860. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2861. }
  2862. }
  2863. }
  2864. if (dev_priv->display.hpd_irq_setup)
  2865. dev_priv->display.hpd_irq_setup(dev);
  2866. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2867. }
  2868. void intel_irq_init(struct drm_device *dev)
  2869. {
  2870. struct drm_i915_private *dev_priv = dev->dev_private;
  2871. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2872. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2873. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2874. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2875. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2876. i915_hangcheck_elapsed,
  2877. (unsigned long) dev);
  2878. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2879. (unsigned long) dev_priv);
  2880. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2881. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2882. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2883. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2884. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2885. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2886. }
  2887. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2888. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2889. else
  2890. dev->driver->get_vblank_timestamp = NULL;
  2891. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2892. if (IS_VALLEYVIEW(dev)) {
  2893. dev->driver->irq_handler = valleyview_irq_handler;
  2894. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2895. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2896. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2897. dev->driver->enable_vblank = valleyview_enable_vblank;
  2898. dev->driver->disable_vblank = valleyview_disable_vblank;
  2899. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2900. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2901. /* Share uninstall handlers with ILK/SNB */
  2902. dev->driver->irq_handler = ivybridge_irq_handler;
  2903. dev->driver->irq_preinstall = ivybridge_irq_preinstall;
  2904. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2905. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2906. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2907. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2908. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2909. } else if (HAS_PCH_SPLIT(dev)) {
  2910. dev->driver->irq_handler = ironlake_irq_handler;
  2911. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2912. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2913. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2914. dev->driver->enable_vblank = ironlake_enable_vblank;
  2915. dev->driver->disable_vblank = ironlake_disable_vblank;
  2916. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2917. } else {
  2918. if (INTEL_INFO(dev)->gen == 2) {
  2919. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2920. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2921. dev->driver->irq_handler = i8xx_irq_handler;
  2922. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2923. } else if (INTEL_INFO(dev)->gen == 3) {
  2924. dev->driver->irq_preinstall = i915_irq_preinstall;
  2925. dev->driver->irq_postinstall = i915_irq_postinstall;
  2926. dev->driver->irq_uninstall = i915_irq_uninstall;
  2927. dev->driver->irq_handler = i915_irq_handler;
  2928. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2929. } else {
  2930. dev->driver->irq_preinstall = i965_irq_preinstall;
  2931. dev->driver->irq_postinstall = i965_irq_postinstall;
  2932. dev->driver->irq_uninstall = i965_irq_uninstall;
  2933. dev->driver->irq_handler = i965_irq_handler;
  2934. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2935. }
  2936. dev->driver->enable_vblank = i915_enable_vblank;
  2937. dev->driver->disable_vblank = i915_disable_vblank;
  2938. }
  2939. }
  2940. void intel_hpd_init(struct drm_device *dev)
  2941. {
  2942. struct drm_i915_private *dev_priv = dev->dev_private;
  2943. struct drm_mode_config *mode_config = &dev->mode_config;
  2944. struct drm_connector *connector;
  2945. int i;
  2946. for (i = 1; i < HPD_NUM_PINS; i++) {
  2947. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2948. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2949. }
  2950. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2951. struct intel_connector *intel_connector = to_intel_connector(connector);
  2952. connector->polled = intel_connector->polled;
  2953. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2954. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2955. }
  2956. if (dev_priv->display.hpd_irq_setup)
  2957. dev_priv->display.hpd_irq_setup(dev);
  2958. }