pmac_zilog.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051
  1. /*
  2. * linux/drivers/serial/pmac_zilog.c
  3. *
  4. * Driver for PowerMac Z85c30 based ESCC cell found in the
  5. * "macio" ASICs of various PowerMac models
  6. *
  7. * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
  8. *
  9. * Derived from drivers/macintosh/macserial.c by Paul Mackerras
  10. * and drivers/serial/sunzilog.c by David S. Miller
  11. *
  12. * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
  13. * adapted special tweaks needed for us. I don't think it's worth
  14. * merging back those though. The DMA code still has to get in
  15. * and once done, I expect that driver to remain fairly stable in
  16. * the long term, unless we change the driver model again...
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * 2004-08-06 Harald Welte <laforge@gnumonks.org>
  33. * - Enable BREAK interrupt
  34. * - Add support for sysreq
  35. *
  36. * TODO: - Add DMA support
  37. * - Defer port shutdown to a few seconds after close
  38. * - maybe put something right into uap->clk_divisor
  39. */
  40. #undef DEBUG
  41. #undef DEBUG_HARD
  42. #undef USE_CTRL_O_SYSRQ
  43. #include <linux/config.h>
  44. #include <linux/module.h>
  45. #include <linux/tty.h>
  46. #include <linux/tty_flip.h>
  47. #include <linux/major.h>
  48. #include <linux/string.h>
  49. #include <linux/fcntl.h>
  50. #include <linux/mm.h>
  51. #include <linux/kernel.h>
  52. #include <linux/delay.h>
  53. #include <linux/init.h>
  54. #include <linux/console.h>
  55. #include <linux/slab.h>
  56. #include <linux/adb.h>
  57. #include <linux/pmu.h>
  58. #include <linux/bitops.h>
  59. #include <linux/sysrq.h>
  60. #include <asm/sections.h>
  61. #include <asm/io.h>
  62. #include <asm/irq.h>
  63. #include <asm/prom.h>
  64. #include <asm/machdep.h>
  65. #include <asm/pmac_feature.h>
  66. #include <asm/dbdma.h>
  67. #include <asm/macio.h>
  68. #include <asm/semaphore.h>
  69. #if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  70. #define SUPPORT_SYSRQ
  71. #endif
  72. #include <linux/serial.h>
  73. #include <linux/serial_core.h>
  74. #include "pmac_zilog.h"
  75. /* Not yet implemented */
  76. #undef HAS_DBDMA
  77. static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
  78. MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
  79. MODULE_DESCRIPTION("Driver for the PowerMac serial ports.");
  80. MODULE_LICENSE("GPL");
  81. #define PWRDBG(fmt, arg...) printk(KERN_DEBUG fmt , ## arg)
  82. /*
  83. * For the sake of early serial console, we can do a pre-probe
  84. * (optional) of the ports at rather early boot time.
  85. */
  86. static struct uart_pmac_port pmz_ports[MAX_ZS_PORTS];
  87. static int pmz_ports_count;
  88. static DECLARE_MUTEX(pmz_irq_sem);
  89. static struct uart_driver pmz_uart_reg = {
  90. .owner = THIS_MODULE,
  91. .driver_name = "ttyS",
  92. .devfs_name = "tts/",
  93. .dev_name = "ttyS",
  94. .major = TTY_MAJOR,
  95. };
  96. /*
  97. * Load all registers to reprogram the port
  98. * This function must only be called when the TX is not busy. The UART
  99. * port lock must be held and local interrupts disabled.
  100. */
  101. static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
  102. {
  103. int i;
  104. if (ZS_IS_ASLEEP(uap))
  105. return;
  106. /* Let pending transmits finish. */
  107. for (i = 0; i < 1000; i++) {
  108. unsigned char stat = read_zsreg(uap, R1);
  109. if (stat & ALL_SNT)
  110. break;
  111. udelay(100);
  112. }
  113. ZS_CLEARERR(uap);
  114. zssync(uap);
  115. ZS_CLEARFIFO(uap);
  116. zssync(uap);
  117. ZS_CLEARERR(uap);
  118. /* Disable all interrupts. */
  119. write_zsreg(uap, R1,
  120. regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
  121. /* Set parity, sync config, stop bits, and clock divisor. */
  122. write_zsreg(uap, R4, regs[R4]);
  123. /* Set misc. TX/RX control bits. */
  124. write_zsreg(uap, R10, regs[R10]);
  125. /* Set TX/RX controls sans the enable bits. */
  126. write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
  127. write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
  128. /* now set R7 "prime" on ESCC */
  129. write_zsreg(uap, R15, regs[R15] | EN85C30);
  130. write_zsreg(uap, R7, regs[R7P]);
  131. /* make sure we use R7 "non-prime" on ESCC */
  132. write_zsreg(uap, R15, regs[R15] & ~EN85C30);
  133. /* Synchronous mode config. */
  134. write_zsreg(uap, R6, regs[R6]);
  135. write_zsreg(uap, R7, regs[R7]);
  136. /* Disable baud generator. */
  137. write_zsreg(uap, R14, regs[R14] & ~BRENAB);
  138. /* Clock mode control. */
  139. write_zsreg(uap, R11, regs[R11]);
  140. /* Lower and upper byte of baud rate generator divisor. */
  141. write_zsreg(uap, R12, regs[R12]);
  142. write_zsreg(uap, R13, regs[R13]);
  143. /* Now rewrite R14, with BRENAB (if set). */
  144. write_zsreg(uap, R14, regs[R14]);
  145. /* Reset external status interrupts. */
  146. write_zsreg(uap, R0, RES_EXT_INT);
  147. write_zsreg(uap, R0, RES_EXT_INT);
  148. /* Rewrite R3/R5, this time without enables masked. */
  149. write_zsreg(uap, R3, regs[R3]);
  150. write_zsreg(uap, R5, regs[R5]);
  151. /* Rewrite R1, this time without IRQ enabled masked. */
  152. write_zsreg(uap, R1, regs[R1]);
  153. /* Enable interrupts */
  154. write_zsreg(uap, R9, regs[R9]);
  155. }
  156. /*
  157. * We do like sunzilog to avoid disrupting pending Tx
  158. * Reprogram the Zilog channel HW registers with the copies found in the
  159. * software state struct. If the transmitter is busy, we defer this update
  160. * until the next TX complete interrupt. Else, we do it right now.
  161. *
  162. * The UART port lock must be held and local interrupts disabled.
  163. */
  164. static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
  165. {
  166. if (!ZS_REGS_HELD(uap)) {
  167. if (ZS_TX_ACTIVE(uap)) {
  168. uap->flags |= PMACZILOG_FLAG_REGS_HELD;
  169. } else {
  170. pmz_debug("pmz: maybe_update_regs: updating\n");
  171. pmz_load_zsregs(uap, uap->curregs);
  172. }
  173. }
  174. }
  175. static struct tty_struct *pmz_receive_chars(struct uart_pmac_port *uap,
  176. struct pt_regs *regs)
  177. {
  178. struct tty_struct *tty = NULL;
  179. unsigned char ch, r1, drop, error;
  180. int loops = 0;
  181. retry:
  182. /* The interrupt can be enabled when the port isn't open, typically
  183. * that happens when using one port is open and the other closed (stale
  184. * interrupt) or when one port is used as a console.
  185. */
  186. if (!ZS_IS_OPEN(uap)) {
  187. pmz_debug("pmz: draining input\n");
  188. /* Port is closed, drain input data */
  189. for (;;) {
  190. if ((++loops) > 1000)
  191. goto flood;
  192. (void)read_zsreg(uap, R1);
  193. write_zsreg(uap, R0, ERR_RES);
  194. (void)read_zsdata(uap);
  195. ch = read_zsreg(uap, R0);
  196. if (!(ch & Rx_CH_AV))
  197. break;
  198. }
  199. return NULL;
  200. }
  201. /* Sanity check, make sure the old bug is no longer happening */
  202. if (uap->port.info == NULL || uap->port.info->tty == NULL) {
  203. WARN_ON(1);
  204. (void)read_zsdata(uap);
  205. return NULL;
  206. }
  207. tty = uap->port.info->tty;
  208. while (1) {
  209. error = 0;
  210. drop = 0;
  211. if (unlikely(tty->flip.count >= TTY_FLIPBUF_SIZE)) {
  212. /* Have to drop the lock here */
  213. pmz_debug("pmz: flip overflow\n");
  214. spin_unlock(&uap->port.lock);
  215. tty->flip.work.func((void *)tty);
  216. spin_lock(&uap->port.lock);
  217. if (tty->flip.count >= TTY_FLIPBUF_SIZE)
  218. drop = 1;
  219. if (ZS_IS_ASLEEP(uap))
  220. return NULL;
  221. if (!ZS_IS_OPEN(uap))
  222. goto retry;
  223. }
  224. r1 = read_zsreg(uap, R1);
  225. ch = read_zsdata(uap);
  226. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
  227. write_zsreg(uap, R0, ERR_RES);
  228. zssync(uap);
  229. }
  230. ch &= uap->parity_mask;
  231. if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
  232. uap->flags &= ~PMACZILOG_FLAG_BREAK;
  233. }
  234. #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
  235. #ifdef USE_CTRL_O_SYSRQ
  236. /* Handle the SysRq ^O Hack */
  237. if (ch == '\x0f') {
  238. uap->port.sysrq = jiffies + HZ*5;
  239. goto next_char;
  240. }
  241. #endif /* USE_CTRL_O_SYSRQ */
  242. if (uap->port.sysrq) {
  243. int swallow;
  244. spin_unlock(&uap->port.lock);
  245. swallow = uart_handle_sysrq_char(&uap->port, ch, regs);
  246. spin_lock(&uap->port.lock);
  247. if (swallow)
  248. goto next_char;
  249. }
  250. #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
  251. /* A real serial line, record the character and status. */
  252. if (drop)
  253. goto next_char;
  254. *tty->flip.char_buf_ptr = ch;
  255. *tty->flip.flag_buf_ptr = TTY_NORMAL;
  256. uap->port.icount.rx++;
  257. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
  258. error = 1;
  259. if (r1 & BRK_ABRT) {
  260. pmz_debug("pmz: got break !\n");
  261. r1 &= ~(PAR_ERR | CRC_ERR);
  262. uap->port.icount.brk++;
  263. if (uart_handle_break(&uap->port))
  264. goto next_char;
  265. }
  266. else if (r1 & PAR_ERR)
  267. uap->port.icount.parity++;
  268. else if (r1 & CRC_ERR)
  269. uap->port.icount.frame++;
  270. if (r1 & Rx_OVR)
  271. uap->port.icount.overrun++;
  272. r1 &= uap->port.read_status_mask;
  273. if (r1 & BRK_ABRT)
  274. *tty->flip.flag_buf_ptr = TTY_BREAK;
  275. else if (r1 & PAR_ERR)
  276. *tty->flip.flag_buf_ptr = TTY_PARITY;
  277. else if (r1 & CRC_ERR)
  278. *tty->flip.flag_buf_ptr = TTY_FRAME;
  279. }
  280. if (uap->port.ignore_status_mask == 0xff ||
  281. (r1 & uap->port.ignore_status_mask) == 0) {
  282. tty->flip.flag_buf_ptr++;
  283. tty->flip.char_buf_ptr++;
  284. tty->flip.count++;
  285. }
  286. if ((r1 & Rx_OVR) &&
  287. tty->flip.count < TTY_FLIPBUF_SIZE) {
  288. *tty->flip.flag_buf_ptr = TTY_OVERRUN;
  289. tty->flip.flag_buf_ptr++;
  290. tty->flip.char_buf_ptr++;
  291. tty->flip.count++;
  292. }
  293. next_char:
  294. /* We can get stuck in an infinite loop getting char 0 when the
  295. * line is in a wrong HW state, we break that here.
  296. * When that happens, I disable the receive side of the driver.
  297. * Note that what I've been experiencing is a real irq loop where
  298. * I'm getting flooded regardless of the actual port speed.
  299. * Something stange is going on with the HW
  300. */
  301. if ((++loops) > 1000)
  302. goto flood;
  303. ch = read_zsreg(uap, R0);
  304. if (!(ch & Rx_CH_AV))
  305. break;
  306. }
  307. return tty;
  308. flood:
  309. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  310. write_zsreg(uap, R1, uap->curregs[R1]);
  311. zssync(uap);
  312. dev_err(&uap->dev->ofdev.dev, "pmz: rx irq flood !\n");
  313. return tty;
  314. }
  315. static void pmz_status_handle(struct uart_pmac_port *uap, struct pt_regs *regs)
  316. {
  317. unsigned char status;
  318. status = read_zsreg(uap, R0);
  319. write_zsreg(uap, R0, RES_EXT_INT);
  320. zssync(uap);
  321. if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
  322. if (status & SYNC_HUNT)
  323. uap->port.icount.dsr++;
  324. /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
  325. * But it does not tell us which bit has changed, we have to keep
  326. * track of this ourselves.
  327. * The CTS input is inverted for some reason. -- paulus
  328. */
  329. if ((status ^ uap->prev_status) & DCD)
  330. uart_handle_dcd_change(&uap->port,
  331. (status & DCD));
  332. if ((status ^ uap->prev_status) & CTS)
  333. uart_handle_cts_change(&uap->port,
  334. !(status & CTS));
  335. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  336. }
  337. if (status & BRK_ABRT)
  338. uap->flags |= PMACZILOG_FLAG_BREAK;
  339. uap->prev_status = status;
  340. }
  341. static void pmz_transmit_chars(struct uart_pmac_port *uap)
  342. {
  343. struct circ_buf *xmit;
  344. if (ZS_IS_ASLEEP(uap))
  345. return;
  346. if (ZS_IS_CONS(uap)) {
  347. unsigned char status = read_zsreg(uap, R0);
  348. /* TX still busy? Just wait for the next TX done interrupt.
  349. *
  350. * It can occur because of how we do serial console writes. It would
  351. * be nice to transmit console writes just like we normally would for
  352. * a TTY line. (ie. buffered and TX interrupt driven). That is not
  353. * easy because console writes cannot sleep. One solution might be
  354. * to poll on enough port->xmit space becomming free. -DaveM
  355. */
  356. if (!(status & Tx_BUF_EMP))
  357. return;
  358. }
  359. uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
  360. if (ZS_REGS_HELD(uap)) {
  361. pmz_load_zsregs(uap, uap->curregs);
  362. uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
  363. }
  364. if (ZS_TX_STOPPED(uap)) {
  365. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  366. goto ack_tx_int;
  367. }
  368. if (uap->port.x_char) {
  369. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  370. write_zsdata(uap, uap->port.x_char);
  371. zssync(uap);
  372. uap->port.icount.tx++;
  373. uap->port.x_char = 0;
  374. return;
  375. }
  376. if (uap->port.info == NULL)
  377. goto ack_tx_int;
  378. xmit = &uap->port.info->xmit;
  379. if (uart_circ_empty(xmit)) {
  380. uart_write_wakeup(&uap->port);
  381. goto ack_tx_int;
  382. }
  383. if (uart_tx_stopped(&uap->port))
  384. goto ack_tx_int;
  385. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  386. write_zsdata(uap, xmit->buf[xmit->tail]);
  387. zssync(uap);
  388. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  389. uap->port.icount.tx++;
  390. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  391. uart_write_wakeup(&uap->port);
  392. return;
  393. ack_tx_int:
  394. write_zsreg(uap, R0, RES_Tx_P);
  395. zssync(uap);
  396. }
  397. /* Hrm... we register that twice, fixme later.... */
  398. static irqreturn_t pmz_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  399. {
  400. struct uart_pmac_port *uap = dev_id;
  401. struct uart_pmac_port *uap_a;
  402. struct uart_pmac_port *uap_b;
  403. int rc = IRQ_NONE;
  404. struct tty_struct *tty;
  405. u8 r3;
  406. uap_a = pmz_get_port_A(uap);
  407. uap_b = uap_a->mate;
  408. spin_lock(&uap_a->port.lock);
  409. r3 = read_zsreg(uap_a, R3);
  410. #ifdef DEBUG_HARD
  411. pmz_debug("irq, r3: %x\n", r3);
  412. #endif
  413. /* Channel A */
  414. tty = NULL;
  415. if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
  416. write_zsreg(uap_a, R0, RES_H_IUS);
  417. zssync(uap_a);
  418. if (r3 & CHAEXT)
  419. pmz_status_handle(uap_a, regs);
  420. if (r3 & CHARxIP)
  421. tty = pmz_receive_chars(uap_a, regs);
  422. if (r3 & CHATxIP)
  423. pmz_transmit_chars(uap_a);
  424. rc = IRQ_HANDLED;
  425. }
  426. spin_unlock(&uap_a->port.lock);
  427. if (tty != NULL)
  428. tty_flip_buffer_push(tty);
  429. if (uap_b->node == NULL)
  430. goto out;
  431. spin_lock(&uap_b->port.lock);
  432. tty = NULL;
  433. if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
  434. write_zsreg(uap_b, R0, RES_H_IUS);
  435. zssync(uap_b);
  436. if (r3 & CHBEXT)
  437. pmz_status_handle(uap_b, regs);
  438. if (r3 & CHBRxIP)
  439. tty = pmz_receive_chars(uap_b, regs);
  440. if (r3 & CHBTxIP)
  441. pmz_transmit_chars(uap_b);
  442. rc = IRQ_HANDLED;
  443. }
  444. spin_unlock(&uap_b->port.lock);
  445. if (tty != NULL)
  446. tty_flip_buffer_push(tty);
  447. out:
  448. #ifdef DEBUG_HARD
  449. pmz_debug("irq done.\n");
  450. #endif
  451. return rc;
  452. }
  453. /*
  454. * Peek the status register, lock not held by caller
  455. */
  456. static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
  457. {
  458. unsigned long flags;
  459. u8 status;
  460. spin_lock_irqsave(&uap->port.lock, flags);
  461. status = read_zsreg(uap, R0);
  462. spin_unlock_irqrestore(&uap->port.lock, flags);
  463. return status;
  464. }
  465. /*
  466. * Check if transmitter is empty
  467. * The port lock is not held.
  468. */
  469. static unsigned int pmz_tx_empty(struct uart_port *port)
  470. {
  471. struct uart_pmac_port *uap = to_pmz(port);
  472. unsigned char status;
  473. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  474. return TIOCSER_TEMT;
  475. status = pmz_peek_status(to_pmz(port));
  476. if (status & Tx_BUF_EMP)
  477. return TIOCSER_TEMT;
  478. return 0;
  479. }
  480. /*
  481. * Set Modem Control (RTS & DTR) bits
  482. * The port lock is held and interrupts are disabled.
  483. * Note: Shall we really filter out RTS on external ports or
  484. * should that be dealt at higher level only ?
  485. */
  486. static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
  487. {
  488. struct uart_pmac_port *uap = to_pmz(port);
  489. unsigned char set_bits, clear_bits;
  490. /* Do nothing for irda for now... */
  491. if (ZS_IS_IRDA(uap))
  492. return;
  493. /* We get called during boot with a port not up yet */
  494. if (ZS_IS_ASLEEP(uap) ||
  495. !(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
  496. return;
  497. set_bits = clear_bits = 0;
  498. if (ZS_IS_INTMODEM(uap)) {
  499. if (mctrl & TIOCM_RTS)
  500. set_bits |= RTS;
  501. else
  502. clear_bits |= RTS;
  503. }
  504. if (mctrl & TIOCM_DTR)
  505. set_bits |= DTR;
  506. else
  507. clear_bits |= DTR;
  508. /* NOTE: Not subject to 'transmitter active' rule. */
  509. uap->curregs[R5] |= set_bits;
  510. uap->curregs[R5] &= ~clear_bits;
  511. if (ZS_IS_ASLEEP(uap))
  512. return;
  513. write_zsreg(uap, R5, uap->curregs[R5]);
  514. pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
  515. set_bits, clear_bits, uap->curregs[R5]);
  516. zssync(uap);
  517. }
  518. /*
  519. * Get Modem Control bits (only the input ones, the core will
  520. * or that with a cached value of the control ones)
  521. * The port lock is held and interrupts are disabled.
  522. */
  523. static unsigned int pmz_get_mctrl(struct uart_port *port)
  524. {
  525. struct uart_pmac_port *uap = to_pmz(port);
  526. unsigned char status;
  527. unsigned int ret;
  528. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  529. return 0;
  530. status = read_zsreg(uap, R0);
  531. ret = 0;
  532. if (status & DCD)
  533. ret |= TIOCM_CAR;
  534. if (status & SYNC_HUNT)
  535. ret |= TIOCM_DSR;
  536. if (!(status & CTS))
  537. ret |= TIOCM_CTS;
  538. return ret;
  539. }
  540. /*
  541. * Stop TX side. Dealt like sunzilog at next Tx interrupt,
  542. * though for DMA, we will have to do a bit more.
  543. * The port lock is held and interrupts are disabled.
  544. */
  545. static void pmz_stop_tx(struct uart_port *port)
  546. {
  547. to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
  548. }
  549. /*
  550. * Kick the Tx side.
  551. * The port lock is held and interrupts are disabled.
  552. */
  553. static void pmz_start_tx(struct uart_port *port)
  554. {
  555. struct uart_pmac_port *uap = to_pmz(port);
  556. unsigned char status;
  557. pmz_debug("pmz: start_tx()\n");
  558. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  559. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  560. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  561. return;
  562. status = read_zsreg(uap, R0);
  563. /* TX busy? Just wait for the TX done interrupt. */
  564. if (!(status & Tx_BUF_EMP))
  565. return;
  566. /* Send the first character to jump-start the TX done
  567. * IRQ sending engine.
  568. */
  569. if (port->x_char) {
  570. write_zsdata(uap, port->x_char);
  571. zssync(uap);
  572. port->icount.tx++;
  573. port->x_char = 0;
  574. } else {
  575. struct circ_buf *xmit = &port->info->xmit;
  576. write_zsdata(uap, xmit->buf[xmit->tail]);
  577. zssync(uap);
  578. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  579. port->icount.tx++;
  580. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  581. uart_write_wakeup(&uap->port);
  582. }
  583. pmz_debug("pmz: start_tx() done.\n");
  584. }
  585. /*
  586. * Stop Rx side, basically disable emitting of
  587. * Rx interrupts on the port. We don't disable the rx
  588. * side of the chip proper though
  589. * The port lock is held.
  590. */
  591. static void pmz_stop_rx(struct uart_port *port)
  592. {
  593. struct uart_pmac_port *uap = to_pmz(port);
  594. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  595. return;
  596. pmz_debug("pmz: stop_rx()()\n");
  597. /* Disable all RX interrupts. */
  598. uap->curregs[R1] &= ~RxINT_MASK;
  599. pmz_maybe_update_regs(uap);
  600. pmz_debug("pmz: stop_rx() done.\n");
  601. }
  602. /*
  603. * Enable modem status change interrupts
  604. * The port lock is held.
  605. */
  606. static void pmz_enable_ms(struct uart_port *port)
  607. {
  608. struct uart_pmac_port *uap = to_pmz(port);
  609. unsigned char new_reg;
  610. if (ZS_IS_IRDA(uap) || uap->node == NULL)
  611. return;
  612. new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
  613. if (new_reg != uap->curregs[R15]) {
  614. uap->curregs[R15] = new_reg;
  615. if (ZS_IS_ASLEEP(uap))
  616. return;
  617. /* NOTE: Not subject to 'transmitter active' rule. */
  618. write_zsreg(uap, R15, uap->curregs[R15]);
  619. }
  620. }
  621. /*
  622. * Control break state emission
  623. * The port lock is not held.
  624. */
  625. static void pmz_break_ctl(struct uart_port *port, int break_state)
  626. {
  627. struct uart_pmac_port *uap = to_pmz(port);
  628. unsigned char set_bits, clear_bits, new_reg;
  629. unsigned long flags;
  630. if (uap->node == NULL)
  631. return;
  632. set_bits = clear_bits = 0;
  633. if (break_state)
  634. set_bits |= SND_BRK;
  635. else
  636. clear_bits |= SND_BRK;
  637. spin_lock_irqsave(&port->lock, flags);
  638. new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
  639. if (new_reg != uap->curregs[R5]) {
  640. uap->curregs[R5] = new_reg;
  641. /* NOTE: Not subject to 'transmitter active' rule. */
  642. if (ZS_IS_ASLEEP(uap))
  643. return;
  644. write_zsreg(uap, R5, uap->curregs[R5]);
  645. }
  646. spin_unlock_irqrestore(&port->lock, flags);
  647. }
  648. /*
  649. * Turn power on or off to the SCC and associated stuff
  650. * (port drivers, modem, IR port, etc.)
  651. * Returns the number of milliseconds we should wait before
  652. * trying to use the port.
  653. */
  654. static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
  655. {
  656. int delay = 0;
  657. int rc;
  658. if (state) {
  659. rc = pmac_call_feature(
  660. PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
  661. pmz_debug("port power on result: %d\n", rc);
  662. if (ZS_IS_INTMODEM(uap)) {
  663. rc = pmac_call_feature(
  664. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
  665. delay = 2500; /* wait for 2.5s before using */
  666. pmz_debug("modem power result: %d\n", rc);
  667. }
  668. } else {
  669. /* TODO: Make that depend on a timer, don't power down
  670. * immediately
  671. */
  672. if (ZS_IS_INTMODEM(uap)) {
  673. rc = pmac_call_feature(
  674. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
  675. pmz_debug("port power off result: %d\n", rc);
  676. }
  677. pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
  678. }
  679. return delay;
  680. }
  681. /*
  682. * FixZeroBug....Works around a bug in the SCC receving channel.
  683. * Inspired from Darwin code, 15 Sept. 2000 -DanM
  684. *
  685. * The following sequence prevents a problem that is seen with O'Hare ASICs
  686. * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
  687. * at the input to the receiver becomes 'stuck' and locks up the receiver.
  688. * This problem can occur as a result of a zero bit at the receiver input
  689. * coincident with any of the following events:
  690. *
  691. * The SCC is initialized (hardware or software).
  692. * A framing error is detected.
  693. * The clocking option changes from synchronous or X1 asynchronous
  694. * clocking to X16, X32, or X64 asynchronous clocking.
  695. * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
  696. *
  697. * This workaround attempts to recover from the lockup condition by placing
  698. * the SCC in synchronous loopback mode with a fast clock before programming
  699. * any of the asynchronous modes.
  700. */
  701. static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
  702. {
  703. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  704. zssync(uap);
  705. udelay(10);
  706. write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
  707. zssync(uap);
  708. write_zsreg(uap, 4, X1CLK | MONSYNC);
  709. write_zsreg(uap, 3, Rx8);
  710. write_zsreg(uap, 5, Tx8 | RTS);
  711. write_zsreg(uap, 9, NV); /* Didn't we already do this? */
  712. write_zsreg(uap, 11, RCBR | TCBR);
  713. write_zsreg(uap, 12, 0);
  714. write_zsreg(uap, 13, 0);
  715. write_zsreg(uap, 14, (LOOPBAK | BRSRC));
  716. write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
  717. write_zsreg(uap, 3, Rx8 | RxENABLE);
  718. write_zsreg(uap, 0, RES_EXT_INT);
  719. write_zsreg(uap, 0, RES_EXT_INT);
  720. write_zsreg(uap, 0, RES_EXT_INT); /* to kill some time */
  721. /* The channel should be OK now, but it is probably receiving
  722. * loopback garbage.
  723. * Switch to asynchronous mode, disable the receiver,
  724. * and discard everything in the receive buffer.
  725. */
  726. write_zsreg(uap, 9, NV);
  727. write_zsreg(uap, 4, X16CLK | SB_MASK);
  728. write_zsreg(uap, 3, Rx8);
  729. while (read_zsreg(uap, 0) & Rx_CH_AV) {
  730. (void)read_zsreg(uap, 8);
  731. write_zsreg(uap, 0, RES_EXT_INT);
  732. write_zsreg(uap, 0, ERR_RES);
  733. }
  734. }
  735. /*
  736. * Real startup routine, powers up the hardware and sets up
  737. * the SCC. Returns a delay in ms where you need to wait before
  738. * actually using the port, this is typically the internal modem
  739. * powerup delay. This routine expect the lock to be taken.
  740. */
  741. static int __pmz_startup(struct uart_pmac_port *uap)
  742. {
  743. int pwr_delay = 0;
  744. memset(&uap->curregs, 0, sizeof(uap->curregs));
  745. /* Power up the SCC & underlying hardware (modem/irda) */
  746. pwr_delay = pmz_set_scc_power(uap, 1);
  747. /* Nice buggy HW ... */
  748. pmz_fix_zero_bug_scc(uap);
  749. /* Reset the channel */
  750. uap->curregs[R9] = 0;
  751. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  752. zssync(uap);
  753. udelay(10);
  754. write_zsreg(uap, 9, 0);
  755. zssync(uap);
  756. /* Clear the interrupt registers */
  757. write_zsreg(uap, R1, 0);
  758. write_zsreg(uap, R0, ERR_RES);
  759. write_zsreg(uap, R0, ERR_RES);
  760. write_zsreg(uap, R0, RES_H_IUS);
  761. write_zsreg(uap, R0, RES_H_IUS);
  762. /* Setup some valid baud rate */
  763. uap->curregs[R4] = X16CLK | SB1;
  764. uap->curregs[R3] = Rx8;
  765. uap->curregs[R5] = Tx8 | RTS;
  766. if (!ZS_IS_IRDA(uap))
  767. uap->curregs[R5] |= DTR;
  768. uap->curregs[R12] = 0;
  769. uap->curregs[R13] = 0;
  770. uap->curregs[R14] = BRENAB;
  771. /* Clear handshaking, enable BREAK interrupts */
  772. uap->curregs[R15] = BRKIE;
  773. /* Master interrupt enable */
  774. uap->curregs[R9] |= NV | MIE;
  775. pmz_load_zsregs(uap, uap->curregs);
  776. /* Enable receiver and transmitter. */
  777. write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
  778. write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
  779. /* Remember status for DCD/CTS changes */
  780. uap->prev_status = read_zsreg(uap, R0);
  781. return pwr_delay;
  782. }
  783. static void pmz_irda_reset(struct uart_pmac_port *uap)
  784. {
  785. uap->curregs[R5] |= DTR;
  786. write_zsreg(uap, R5, uap->curregs[R5]);
  787. zssync(uap);
  788. mdelay(110);
  789. uap->curregs[R5] &= ~DTR;
  790. write_zsreg(uap, R5, uap->curregs[R5]);
  791. zssync(uap);
  792. mdelay(10);
  793. }
  794. /*
  795. * This is the "normal" startup routine, using the above one
  796. * wrapped with the lock and doing a schedule delay
  797. */
  798. static int pmz_startup(struct uart_port *port)
  799. {
  800. struct uart_pmac_port *uap = to_pmz(port);
  801. unsigned long flags;
  802. int pwr_delay = 0;
  803. pmz_debug("pmz: startup()\n");
  804. if (ZS_IS_ASLEEP(uap))
  805. return -EAGAIN;
  806. if (uap->node == NULL)
  807. return -ENODEV;
  808. down(&pmz_irq_sem);
  809. uap->flags |= PMACZILOG_FLAG_IS_OPEN;
  810. /* A console is never powered down. Else, power up and
  811. * initialize the chip
  812. */
  813. if (!ZS_IS_CONS(uap)) {
  814. spin_lock_irqsave(&port->lock, flags);
  815. pwr_delay = __pmz_startup(uap);
  816. spin_unlock_irqrestore(&port->lock, flags);
  817. }
  818. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  819. if (request_irq(uap->port.irq, pmz_interrupt, SA_SHIRQ, "PowerMac Zilog", uap)) {
  820. dev_err(&uap->dev->ofdev.dev,
  821. "Unable to register zs interrupt handler.\n");
  822. pmz_set_scc_power(uap, 0);
  823. up(&pmz_irq_sem);
  824. return -ENXIO;
  825. }
  826. up(&pmz_irq_sem);
  827. /* Right now, we deal with delay by blocking here, I'll be
  828. * smarter later on
  829. */
  830. if (pwr_delay != 0) {
  831. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  832. msleep(pwr_delay);
  833. }
  834. /* IrDA reset is done now */
  835. if (ZS_IS_IRDA(uap))
  836. pmz_irda_reset(uap);
  837. /* Enable interrupts emission from the chip */
  838. spin_lock_irqsave(&port->lock, flags);
  839. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  840. if (!ZS_IS_EXTCLK(uap))
  841. uap->curregs[R1] |= EXT_INT_ENAB;
  842. write_zsreg(uap, R1, uap->curregs[R1]);
  843. spin_unlock_irqrestore(&port->lock, flags);
  844. pmz_debug("pmz: startup() done.\n");
  845. return 0;
  846. }
  847. static void pmz_shutdown(struct uart_port *port)
  848. {
  849. struct uart_pmac_port *uap = to_pmz(port);
  850. unsigned long flags;
  851. pmz_debug("pmz: shutdown()\n");
  852. if (uap->node == NULL)
  853. return;
  854. down(&pmz_irq_sem);
  855. /* Release interrupt handler */
  856. free_irq(uap->port.irq, uap);
  857. spin_lock_irqsave(&port->lock, flags);
  858. uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
  859. if (!ZS_IS_OPEN(uap->mate))
  860. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  861. /* Disable interrupts */
  862. if (!ZS_IS_ASLEEP(uap)) {
  863. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  864. write_zsreg(uap, R1, uap->curregs[R1]);
  865. zssync(uap);
  866. }
  867. if (ZS_IS_CONS(uap) || ZS_IS_ASLEEP(uap)) {
  868. spin_unlock_irqrestore(&port->lock, flags);
  869. up(&pmz_irq_sem);
  870. return;
  871. }
  872. /* Disable receiver and transmitter. */
  873. uap->curregs[R3] &= ~RxENABLE;
  874. uap->curregs[R5] &= ~TxENABLE;
  875. /* Disable all interrupts and BRK assertion. */
  876. uap->curregs[R5] &= ~SND_BRK;
  877. pmz_maybe_update_regs(uap);
  878. /* Shut the chip down */
  879. pmz_set_scc_power(uap, 0);
  880. spin_unlock_irqrestore(&port->lock, flags);
  881. up(&pmz_irq_sem);
  882. pmz_debug("pmz: shutdown() done.\n");
  883. }
  884. /* Shared by TTY driver and serial console setup. The port lock is held
  885. * and local interrupts are disabled.
  886. */
  887. static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
  888. unsigned int iflag, unsigned long baud)
  889. {
  890. int brg;
  891. /* Switch to external clocking for IrDA high clock rates. That
  892. * code could be re-used for Midi interfaces with different
  893. * multipliers
  894. */
  895. if (baud >= 115200 && ZS_IS_IRDA(uap)) {
  896. uap->curregs[R4] = X1CLK;
  897. uap->curregs[R11] = RCTRxCP | TCTRxCP;
  898. uap->curregs[R14] = 0; /* BRG off */
  899. uap->curregs[R12] = 0;
  900. uap->curregs[R13] = 0;
  901. uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
  902. } else {
  903. switch (baud) {
  904. case ZS_CLOCK/16: /* 230400 */
  905. uap->curregs[R4] = X16CLK;
  906. uap->curregs[R11] = 0;
  907. uap->curregs[R14] = 0;
  908. break;
  909. case ZS_CLOCK/32: /* 115200 */
  910. uap->curregs[R4] = X32CLK;
  911. uap->curregs[R11] = 0;
  912. uap->curregs[R14] = 0;
  913. break;
  914. default:
  915. uap->curregs[R4] = X16CLK;
  916. uap->curregs[R11] = TCBR | RCBR;
  917. brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
  918. uap->curregs[R12] = (brg & 255);
  919. uap->curregs[R13] = ((brg >> 8) & 255);
  920. uap->curregs[R14] = BRENAB;
  921. }
  922. uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
  923. }
  924. /* Character size, stop bits, and parity. */
  925. uap->curregs[3] &= ~RxN_MASK;
  926. uap->curregs[5] &= ~TxN_MASK;
  927. switch (cflag & CSIZE) {
  928. case CS5:
  929. uap->curregs[3] |= Rx5;
  930. uap->curregs[5] |= Tx5;
  931. uap->parity_mask = 0x1f;
  932. break;
  933. case CS6:
  934. uap->curregs[3] |= Rx6;
  935. uap->curregs[5] |= Tx6;
  936. uap->parity_mask = 0x3f;
  937. break;
  938. case CS7:
  939. uap->curregs[3] |= Rx7;
  940. uap->curregs[5] |= Tx7;
  941. uap->parity_mask = 0x7f;
  942. break;
  943. case CS8:
  944. default:
  945. uap->curregs[3] |= Rx8;
  946. uap->curregs[5] |= Tx8;
  947. uap->parity_mask = 0xff;
  948. break;
  949. };
  950. uap->curregs[4] &= ~(SB_MASK);
  951. if (cflag & CSTOPB)
  952. uap->curregs[4] |= SB2;
  953. else
  954. uap->curregs[4] |= SB1;
  955. if (cflag & PARENB)
  956. uap->curregs[4] |= PAR_ENAB;
  957. else
  958. uap->curregs[4] &= ~PAR_ENAB;
  959. if (!(cflag & PARODD))
  960. uap->curregs[4] |= PAR_EVEN;
  961. else
  962. uap->curregs[4] &= ~PAR_EVEN;
  963. uap->port.read_status_mask = Rx_OVR;
  964. if (iflag & INPCK)
  965. uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
  966. if (iflag & (BRKINT | PARMRK))
  967. uap->port.read_status_mask |= BRK_ABRT;
  968. uap->port.ignore_status_mask = 0;
  969. if (iflag & IGNPAR)
  970. uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
  971. if (iflag & IGNBRK) {
  972. uap->port.ignore_status_mask |= BRK_ABRT;
  973. if (iflag & IGNPAR)
  974. uap->port.ignore_status_mask |= Rx_OVR;
  975. }
  976. if ((cflag & CREAD) == 0)
  977. uap->port.ignore_status_mask = 0xff;
  978. }
  979. /*
  980. * Set the irda codec on the imac to the specified baud rate.
  981. */
  982. static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
  983. {
  984. u8 cmdbyte;
  985. int t, version;
  986. switch (*baud) {
  987. /* SIR modes */
  988. case 2400:
  989. cmdbyte = 0x53;
  990. break;
  991. case 4800:
  992. cmdbyte = 0x52;
  993. break;
  994. case 9600:
  995. cmdbyte = 0x51;
  996. break;
  997. case 19200:
  998. cmdbyte = 0x50;
  999. break;
  1000. case 38400:
  1001. cmdbyte = 0x4f;
  1002. break;
  1003. case 57600:
  1004. cmdbyte = 0x4e;
  1005. break;
  1006. case 115200:
  1007. cmdbyte = 0x4d;
  1008. break;
  1009. /* The FIR modes aren't really supported at this point, how
  1010. * do we select the speed ? via the FCR on KeyLargo ?
  1011. */
  1012. case 1152000:
  1013. cmdbyte = 0;
  1014. break;
  1015. case 4000000:
  1016. cmdbyte = 0;
  1017. break;
  1018. default: /* 9600 */
  1019. cmdbyte = 0x51;
  1020. *baud = 9600;
  1021. break;
  1022. }
  1023. /* Wait for transmitter to drain */
  1024. t = 10000;
  1025. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
  1026. || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
  1027. if (--t <= 0) {
  1028. dev_err(&uap->dev->ofdev.dev, "transmitter didn't drain\n");
  1029. return;
  1030. }
  1031. udelay(10);
  1032. }
  1033. /* Drain the receiver too */
  1034. t = 100;
  1035. (void)read_zsdata(uap);
  1036. (void)read_zsdata(uap);
  1037. (void)read_zsdata(uap);
  1038. mdelay(10);
  1039. while (read_zsreg(uap, R0) & Rx_CH_AV) {
  1040. read_zsdata(uap);
  1041. mdelay(10);
  1042. if (--t <= 0) {
  1043. dev_err(&uap->dev->ofdev.dev, "receiver didn't drain\n");
  1044. return;
  1045. }
  1046. }
  1047. /* Switch to command mode */
  1048. uap->curregs[R5] |= DTR;
  1049. write_zsreg(uap, R5, uap->curregs[R5]);
  1050. zssync(uap);
  1051. mdelay(1);
  1052. /* Switch SCC to 19200 */
  1053. pmz_convert_to_zs(uap, CS8, 0, 19200);
  1054. pmz_load_zsregs(uap, uap->curregs);
  1055. mdelay(1);
  1056. /* Write get_version command byte */
  1057. write_zsdata(uap, 1);
  1058. t = 5000;
  1059. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1060. if (--t <= 0) {
  1061. dev_err(&uap->dev->ofdev.dev,
  1062. "irda_setup timed out on get_version byte\n");
  1063. goto out;
  1064. }
  1065. udelay(10);
  1066. }
  1067. version = read_zsdata(uap);
  1068. if (version < 4) {
  1069. dev_info(&uap->dev->ofdev.dev, "IrDA: dongle version %d not supported\n",
  1070. version);
  1071. goto out;
  1072. }
  1073. /* Send speed mode */
  1074. write_zsdata(uap, cmdbyte);
  1075. t = 5000;
  1076. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1077. if (--t <= 0) {
  1078. dev_err(&uap->dev->ofdev.dev,
  1079. "irda_setup timed out on speed mode byte\n");
  1080. goto out;
  1081. }
  1082. udelay(10);
  1083. }
  1084. t = read_zsdata(uap);
  1085. if (t != cmdbyte)
  1086. dev_err(&uap->dev->ofdev.dev,
  1087. "irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
  1088. dev_info(&uap->dev->ofdev.dev, "IrDA setup for %ld bps, dongle version: %d\n",
  1089. *baud, version);
  1090. (void)read_zsdata(uap);
  1091. (void)read_zsdata(uap);
  1092. (void)read_zsdata(uap);
  1093. out:
  1094. /* Switch back to data mode */
  1095. uap->curregs[R5] &= ~DTR;
  1096. write_zsreg(uap, R5, uap->curregs[R5]);
  1097. zssync(uap);
  1098. (void)read_zsdata(uap);
  1099. (void)read_zsdata(uap);
  1100. (void)read_zsdata(uap);
  1101. }
  1102. static void __pmz_set_termios(struct uart_port *port, struct termios *termios,
  1103. struct termios *old)
  1104. {
  1105. struct uart_pmac_port *uap = to_pmz(port);
  1106. unsigned long baud;
  1107. pmz_debug("pmz: set_termios()\n");
  1108. if (ZS_IS_ASLEEP(uap))
  1109. return;
  1110. memcpy(&uap->termios_cache, termios, sizeof(struct termios));
  1111. /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
  1112. * on the IR dongle. Note that the IRTTY driver currently doesn't know
  1113. * about the FIR mode and high speed modes. So these are unused. For
  1114. * implementing proper support for these, we should probably add some
  1115. * DMA as well, at least on the Rx side, which isn't a simple thing
  1116. * at this point.
  1117. */
  1118. if (ZS_IS_IRDA(uap)) {
  1119. /* Calc baud rate */
  1120. baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
  1121. pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
  1122. /* Cet the irda codec to the right rate */
  1123. pmz_irda_setup(uap, &baud);
  1124. /* Set final baud rate */
  1125. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1126. pmz_load_zsregs(uap, uap->curregs);
  1127. zssync(uap);
  1128. } else {
  1129. baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
  1130. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1131. /* Make sure modem status interrupts are correctly configured */
  1132. if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
  1133. uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
  1134. uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
  1135. } else {
  1136. uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
  1137. uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
  1138. }
  1139. /* Load registers to the chip */
  1140. pmz_maybe_update_regs(uap);
  1141. }
  1142. uart_update_timeout(port, termios->c_cflag, baud);
  1143. pmz_debug("pmz: set_termios() done.\n");
  1144. }
  1145. /* The port lock is not held. */
  1146. static void pmz_set_termios(struct uart_port *port, struct termios *termios,
  1147. struct termios *old)
  1148. {
  1149. struct uart_pmac_port *uap = to_pmz(port);
  1150. unsigned long flags;
  1151. spin_lock_irqsave(&port->lock, flags);
  1152. /* Disable IRQs on the port */
  1153. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1154. write_zsreg(uap, R1, uap->curregs[R1]);
  1155. /* Setup new port configuration */
  1156. __pmz_set_termios(port, termios, old);
  1157. /* Re-enable IRQs on the port */
  1158. if (ZS_IS_OPEN(uap)) {
  1159. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1160. if (!ZS_IS_EXTCLK(uap))
  1161. uap->curregs[R1] |= EXT_INT_ENAB;
  1162. write_zsreg(uap, R1, uap->curregs[R1]);
  1163. }
  1164. spin_unlock_irqrestore(&port->lock, flags);
  1165. }
  1166. static const char *pmz_type(struct uart_port *port)
  1167. {
  1168. struct uart_pmac_port *uap = to_pmz(port);
  1169. if (ZS_IS_IRDA(uap))
  1170. return "Z85c30 ESCC - Infrared port";
  1171. else if (ZS_IS_INTMODEM(uap))
  1172. return "Z85c30 ESCC - Internal modem";
  1173. return "Z85c30 ESCC - Serial port";
  1174. }
  1175. /* We do not request/release mappings of the registers here, this
  1176. * happens at early serial probe time.
  1177. */
  1178. static void pmz_release_port(struct uart_port *port)
  1179. {
  1180. }
  1181. static int pmz_request_port(struct uart_port *port)
  1182. {
  1183. return 0;
  1184. }
  1185. /* These do not need to do anything interesting either. */
  1186. static void pmz_config_port(struct uart_port *port, int flags)
  1187. {
  1188. }
  1189. /* We do not support letting the user mess with the divisor, IRQ, etc. */
  1190. static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
  1191. {
  1192. return -EINVAL;
  1193. }
  1194. static struct uart_ops pmz_pops = {
  1195. .tx_empty = pmz_tx_empty,
  1196. .set_mctrl = pmz_set_mctrl,
  1197. .get_mctrl = pmz_get_mctrl,
  1198. .stop_tx = pmz_stop_tx,
  1199. .start_tx = pmz_start_tx,
  1200. .stop_rx = pmz_stop_rx,
  1201. .enable_ms = pmz_enable_ms,
  1202. .break_ctl = pmz_break_ctl,
  1203. .startup = pmz_startup,
  1204. .shutdown = pmz_shutdown,
  1205. .set_termios = pmz_set_termios,
  1206. .type = pmz_type,
  1207. .release_port = pmz_release_port,
  1208. .request_port = pmz_request_port,
  1209. .config_port = pmz_config_port,
  1210. .verify_port = pmz_verify_port,
  1211. };
  1212. /*
  1213. * Setup one port structure after probing, HW is down at this point,
  1214. * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
  1215. * register our console before uart_add_one_port() is called
  1216. */
  1217. static int __init pmz_init_port(struct uart_pmac_port *uap)
  1218. {
  1219. struct device_node *np = uap->node;
  1220. char *conn;
  1221. struct slot_names_prop {
  1222. int count;
  1223. char name[1];
  1224. } *slots;
  1225. int len;
  1226. struct resource r_ports, r_rxdma, r_txdma;
  1227. /*
  1228. * Request & map chip registers
  1229. */
  1230. if (of_address_to_resource(np, 0, &r_ports))
  1231. return -ENODEV;
  1232. uap->port.mapbase = r_ports.start;
  1233. uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
  1234. uap->control_reg = uap->port.membase;
  1235. uap->data_reg = uap->control_reg + 0x10;
  1236. /*
  1237. * Request & map DBDMA registers
  1238. */
  1239. #ifdef HAS_DBDMA
  1240. if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
  1241. of_address_to_resource(np, 2, &r_rxdma) == 0)
  1242. uap->flags |= PMACZILOG_FLAG_HAS_DMA;
  1243. #else
  1244. memset(&r_txdma, 0, sizeof(struct resource));
  1245. memset(&r_rxdma, 0, sizeof(struct resource));
  1246. #endif
  1247. if (ZS_HAS_DMA(uap)) {
  1248. uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
  1249. if (uap->tx_dma_regs == NULL) {
  1250. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1251. goto no_dma;
  1252. }
  1253. uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
  1254. if (uap->rx_dma_regs == NULL) {
  1255. iounmap(uap->tx_dma_regs);
  1256. uap->tx_dma_regs = NULL;
  1257. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1258. goto no_dma;
  1259. }
  1260. uap->tx_dma_irq = np->intrs[1].line;
  1261. uap->rx_dma_irq = np->intrs[2].line;
  1262. }
  1263. no_dma:
  1264. /*
  1265. * Detect port type
  1266. */
  1267. if (device_is_compatible(np, "cobalt"))
  1268. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1269. conn = get_property(np, "AAPL,connector", &len);
  1270. if (conn && (strcmp(conn, "infrared") == 0))
  1271. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1272. uap->port_type = PMAC_SCC_ASYNC;
  1273. /* 1999 Powerbook G3 has slot-names property instead */
  1274. slots = (struct slot_names_prop *)get_property(np, "slot-names", &len);
  1275. if (slots && slots->count > 0) {
  1276. if (strcmp(slots->name, "IrDA") == 0)
  1277. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1278. else if (strcmp(slots->name, "Modem") == 0)
  1279. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1280. }
  1281. if (ZS_IS_IRDA(uap))
  1282. uap->port_type = PMAC_SCC_IRDA;
  1283. if (ZS_IS_INTMODEM(uap)) {
  1284. struct device_node* i2c_modem = find_devices("i2c-modem");
  1285. if (i2c_modem) {
  1286. char* mid = get_property(i2c_modem, "modem-id", NULL);
  1287. if (mid) switch(*mid) {
  1288. case 0x04 :
  1289. case 0x05 :
  1290. case 0x07 :
  1291. case 0x08 :
  1292. case 0x0b :
  1293. case 0x0c :
  1294. uap->port_type = PMAC_SCC_I2S1;
  1295. }
  1296. printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
  1297. mid ? (*mid) : 0);
  1298. } else {
  1299. printk(KERN_INFO "pmac_zilog: serial modem detected\n");
  1300. }
  1301. }
  1302. /*
  1303. * Init remaining bits of "port" structure
  1304. */
  1305. uap->port.iotype = SERIAL_IO_MEM;
  1306. uap->port.irq = np->intrs[0].line;
  1307. uap->port.uartclk = ZS_CLOCK;
  1308. uap->port.fifosize = 1;
  1309. uap->port.ops = &pmz_pops;
  1310. uap->port.type = PORT_PMAC_ZILOG;
  1311. uap->port.flags = 0;
  1312. /* Setup some valid baud rate information in the register
  1313. * shadows so we don't write crap there before baud rate is
  1314. * first initialized.
  1315. */
  1316. pmz_convert_to_zs(uap, CS8, 0, 9600);
  1317. return 0;
  1318. }
  1319. /*
  1320. * Get rid of a port on module removal
  1321. */
  1322. static void pmz_dispose_port(struct uart_pmac_port *uap)
  1323. {
  1324. struct device_node *np;
  1325. np = uap->node;
  1326. iounmap(uap->rx_dma_regs);
  1327. iounmap(uap->tx_dma_regs);
  1328. iounmap(uap->control_reg);
  1329. uap->node = NULL;
  1330. of_node_put(np);
  1331. memset(uap, 0, sizeof(struct uart_pmac_port));
  1332. }
  1333. /*
  1334. * Called upon match with an escc node in the devive-tree.
  1335. */
  1336. static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1337. {
  1338. int i;
  1339. /* Iterate the pmz_ports array to find a matching entry
  1340. */
  1341. for (i = 0; i < MAX_ZS_PORTS; i++)
  1342. if (pmz_ports[i].node == mdev->ofdev.node) {
  1343. struct uart_pmac_port *uap = &pmz_ports[i];
  1344. uap->dev = mdev;
  1345. dev_set_drvdata(&mdev->ofdev.dev, uap);
  1346. if (macio_request_resources(uap->dev, "pmac_zilog"))
  1347. printk(KERN_WARNING "%s: Failed to request resource"
  1348. ", port still active\n",
  1349. uap->node->name);
  1350. else
  1351. uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
  1352. return 0;
  1353. }
  1354. return -ENODEV;
  1355. }
  1356. /*
  1357. * That one should not be called, macio isn't really a hotswap device,
  1358. * we don't expect one of those serial ports to go away...
  1359. */
  1360. static int pmz_detach(struct macio_dev *mdev)
  1361. {
  1362. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1363. if (!uap)
  1364. return -ENODEV;
  1365. if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
  1366. macio_release_resources(uap->dev);
  1367. uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
  1368. }
  1369. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1370. uap->dev = NULL;
  1371. return 0;
  1372. }
  1373. static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
  1374. {
  1375. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1376. struct uart_state *state;
  1377. unsigned long flags;
  1378. if (uap == NULL) {
  1379. printk("HRM... pmz_suspend with NULL uap\n");
  1380. return 0;
  1381. }
  1382. if (pm_state.event == mdev->ofdev.dev.power.power_state.event)
  1383. return 0;
  1384. pmz_debug("suspend, switching to state %d\n", pm_state);
  1385. state = pmz_uart_reg.state + uap->port.line;
  1386. down(&pmz_irq_sem);
  1387. down(&state->sem);
  1388. spin_lock_irqsave(&uap->port.lock, flags);
  1389. if (ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)) {
  1390. /* Disable receiver and transmitter. */
  1391. uap->curregs[R3] &= ~RxENABLE;
  1392. uap->curregs[R5] &= ~TxENABLE;
  1393. /* Disable all interrupts and BRK assertion. */
  1394. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1395. uap->curregs[R5] &= ~SND_BRK;
  1396. pmz_load_zsregs(uap, uap->curregs);
  1397. uap->flags |= PMACZILOG_FLAG_IS_ASLEEP;
  1398. mb();
  1399. }
  1400. spin_unlock_irqrestore(&uap->port.lock, flags);
  1401. if (ZS_IS_OPEN(uap) || ZS_IS_OPEN(uap->mate))
  1402. if (ZS_IS_ASLEEP(uap->mate) && ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1403. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  1404. disable_irq(uap->port.irq);
  1405. }
  1406. if (ZS_IS_CONS(uap))
  1407. uap->port.cons->flags &= ~CON_ENABLED;
  1408. /* Shut the chip down */
  1409. pmz_set_scc_power(uap, 0);
  1410. up(&state->sem);
  1411. up(&pmz_irq_sem);
  1412. pmz_debug("suspend, switching complete\n");
  1413. mdev->ofdev.dev.power.power_state = pm_state;
  1414. return 0;
  1415. }
  1416. static int pmz_resume(struct macio_dev *mdev)
  1417. {
  1418. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1419. struct uart_state *state;
  1420. unsigned long flags;
  1421. int pwr_delay = 0;
  1422. if (uap == NULL)
  1423. return 0;
  1424. if (mdev->ofdev.dev.power.power_state.event == PM_EVENT_ON)
  1425. return 0;
  1426. pmz_debug("resume, switching to state 0\n");
  1427. state = pmz_uart_reg.state + uap->port.line;
  1428. down(&pmz_irq_sem);
  1429. down(&state->sem);
  1430. spin_lock_irqsave(&uap->port.lock, flags);
  1431. if (!ZS_IS_OPEN(uap) && !ZS_IS_CONS(uap)) {
  1432. spin_unlock_irqrestore(&uap->port.lock, flags);
  1433. goto bail;
  1434. }
  1435. pwr_delay = __pmz_startup(uap);
  1436. /* Take care of config that may have changed while asleep */
  1437. __pmz_set_termios(&uap->port, &uap->termios_cache, NULL);
  1438. if (ZS_IS_OPEN(uap)) {
  1439. /* Enable interrupts */
  1440. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1441. if (!ZS_IS_EXTCLK(uap))
  1442. uap->curregs[R1] |= EXT_INT_ENAB;
  1443. write_zsreg(uap, R1, uap->curregs[R1]);
  1444. }
  1445. spin_unlock_irqrestore(&uap->port.lock, flags);
  1446. if (ZS_IS_CONS(uap))
  1447. uap->port.cons->flags |= CON_ENABLED;
  1448. /* Re-enable IRQ on the controller */
  1449. if (ZS_IS_OPEN(uap) && !ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1450. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  1451. enable_irq(uap->port.irq);
  1452. }
  1453. bail:
  1454. up(&state->sem);
  1455. up(&pmz_irq_sem);
  1456. /* Right now, we deal with delay by blocking here, I'll be
  1457. * smarter later on
  1458. */
  1459. if (pwr_delay != 0) {
  1460. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  1461. msleep(pwr_delay);
  1462. }
  1463. pmz_debug("resume, switching complete\n");
  1464. mdev->ofdev.dev.power.power_state.event = PM_EVENT_ON;
  1465. return 0;
  1466. }
  1467. /*
  1468. * Probe all ports in the system and build the ports array, we register
  1469. * with the serial layer at this point, the macio-type probing is only
  1470. * used later to "attach" to the sysfs tree so we get power management
  1471. * events
  1472. */
  1473. static int __init pmz_probe(void)
  1474. {
  1475. struct device_node *node_p, *node_a, *node_b, *np;
  1476. int count = 0;
  1477. int rc;
  1478. /*
  1479. * Find all escc chips in the system
  1480. */
  1481. node_p = of_find_node_by_name(NULL, "escc");
  1482. while (node_p) {
  1483. /*
  1484. * First get channel A/B node pointers
  1485. *
  1486. * TODO: Add routines with proper locking to do that...
  1487. */
  1488. node_a = node_b = NULL;
  1489. for (np = NULL; (np = of_get_next_child(node_p, np)) != NULL;) {
  1490. if (strncmp(np->name, "ch-a", 4) == 0)
  1491. node_a = of_node_get(np);
  1492. else if (strncmp(np->name, "ch-b", 4) == 0)
  1493. node_b = of_node_get(np);
  1494. }
  1495. if (!node_a && !node_b) {
  1496. of_node_put(node_a);
  1497. of_node_put(node_b);
  1498. printk(KERN_ERR "pmac_zilog: missing node %c for escc %s\n",
  1499. (!node_a) ? 'a' : 'b', node_p->full_name);
  1500. goto next;
  1501. }
  1502. /*
  1503. * Fill basic fields in the port structures
  1504. */
  1505. pmz_ports[count].mate = &pmz_ports[count+1];
  1506. pmz_ports[count+1].mate = &pmz_ports[count];
  1507. pmz_ports[count].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
  1508. pmz_ports[count].node = node_a;
  1509. pmz_ports[count+1].node = node_b;
  1510. pmz_ports[count].port.line = count;
  1511. pmz_ports[count+1].port.line = count+1;
  1512. /*
  1513. * Setup the ports for real
  1514. */
  1515. rc = pmz_init_port(&pmz_ports[count]);
  1516. if (rc == 0 && node_b != NULL)
  1517. rc = pmz_init_port(&pmz_ports[count+1]);
  1518. if (rc != 0) {
  1519. of_node_put(node_a);
  1520. of_node_put(node_b);
  1521. memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
  1522. memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
  1523. goto next;
  1524. }
  1525. count += 2;
  1526. next:
  1527. node_p = of_find_node_by_name(node_p, "escc");
  1528. }
  1529. pmz_ports_count = count;
  1530. return 0;
  1531. }
  1532. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1533. static void pmz_console_write(struct console *con, const char *s, unsigned int count);
  1534. static int __init pmz_console_setup(struct console *co, char *options);
  1535. static struct console pmz_console = {
  1536. .name = "ttyS",
  1537. .write = pmz_console_write,
  1538. .device = uart_console_device,
  1539. .setup = pmz_console_setup,
  1540. .flags = CON_PRINTBUFFER,
  1541. .index = -1,
  1542. .data = &pmz_uart_reg,
  1543. };
  1544. #define PMACZILOG_CONSOLE &pmz_console
  1545. #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1546. #define PMACZILOG_CONSOLE (NULL)
  1547. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1548. /*
  1549. * Register the driver, console driver and ports with the serial
  1550. * core
  1551. */
  1552. static int __init pmz_register(void)
  1553. {
  1554. int i, rc;
  1555. pmz_uart_reg.nr = pmz_ports_count;
  1556. pmz_uart_reg.cons = PMACZILOG_CONSOLE;
  1557. pmz_uart_reg.minor = 64;
  1558. /*
  1559. * Register this driver with the serial core
  1560. */
  1561. rc = uart_register_driver(&pmz_uart_reg);
  1562. if (rc)
  1563. return rc;
  1564. /*
  1565. * Register each port with the serial core
  1566. */
  1567. for (i = 0; i < pmz_ports_count; i++) {
  1568. struct uart_pmac_port *uport = &pmz_ports[i];
  1569. /* NULL node may happen on wallstreet */
  1570. if (uport->node != NULL)
  1571. rc = uart_add_one_port(&pmz_uart_reg, &uport->port);
  1572. if (rc)
  1573. goto err_out;
  1574. }
  1575. return 0;
  1576. err_out:
  1577. while (i-- > 0) {
  1578. struct uart_pmac_port *uport = &pmz_ports[i];
  1579. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1580. }
  1581. uart_unregister_driver(&pmz_uart_reg);
  1582. return rc;
  1583. }
  1584. static struct of_device_id pmz_match[] =
  1585. {
  1586. {
  1587. .name = "ch-a",
  1588. },
  1589. {
  1590. .name = "ch-b",
  1591. },
  1592. {},
  1593. };
  1594. MODULE_DEVICE_TABLE (of, pmz_match);
  1595. static struct macio_driver pmz_driver =
  1596. {
  1597. .name = "pmac_zilog",
  1598. .match_table = pmz_match,
  1599. .probe = pmz_attach,
  1600. .remove = pmz_detach,
  1601. .suspend = pmz_suspend,
  1602. .resume = pmz_resume,
  1603. };
  1604. static int __init init_pmz(void)
  1605. {
  1606. int rc, i;
  1607. printk(KERN_INFO "%s\n", version);
  1608. /*
  1609. * First, we need to do a direct OF-based probe pass. We
  1610. * do that because we want serial console up before the
  1611. * macio stuffs calls us back, and since that makes it
  1612. * easier to pass the proper number of channels to
  1613. * uart_register_driver()
  1614. */
  1615. if (pmz_ports_count == 0)
  1616. pmz_probe();
  1617. /*
  1618. * Bail early if no port found
  1619. */
  1620. if (pmz_ports_count == 0)
  1621. return -ENODEV;
  1622. /*
  1623. * Now we register with the serial layer
  1624. */
  1625. rc = pmz_register();
  1626. if (rc) {
  1627. printk(KERN_ERR
  1628. "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
  1629. "pmac_zilog: Did another serial driver already claim the minors?\n");
  1630. /* effectively "pmz_unprobe()" */
  1631. for (i=0; i < pmz_ports_count; i++)
  1632. pmz_dispose_port(&pmz_ports[i]);
  1633. return rc;
  1634. }
  1635. /*
  1636. * Then we register the macio driver itself
  1637. */
  1638. return macio_register_driver(&pmz_driver);
  1639. }
  1640. static void __exit exit_pmz(void)
  1641. {
  1642. int i;
  1643. /* Get rid of macio-driver (detach from macio) */
  1644. macio_unregister_driver(&pmz_driver);
  1645. for (i = 0; i < pmz_ports_count; i++) {
  1646. struct uart_pmac_port *uport = &pmz_ports[i];
  1647. if (uport->node != NULL) {
  1648. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1649. pmz_dispose_port(uport);
  1650. }
  1651. }
  1652. /* Unregister UART driver */
  1653. uart_unregister_driver(&pmz_uart_reg);
  1654. }
  1655. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1656. /*
  1657. * Print a string to the serial port trying not to disturb
  1658. * any possible real use of the port...
  1659. */
  1660. static void pmz_console_write(struct console *con, const char *s, unsigned int count)
  1661. {
  1662. struct uart_pmac_port *uap = &pmz_ports[con->index];
  1663. unsigned long flags;
  1664. int i;
  1665. if (ZS_IS_ASLEEP(uap))
  1666. return;
  1667. spin_lock_irqsave(&uap->port.lock, flags);
  1668. /* Turn of interrupts and enable the transmitter. */
  1669. write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
  1670. write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
  1671. for (i = 0; i < count; i++) {
  1672. /* Wait for the transmit buffer to empty. */
  1673. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1674. udelay(5);
  1675. write_zsdata(uap, s[i]);
  1676. if (s[i] == 10) {
  1677. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1678. udelay(5);
  1679. write_zsdata(uap, R13);
  1680. }
  1681. }
  1682. /* Restore the values in the registers. */
  1683. write_zsreg(uap, R1, uap->curregs[1]);
  1684. /* Don't disable the transmitter. */
  1685. spin_unlock_irqrestore(&uap->port.lock, flags);
  1686. }
  1687. /*
  1688. * Setup the serial console
  1689. */
  1690. static int __init pmz_console_setup(struct console *co, char *options)
  1691. {
  1692. struct uart_pmac_port *uap;
  1693. struct uart_port *port;
  1694. int baud = 38400;
  1695. int bits = 8;
  1696. int parity = 'n';
  1697. int flow = 'n';
  1698. unsigned long pwr_delay;
  1699. /*
  1700. * XServe's default to 57600 bps
  1701. */
  1702. if (machine_is_compatible("RackMac1,1")
  1703. || machine_is_compatible("RackMac1,2")
  1704. || machine_is_compatible("MacRISC4"))
  1705. baud = 57600;
  1706. /*
  1707. * Check whether an invalid uart number has been specified, and
  1708. * if so, search for the first available port that does have
  1709. * console support.
  1710. */
  1711. if (co->index >= pmz_ports_count)
  1712. co->index = 0;
  1713. uap = &pmz_ports[co->index];
  1714. if (uap->node == NULL)
  1715. return -ENODEV;
  1716. port = &uap->port;
  1717. /*
  1718. * Mark port as beeing a console
  1719. */
  1720. uap->flags |= PMACZILOG_FLAG_IS_CONS;
  1721. /*
  1722. * Temporary fix for uart layer who didn't setup the spinlock yet
  1723. */
  1724. spin_lock_init(&port->lock);
  1725. /*
  1726. * Enable the hardware
  1727. */
  1728. pwr_delay = __pmz_startup(uap);
  1729. if (pwr_delay)
  1730. mdelay(pwr_delay);
  1731. if (options)
  1732. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1733. return uart_set_options(port, co, baud, parity, bits, flow);
  1734. }
  1735. static int __init pmz_console_init(void)
  1736. {
  1737. /* Probe ports */
  1738. pmz_probe();
  1739. /* TODO: Autoprobe console based on OF */
  1740. /* pmz_console.index = i; */
  1741. register_console(&pmz_console);
  1742. return 0;
  1743. }
  1744. console_initcall(pmz_console_init);
  1745. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1746. module_init(init_pmz);
  1747. module_exit(exit_pmz);