hw.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M,
  22. CX700_25_175M, VX855_25_175M},
  23. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M,
  24. CX700_29_581M, VX855_29_581M},
  25. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M,
  26. CX700_26_880M, VX855_26_880M},
  27. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M,
  28. CX700_31_490M, VX855_31_490M},
  29. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M,
  30. CX700_31_500M, VX855_31_500M},
  31. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M,
  32. CX700_31_728M, VX855_31_728M},
  33. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M,
  34. CX700_32_668M, VX855_32_668M},
  35. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M,
  36. CX700_36_000M, VX855_36_000M},
  37. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M,
  38. CX700_40_000M, VX855_40_000M},
  39. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M,
  40. CX700_41_291M, VX855_41_291M},
  41. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M,
  42. CX700_43_163M, VX855_43_163M},
  43. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M,
  44. CX700_45_250M, VX855_45_250M},
  45. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M,
  46. CX700_46_000M, VX855_46_000M},
  47. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M,
  48. CX700_46_996M, VX855_46_996M},
  49. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M,
  50. CX700_48_000M, VX855_48_000M},
  51. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M,
  52. CX700_48_875M, VX855_48_875M},
  53. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M,
  54. CX700_49_500M, VX855_49_500M},
  55. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M,
  56. CX700_52_406M, VX855_52_406M},
  57. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M,
  58. CX700_52_977M, VX855_52_977M},
  59. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M,
  60. CX700_56_250M, VX855_56_250M},
  61. {CLK_57_275M, 0, 0, 0, VX855_57_275M},
  62. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M,
  63. CX700_60_466M, VX855_60_466M},
  64. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M,
  65. CX700_61_500M, VX855_61_500M},
  66. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M,
  67. CX700_65_000M, VX855_65_000M},
  68. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M,
  69. CX700_65_178M, VX855_65_178M},
  70. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M,
  71. CX700_66_750M, VX855_66_750M},
  72. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M,
  73. CX700_68_179M, VX855_68_179M},
  74. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M,
  75. CX700_69_924M, VX855_69_924M},
  76. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M,
  77. CX700_70_159M, VX855_70_159M},
  78. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M,
  79. CX700_72_000M, VX855_72_000M},
  80. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M,
  81. CX700_78_750M, VX855_78_750M},
  82. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M,
  83. CX700_80_136M, VX855_80_136M},
  84. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M,
  85. CX700_83_375M, VX855_83_375M},
  86. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M,
  87. CX700_83_950M, VX855_83_950M},
  88. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M,
  89. CX700_84_750M, VX855_84_750M},
  90. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M,
  91. CX700_85_860M, VX855_85_860M},
  92. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M,
  93. CX700_88_750M, VX855_88_750M},
  94. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M,
  95. CX700_94_500M, VX855_94_500M},
  96. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M,
  97. CX700_97_750M, VX855_97_750M},
  98. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  99. CX700_101_000M, VX855_101_000M},
  100. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  101. CX700_106_500M, VX855_106_500M},
  102. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  103. CX700_108_000M, VX855_108_000M},
  104. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  105. CX700_113_309M, VX855_113_309M},
  106. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  107. CX700_118_840M, VX855_118_840M},
  108. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  109. CX700_119_000M, VX855_119_000M},
  110. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  111. CX700_121_750M, 0},
  112. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  113. CX700_125_104M, 0},
  114. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  115. CX700_133_308M, 0},
  116. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  117. CX700_135_000M, VX855_135_000M},
  118. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  119. CX700_136_700M, VX855_136_700M},
  120. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  121. CX700_138_400M, VX855_138_400M},
  122. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  123. CX700_146_760M, VX855_146_760M},
  124. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  125. CX700_153_920M, VX855_153_920M},
  126. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  127. CX700_156_000M, VX855_156_000M},
  128. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  129. CX700_157_500M, VX855_157_500M},
  130. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  131. CX700_162_000M, VX855_162_000M},
  132. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  133. CX700_187_000M, VX855_187_000M},
  134. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  135. CX700_193_295M, VX855_193_295M},
  136. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  137. CX700_202_500M, VX855_202_500M},
  138. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  139. CX700_204_000M, VX855_204_000M},
  140. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  141. CX700_218_500M, VX855_218_500M},
  142. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  143. CX700_234_000M, VX855_234_000M},
  144. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  145. CX700_267_250M, VX855_267_250M},
  146. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  147. CX700_297_500M, VX855_297_500M},
  148. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M,
  149. CX700_74_481M, VX855_74_481M},
  150. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  151. CX700_172_798M, VX855_172_798M},
  152. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  153. CX700_122_614M, VX855_122_614M},
  154. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M,
  155. CX700_74_270M, 0},
  156. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  157. CX700_148_500M, VX855_148_500M}
  158. };
  159. static struct fifo_depth_select display_fifo_depth_reg = {
  160. /* IGA1 FIFO Depth_Select */
  161. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  162. /* IGA2 FIFO Depth_Select */
  163. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  164. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  165. };
  166. static struct fifo_threshold_select fifo_threshold_select_reg = {
  167. /* IGA1 FIFO Threshold Select */
  168. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  169. /* IGA2 FIFO Threshold Select */
  170. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  171. };
  172. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  173. /* IGA1 FIFO High Threshold Select */
  174. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  175. /* IGA2 FIFO High Threshold Select */
  176. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  177. };
  178. static struct display_queue_expire_num display_queue_expire_num_reg = {
  179. /* IGA1 Display Queue Expire Num */
  180. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  181. /* IGA2 Display Queue Expire Num */
  182. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  183. };
  184. /* Definition Fetch Count Registers*/
  185. static struct fetch_count fetch_count_reg = {
  186. /* IGA1 Fetch Count Register */
  187. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  188. /* IGA2 Fetch Count Register */
  189. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  190. };
  191. static struct iga1_crtc_timing iga1_crtc_reg = {
  192. /* IGA1 Horizontal Total */
  193. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  194. /* IGA1 Horizontal Addressable Video */
  195. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  196. /* IGA1 Horizontal Blank Start */
  197. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  198. /* IGA1 Horizontal Blank End */
  199. {IGA1_HOR_BLANK_END_REG_NUM,
  200. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  201. /* IGA1 Horizontal Sync Start */
  202. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  203. /* IGA1 Horizontal Sync End */
  204. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  205. /* IGA1 Vertical Total */
  206. {IGA1_VER_TOTAL_REG_NUM,
  207. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  208. /* IGA1 Vertical Addressable Video */
  209. {IGA1_VER_ADDR_REG_NUM,
  210. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  211. /* IGA1 Vertical Blank Start */
  212. {IGA1_VER_BLANK_START_REG_NUM,
  213. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  214. /* IGA1 Vertical Blank End */
  215. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  216. /* IGA1 Vertical Sync Start */
  217. {IGA1_VER_SYNC_START_REG_NUM,
  218. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  219. /* IGA1 Vertical Sync End */
  220. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  221. };
  222. static struct iga2_crtc_timing iga2_crtc_reg = {
  223. /* IGA2 Horizontal Total */
  224. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  225. /* IGA2 Horizontal Addressable Video */
  226. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  227. /* IGA2 Horizontal Blank Start */
  228. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  229. /* IGA2 Horizontal Blank End */
  230. {IGA2_HOR_BLANK_END_REG_NUM,
  231. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  232. /* IGA2 Horizontal Sync Start */
  233. {IGA2_HOR_SYNC_START_REG_NUM,
  234. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  235. /* IGA2 Horizontal Sync End */
  236. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  237. /* IGA2 Vertical Total */
  238. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  239. /* IGA2 Vertical Addressable Video */
  240. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  241. /* IGA2 Vertical Blank Start */
  242. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  243. /* IGA2 Vertical Blank End */
  244. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  245. /* IGA2 Vertical Sync Start */
  246. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  247. /* IGA2 Vertical Sync End */
  248. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  249. };
  250. static struct rgbLUT palLUT_table[] = {
  251. /* {R,G,B} */
  252. /* Index 0x00~0x03 */
  253. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  254. 0x2A,
  255. 0x2A},
  256. /* Index 0x04~0x07 */
  257. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  258. 0x2A,
  259. 0x2A},
  260. /* Index 0x08~0x0B */
  261. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  262. 0x3F,
  263. 0x3F},
  264. /* Index 0x0C~0x0F */
  265. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  266. 0x3F,
  267. 0x3F},
  268. /* Index 0x10~0x13 */
  269. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  270. 0x0B,
  271. 0x0B},
  272. /* Index 0x14~0x17 */
  273. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  274. 0x18,
  275. 0x18},
  276. /* Index 0x18~0x1B */
  277. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  278. 0x28,
  279. 0x28},
  280. /* Index 0x1C~0x1F */
  281. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  282. 0x3F,
  283. 0x3F},
  284. /* Index 0x20~0x23 */
  285. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  286. 0x00,
  287. 0x3F},
  288. /* Index 0x24~0x27 */
  289. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  290. 0x00,
  291. 0x10},
  292. /* Index 0x28~0x2B */
  293. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  294. 0x2F,
  295. 0x00},
  296. /* Index 0x2C~0x2F */
  297. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  298. 0x3F,
  299. 0x00},
  300. /* Index 0x30~0x33 */
  301. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  302. 0x3F,
  303. 0x2F},
  304. /* Index 0x34~0x37 */
  305. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  306. 0x10,
  307. 0x3F},
  308. /* Index 0x38~0x3B */
  309. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  310. 0x1F,
  311. 0x3F},
  312. /* Index 0x3C~0x3F */
  313. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  314. 0x1F,
  315. 0x27},
  316. /* Index 0x40~0x43 */
  317. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  318. 0x3F,
  319. 0x1F},
  320. /* Index 0x44~0x47 */
  321. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  322. 0x3F,
  323. 0x1F},
  324. /* Index 0x48~0x4B */
  325. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  326. 0x3F,
  327. 0x37},
  328. /* Index 0x4C~0x4F */
  329. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  330. 0x27,
  331. 0x3F},
  332. /* Index 0x50~0x53 */
  333. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  334. 0x2D,
  335. 0x3F},
  336. /* Index 0x54~0x57 */
  337. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  338. 0x2D,
  339. 0x31},
  340. /* Index 0x58~0x5B */
  341. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  342. 0x3A,
  343. 0x2D},
  344. /* Index 0x5C~0x5F */
  345. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  346. 0x3F,
  347. 0x2D},
  348. /* Index 0x60~0x63 */
  349. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  350. 0x3F,
  351. 0x3A},
  352. /* Index 0x64~0x67 */
  353. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  354. 0x31,
  355. 0x3F},
  356. /* Index 0x68~0x6B */
  357. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  358. 0x00,
  359. 0x1C},
  360. /* Index 0x6C~0x6F */
  361. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  362. 0x00,
  363. 0x07},
  364. /* Index 0x70~0x73 */
  365. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  366. 0x15,
  367. 0x00},
  368. /* Index 0x74~0x77 */
  369. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  370. 0x1C,
  371. 0x00},
  372. /* Index 0x78~0x7B */
  373. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  374. 0x1C,
  375. 0x15},
  376. /* Index 0x7C~0x7F */
  377. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  378. 0x07,
  379. 0x1C},
  380. /* Index 0x80~0x83 */
  381. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  382. 0x0E,
  383. 0x1C},
  384. /* Index 0x84~0x87 */
  385. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  386. 0x0E,
  387. 0x11},
  388. /* Index 0x88~0x8B */
  389. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  390. 0x18,
  391. 0x0E},
  392. /* Index 0x8C~0x8F */
  393. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  394. 0x1C,
  395. 0x0E},
  396. /* Index 0x90~0x93 */
  397. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  398. 0x1C,
  399. 0x18},
  400. /* Index 0x94~0x97 */
  401. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  402. 0x11,
  403. 0x1C},
  404. /* Index 0x98~0x9B */
  405. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  406. 0x14,
  407. 0x1C},
  408. /* Index 0x9C~0x9F */
  409. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  410. 0x14,
  411. 0x16},
  412. /* Index 0xA0~0xA3 */
  413. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  414. 0x1A,
  415. 0x14},
  416. /* Index 0xA4~0xA7 */
  417. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  418. 0x1C,
  419. 0x14},
  420. /* Index 0xA8~0xAB */
  421. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  422. 0x1C,
  423. 0x1A},
  424. /* Index 0xAC~0xAF */
  425. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  426. 0x16,
  427. 0x1C},
  428. /* Index 0xB0~0xB3 */
  429. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  430. 0x00,
  431. 0x10},
  432. /* Index 0xB4~0xB7 */
  433. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  434. 0x00,
  435. 0x04},
  436. /* Index 0xB8~0xBB */
  437. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  438. 0x0C,
  439. 0x00},
  440. /* Index 0xBC~0xBF */
  441. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  442. 0x10,
  443. 0x00},
  444. /* Index 0xC0~0xC3 */
  445. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  446. 0x10,
  447. 0x0C},
  448. /* Index 0xC4~0xC7 */
  449. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  450. 0x04,
  451. 0x10},
  452. /* Index 0xC8~0xCB */
  453. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  454. 0x08,
  455. 0x10},
  456. /* Index 0xCC~0xCF */
  457. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  458. 0x08,
  459. 0x0A},
  460. /* Index 0xD0~0xD3 */
  461. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  462. 0x0E,
  463. 0x08},
  464. /* Index 0xD4~0xD7 */
  465. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  466. 0x10,
  467. 0x08},
  468. /* Index 0xD8~0xDB */
  469. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  470. 0x10,
  471. 0x0E},
  472. /* Index 0xDC~0xDF */
  473. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  474. 0x0A,
  475. 0x10},
  476. /* Index 0xE0~0xE3 */
  477. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  478. 0x0B,
  479. 0x10},
  480. /* Index 0xE4~0xE7 */
  481. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  482. 0x0B,
  483. 0x0C},
  484. /* Index 0xE8~0xEB */
  485. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  486. 0x0F,
  487. 0x0B},
  488. /* Index 0xEC~0xEF */
  489. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  490. 0x10,
  491. 0x0B},
  492. /* Index 0xF0~0xF3 */
  493. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  494. 0x10,
  495. 0x0F},
  496. /* Index 0xF4~0xF7 */
  497. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  498. 0x0C,
  499. 0x10},
  500. /* Index 0xF8~0xFB */
  501. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  502. 0x00,
  503. 0x00},
  504. /* Index 0xFC~0xFF */
  505. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  506. 0x00,
  507. 0x00}
  508. };
  509. static void set_crt_output_path(int set_iga);
  510. static void dvi_patch_skew_dvp0(void);
  511. static void dvi_patch_skew_dvp1(void);
  512. static void dvi_patch_skew_dvp_low(void);
  513. static void set_dvi_output_path(int set_iga, int output_interface);
  514. static void set_lcd_output_path(int set_iga, int output_interface);
  515. static void load_fix_bit_crtc_reg(void);
  516. static void init_gfx_chip_info(int chip_type);
  517. static void init_tmds_chip_info(void);
  518. static void init_lvds_chip_info(void);
  519. static void device_screen_off(void);
  520. static void device_screen_on(void);
  521. static void set_display_channel(void);
  522. static void device_off(void);
  523. static void device_on(void);
  524. static void enable_second_display_channel(void);
  525. static void disable_second_display_channel(void);
  526. void viafb_lock_crt(void)
  527. {
  528. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  529. }
  530. void viafb_unlock_crt(void)
  531. {
  532. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  533. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  534. }
  535. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  536. {
  537. outb(index, LUT_INDEX_WRITE);
  538. outb(r, LUT_DATA);
  539. outb(g, LUT_DATA);
  540. outb(b, LUT_DATA);
  541. }
  542. /*Set IGA path for each device*/
  543. void viafb_set_iga_path(void)
  544. {
  545. if (viafb_SAMM_ON == 1) {
  546. if (viafb_CRT_ON) {
  547. if (viafb_primary_dev == CRT_Device)
  548. viaparinfo->crt_setting_info->iga_path = IGA1;
  549. else
  550. viaparinfo->crt_setting_info->iga_path = IGA2;
  551. }
  552. if (viafb_DVI_ON) {
  553. if (viafb_primary_dev == DVI_Device)
  554. viaparinfo->tmds_setting_info->iga_path = IGA1;
  555. else
  556. viaparinfo->tmds_setting_info->iga_path = IGA2;
  557. }
  558. if (viafb_LCD_ON) {
  559. if (viafb_primary_dev == LCD_Device) {
  560. if (viafb_dual_fb &&
  561. (viaparinfo->chip_info->gfx_chip_name ==
  562. UNICHROME_CLE266)) {
  563. viaparinfo->
  564. lvds_setting_info->iga_path = IGA2;
  565. viaparinfo->
  566. crt_setting_info->iga_path = IGA1;
  567. viaparinfo->
  568. tmds_setting_info->iga_path = IGA1;
  569. } else
  570. viaparinfo->
  571. lvds_setting_info->iga_path = IGA1;
  572. } else {
  573. viaparinfo->lvds_setting_info->iga_path = IGA2;
  574. }
  575. }
  576. if (viafb_LCD2_ON) {
  577. if (LCD2_Device == viafb_primary_dev)
  578. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  579. else
  580. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  581. }
  582. } else {
  583. viafb_SAMM_ON = 0;
  584. if (viafb_CRT_ON && viafb_LCD_ON) {
  585. viaparinfo->crt_setting_info->iga_path = IGA1;
  586. viaparinfo->lvds_setting_info->iga_path = IGA2;
  587. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  588. viaparinfo->crt_setting_info->iga_path = IGA1;
  589. viaparinfo->tmds_setting_info->iga_path = IGA2;
  590. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  591. viaparinfo->tmds_setting_info->iga_path = IGA1;
  592. viaparinfo->lvds_setting_info->iga_path = IGA2;
  593. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  594. viaparinfo->lvds_setting_info->iga_path = IGA2;
  595. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  596. } else if (viafb_CRT_ON) {
  597. viaparinfo->crt_setting_info->iga_path = IGA1;
  598. } else if (viafb_LCD_ON) {
  599. viaparinfo->lvds_setting_info->iga_path = IGA2;
  600. } else if (viafb_DVI_ON) {
  601. viaparinfo->tmds_setting_info->iga_path = IGA1;
  602. }
  603. }
  604. }
  605. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  606. {
  607. outb(0xFF, 0x3C6); /* bit mask of palette */
  608. outb(index, 0x3C8);
  609. outb(red, 0x3C9);
  610. outb(green, 0x3C9);
  611. outb(blue, 0x3C9);
  612. }
  613. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  614. {
  615. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  616. set_color_register(index, red, green, blue);
  617. }
  618. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  619. {
  620. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  621. set_color_register(index, red, green, blue);
  622. }
  623. void viafb_set_output_path(int device, int set_iga, int output_interface)
  624. {
  625. switch (device) {
  626. case DEVICE_CRT:
  627. set_crt_output_path(set_iga);
  628. break;
  629. case DEVICE_DVI:
  630. set_dvi_output_path(set_iga, output_interface);
  631. break;
  632. case DEVICE_LCD:
  633. set_lcd_output_path(set_iga, output_interface);
  634. break;
  635. }
  636. }
  637. static void set_crt_output_path(int set_iga)
  638. {
  639. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  640. switch (set_iga) {
  641. case IGA1:
  642. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  643. break;
  644. case IGA2:
  645. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  646. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  647. break;
  648. }
  649. }
  650. static void dvi_patch_skew_dvp0(void)
  651. {
  652. /* Reset data driving first: */
  653. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  654. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  655. switch (viaparinfo->chip_info->gfx_chip_name) {
  656. case UNICHROME_P4M890:
  657. {
  658. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  659. (viaparinfo->tmds_setting_info->v_active ==
  660. 1200))
  661. viafb_write_reg_mask(CR96, VIACR, 0x03,
  662. BIT0 + BIT1 + BIT2);
  663. else
  664. viafb_write_reg_mask(CR96, VIACR, 0x07,
  665. BIT0 + BIT1 + BIT2);
  666. break;
  667. }
  668. case UNICHROME_P4M900:
  669. {
  670. viafb_write_reg_mask(CR96, VIACR, 0x07,
  671. BIT0 + BIT1 + BIT2 + BIT3);
  672. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  673. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  674. break;
  675. }
  676. default:
  677. {
  678. break;
  679. }
  680. }
  681. }
  682. static void dvi_patch_skew_dvp1(void)
  683. {
  684. switch (viaparinfo->chip_info->gfx_chip_name) {
  685. case UNICHROME_CX700:
  686. {
  687. break;
  688. }
  689. default:
  690. {
  691. break;
  692. }
  693. }
  694. }
  695. static void dvi_patch_skew_dvp_low(void)
  696. {
  697. switch (viaparinfo->chip_info->gfx_chip_name) {
  698. case UNICHROME_K8M890:
  699. {
  700. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  701. break;
  702. }
  703. case UNICHROME_P4M900:
  704. {
  705. viafb_write_reg_mask(CR99, VIACR, 0x08,
  706. BIT0 + BIT1 + BIT2 + BIT3);
  707. break;
  708. }
  709. case UNICHROME_P4M890:
  710. {
  711. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  712. BIT0 + BIT1 + BIT2 + BIT3);
  713. break;
  714. }
  715. default:
  716. {
  717. break;
  718. }
  719. }
  720. }
  721. static void set_dvi_output_path(int set_iga, int output_interface)
  722. {
  723. switch (output_interface) {
  724. case INTERFACE_DVP0:
  725. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  726. if (set_iga == IGA1) {
  727. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  728. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  729. BIT5 + BIT7);
  730. } else {
  731. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  732. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  733. BIT5 + BIT7);
  734. }
  735. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  736. dvi_patch_skew_dvp0();
  737. break;
  738. case INTERFACE_DVP1:
  739. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  740. if (set_iga == IGA1)
  741. viafb_write_reg_mask(CR93, VIACR, 0x21,
  742. BIT0 + BIT5 + BIT7);
  743. else
  744. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  745. BIT0 + BIT5 + BIT7);
  746. } else {
  747. if (set_iga == IGA1)
  748. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  749. else
  750. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  751. }
  752. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  753. dvi_patch_skew_dvp1();
  754. break;
  755. case INTERFACE_DFP_HIGH:
  756. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  757. if (set_iga == IGA1) {
  758. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  759. viafb_write_reg_mask(CR97, VIACR, 0x03,
  760. BIT0 + BIT1 + BIT4);
  761. } else {
  762. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  763. viafb_write_reg_mask(CR97, VIACR, 0x13,
  764. BIT0 + BIT1 + BIT4);
  765. }
  766. }
  767. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  768. break;
  769. case INTERFACE_DFP_LOW:
  770. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  771. break;
  772. if (set_iga == IGA1) {
  773. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  774. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  775. } else {
  776. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  777. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  778. }
  779. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  780. dvi_patch_skew_dvp_low();
  781. break;
  782. case INTERFACE_TMDS:
  783. if (set_iga == IGA1)
  784. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  785. else
  786. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  787. break;
  788. }
  789. if (set_iga == IGA2) {
  790. enable_second_display_channel();
  791. /* Disable LCD Scaling */
  792. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  793. }
  794. }
  795. static void set_lcd_output_path(int set_iga, int output_interface)
  796. {
  797. DEBUG_MSG(KERN_INFO
  798. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  799. set_iga, output_interface);
  800. switch (set_iga) {
  801. case IGA1:
  802. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  803. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  804. disable_second_display_channel();
  805. break;
  806. case IGA2:
  807. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  808. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  809. enable_second_display_channel();
  810. break;
  811. }
  812. switch (output_interface) {
  813. case INTERFACE_DVP0:
  814. if (set_iga == IGA1) {
  815. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  816. } else {
  817. viafb_write_reg(CR91, VIACR, 0x00);
  818. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  819. }
  820. break;
  821. case INTERFACE_DVP1:
  822. if (set_iga == IGA1)
  823. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  824. else {
  825. viafb_write_reg(CR91, VIACR, 0x00);
  826. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  827. }
  828. break;
  829. case INTERFACE_DFP_HIGH:
  830. if (set_iga == IGA1)
  831. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  832. else {
  833. viafb_write_reg(CR91, VIACR, 0x00);
  834. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  835. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  836. }
  837. break;
  838. case INTERFACE_DFP_LOW:
  839. if (set_iga == IGA1)
  840. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  841. else {
  842. viafb_write_reg(CR91, VIACR, 0x00);
  843. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  844. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  845. }
  846. break;
  847. case INTERFACE_DFP:
  848. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  849. || (UNICHROME_P4M890 ==
  850. viaparinfo->chip_info->gfx_chip_name))
  851. viafb_write_reg_mask(CR97, VIACR, 0x84,
  852. BIT7 + BIT2 + BIT1 + BIT0);
  853. if (set_iga == IGA1) {
  854. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  855. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  856. } else {
  857. viafb_write_reg(CR91, VIACR, 0x00);
  858. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  859. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  860. }
  861. break;
  862. case INTERFACE_LVDS0:
  863. case INTERFACE_LVDS0LVDS1:
  864. if (set_iga == IGA1)
  865. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  866. else
  867. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  868. break;
  869. case INTERFACE_LVDS1:
  870. if (set_iga == IGA1)
  871. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  872. else
  873. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  874. break;
  875. }
  876. }
  877. static void load_fix_bit_crtc_reg(void)
  878. {
  879. /* always set to 1 */
  880. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  881. /* line compare should set all bits = 1 (extend modes) */
  882. viafb_write_reg(CR18, VIACR, 0xff);
  883. /* line compare should set all bits = 1 (extend modes) */
  884. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  885. /* line compare should set all bits = 1 (extend modes) */
  886. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  887. /* line compare should set all bits = 1 (extend modes) */
  888. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  889. /* line compare should set all bits = 1 (extend modes) */
  890. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  891. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  892. /* extend mode always set to e3h */
  893. viafb_write_reg(CR17, VIACR, 0xe3);
  894. /* extend mode always set to 0h */
  895. viafb_write_reg(CR08, VIACR, 0x00);
  896. /* extend mode always set to 0h */
  897. viafb_write_reg(CR14, VIACR, 0x00);
  898. /* If K8M800, enable Prefetch Mode. */
  899. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  900. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  901. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  902. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  903. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  904. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  905. }
  906. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  907. struct io_register *reg,
  908. int io_type)
  909. {
  910. int reg_mask;
  911. int bit_num = 0;
  912. int data;
  913. int i, j;
  914. int shift_next_reg;
  915. int start_index, end_index, cr_index;
  916. u16 get_bit;
  917. for (i = 0; i < viafb_load_reg_num; i++) {
  918. reg_mask = 0;
  919. data = 0;
  920. start_index = reg[i].start_bit;
  921. end_index = reg[i].end_bit;
  922. cr_index = reg[i].io_addr;
  923. shift_next_reg = bit_num;
  924. for (j = start_index; j <= end_index; j++) {
  925. /*if (bit_num==8) timing_value = timing_value >>8; */
  926. reg_mask = reg_mask | (BIT0 << j);
  927. get_bit = (timing_value & (BIT0 << bit_num));
  928. data =
  929. data | ((get_bit >> shift_next_reg) << start_index);
  930. bit_num++;
  931. }
  932. if (io_type == VIACR)
  933. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  934. else
  935. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  936. }
  937. }
  938. /* Write Registers */
  939. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  940. {
  941. int i;
  942. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  943. for (i = 0; i < ItemNum; i++)
  944. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  945. RegTable[i].value, RegTable[i].mask);
  946. }
  947. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  948. {
  949. int reg_value;
  950. int viafb_load_reg_num;
  951. struct io_register *reg = NULL;
  952. switch (set_iga) {
  953. case IGA1:
  954. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  955. viafb_load_reg_num = fetch_count_reg.
  956. iga1_fetch_count_reg.reg_num;
  957. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  958. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  959. break;
  960. case IGA2:
  961. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  962. viafb_load_reg_num = fetch_count_reg.
  963. iga2_fetch_count_reg.reg_num;
  964. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  965. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  966. break;
  967. }
  968. }
  969. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  970. {
  971. int reg_value;
  972. int viafb_load_reg_num;
  973. struct io_register *reg = NULL;
  974. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  975. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  976. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  977. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  978. if (set_iga == IGA1) {
  979. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  980. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  981. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  982. iga1_fifo_high_threshold =
  983. K800_IGA1_FIFO_HIGH_THRESHOLD;
  984. /* If resolution > 1280x1024, expire length = 64, else
  985. expire length = 128 */
  986. if ((hor_active > 1280) && (ver_active > 1024))
  987. iga1_display_queue_expire_num = 16;
  988. else
  989. iga1_display_queue_expire_num =
  990. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  991. }
  992. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  993. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  994. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  995. iga1_fifo_high_threshold =
  996. P880_IGA1_FIFO_HIGH_THRESHOLD;
  997. iga1_display_queue_expire_num =
  998. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  999. /* If resolution > 1280x1024, expire length = 64, else
  1000. expire length = 128 */
  1001. if ((hor_active > 1280) && (ver_active > 1024))
  1002. iga1_display_queue_expire_num = 16;
  1003. else
  1004. iga1_display_queue_expire_num =
  1005. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1006. }
  1007. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1008. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1009. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1010. iga1_fifo_high_threshold =
  1011. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1012. /* If resolution > 1280x1024, expire length = 64,
  1013. else expire length = 128 */
  1014. if ((hor_active > 1280) && (ver_active > 1024))
  1015. iga1_display_queue_expire_num = 16;
  1016. else
  1017. iga1_display_queue_expire_num =
  1018. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1019. }
  1020. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1021. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1022. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1023. iga1_fifo_high_threshold =
  1024. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1025. iga1_display_queue_expire_num =
  1026. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1027. }
  1028. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1029. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1030. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1031. iga1_fifo_high_threshold =
  1032. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1033. iga1_display_queue_expire_num =
  1034. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1035. }
  1036. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1037. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1038. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1039. iga1_fifo_high_threshold =
  1040. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1041. iga1_display_queue_expire_num =
  1042. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1043. }
  1044. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1045. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1046. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1047. iga1_fifo_high_threshold =
  1048. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1049. iga1_display_queue_expire_num =
  1050. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1051. }
  1052. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1053. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1054. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1055. iga1_fifo_high_threshold =
  1056. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1057. iga1_display_queue_expire_num =
  1058. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1059. }
  1060. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1061. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1062. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1063. iga1_fifo_high_threshold =
  1064. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1065. iga1_display_queue_expire_num =
  1066. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1067. }
  1068. /* Set Display FIFO Depath Select */
  1069. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1070. viafb_load_reg_num =
  1071. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1072. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1073. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1074. /* Set Display FIFO Threshold Select */
  1075. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1076. viafb_load_reg_num =
  1077. fifo_threshold_select_reg.
  1078. iga1_fifo_threshold_select_reg.reg_num;
  1079. reg =
  1080. fifo_threshold_select_reg.
  1081. iga1_fifo_threshold_select_reg.reg;
  1082. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1083. /* Set FIFO High Threshold Select */
  1084. reg_value =
  1085. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1086. viafb_load_reg_num =
  1087. fifo_high_threshold_select_reg.
  1088. iga1_fifo_high_threshold_select_reg.reg_num;
  1089. reg =
  1090. fifo_high_threshold_select_reg.
  1091. iga1_fifo_high_threshold_select_reg.reg;
  1092. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1093. /* Set Display Queue Expire Num */
  1094. reg_value =
  1095. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1096. (iga1_display_queue_expire_num);
  1097. viafb_load_reg_num =
  1098. display_queue_expire_num_reg.
  1099. iga1_display_queue_expire_num_reg.reg_num;
  1100. reg =
  1101. display_queue_expire_num_reg.
  1102. iga1_display_queue_expire_num_reg.reg;
  1103. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1104. } else {
  1105. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1106. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1107. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1108. iga2_fifo_high_threshold =
  1109. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1110. /* If resolution > 1280x1024, expire length = 64,
  1111. else expire length = 128 */
  1112. if ((hor_active > 1280) && (ver_active > 1024))
  1113. iga2_display_queue_expire_num = 16;
  1114. else
  1115. iga2_display_queue_expire_num =
  1116. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1117. }
  1118. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1119. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1120. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1121. iga2_fifo_high_threshold =
  1122. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1123. /* If resolution > 1280x1024, expire length = 64,
  1124. else expire length = 128 */
  1125. if ((hor_active > 1280) && (ver_active > 1024))
  1126. iga2_display_queue_expire_num = 16;
  1127. else
  1128. iga2_display_queue_expire_num =
  1129. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1130. }
  1131. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1132. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1133. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1134. iga2_fifo_high_threshold =
  1135. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1136. /* If resolution > 1280x1024, expire length = 64,
  1137. else expire length = 128 */
  1138. if ((hor_active > 1280) && (ver_active > 1024))
  1139. iga2_display_queue_expire_num = 16;
  1140. else
  1141. iga2_display_queue_expire_num =
  1142. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1143. }
  1144. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1145. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1146. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1147. iga2_fifo_high_threshold =
  1148. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1149. iga2_display_queue_expire_num =
  1150. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1151. }
  1152. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1153. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1154. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1155. iga2_fifo_high_threshold =
  1156. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1157. iga2_display_queue_expire_num =
  1158. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1159. }
  1160. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1161. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1162. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1163. iga2_fifo_high_threshold =
  1164. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1165. iga2_display_queue_expire_num =
  1166. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1167. }
  1168. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1169. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1170. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1171. iga2_fifo_high_threshold =
  1172. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1173. iga2_display_queue_expire_num =
  1174. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1175. }
  1176. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1177. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1178. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1179. iga2_fifo_high_threshold =
  1180. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1181. iga2_display_queue_expire_num =
  1182. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1183. }
  1184. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1185. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1186. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1187. iga2_fifo_high_threshold =
  1188. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1189. iga2_display_queue_expire_num =
  1190. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1191. }
  1192. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1193. /* Set Display FIFO Depath Select */
  1194. reg_value =
  1195. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1196. - 1;
  1197. /* Patch LCD in IGA2 case */
  1198. viafb_load_reg_num =
  1199. display_fifo_depth_reg.
  1200. iga2_fifo_depth_select_reg.reg_num;
  1201. reg =
  1202. display_fifo_depth_reg.
  1203. iga2_fifo_depth_select_reg.reg;
  1204. viafb_load_reg(reg_value,
  1205. viafb_load_reg_num, reg, VIACR);
  1206. } else {
  1207. /* Set Display FIFO Depath Select */
  1208. reg_value =
  1209. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1210. viafb_load_reg_num =
  1211. display_fifo_depth_reg.
  1212. iga2_fifo_depth_select_reg.reg_num;
  1213. reg =
  1214. display_fifo_depth_reg.
  1215. iga2_fifo_depth_select_reg.reg;
  1216. viafb_load_reg(reg_value,
  1217. viafb_load_reg_num, reg, VIACR);
  1218. }
  1219. /* Set Display FIFO Threshold Select */
  1220. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1221. viafb_load_reg_num =
  1222. fifo_threshold_select_reg.
  1223. iga2_fifo_threshold_select_reg.reg_num;
  1224. reg =
  1225. fifo_threshold_select_reg.
  1226. iga2_fifo_threshold_select_reg.reg;
  1227. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1228. /* Set FIFO High Threshold Select */
  1229. reg_value =
  1230. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1231. viafb_load_reg_num =
  1232. fifo_high_threshold_select_reg.
  1233. iga2_fifo_high_threshold_select_reg.reg_num;
  1234. reg =
  1235. fifo_high_threshold_select_reg.
  1236. iga2_fifo_high_threshold_select_reg.reg;
  1237. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1238. /* Set Display Queue Expire Num */
  1239. reg_value =
  1240. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1241. (iga2_display_queue_expire_num);
  1242. viafb_load_reg_num =
  1243. display_queue_expire_num_reg.
  1244. iga2_display_queue_expire_num_reg.reg_num;
  1245. reg =
  1246. display_queue_expire_num_reg.
  1247. iga2_display_queue_expire_num_reg.reg;
  1248. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1249. }
  1250. }
  1251. u32 viafb_get_clk_value(int clk)
  1252. {
  1253. int i;
  1254. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1255. if (clk == pll_value[i].clk) {
  1256. switch (viaparinfo->chip_info->gfx_chip_name) {
  1257. case UNICHROME_CLE266:
  1258. case UNICHROME_K400:
  1259. return pll_value[i].cle266_pll;
  1260. case UNICHROME_K800:
  1261. case UNICHROME_PM800:
  1262. case UNICHROME_CN700:
  1263. return pll_value[i].k800_pll;
  1264. case UNICHROME_CX700:
  1265. case UNICHROME_K8M890:
  1266. case UNICHROME_P4M890:
  1267. case UNICHROME_P4M900:
  1268. case UNICHROME_VX800:
  1269. return pll_value[i].cx700_pll;
  1270. case UNICHROME_VX855:
  1271. return pll_value[i].vx855_pll;
  1272. }
  1273. }
  1274. }
  1275. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1276. return 0;
  1277. }
  1278. /* Set VCLK*/
  1279. void viafb_set_vclock(u32 CLK, int set_iga)
  1280. {
  1281. /* H.W. Reset : ON */
  1282. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1283. if (set_iga == IGA1) {
  1284. /* Change D,N FOR VCLK */
  1285. switch (viaparinfo->chip_info->gfx_chip_name) {
  1286. case UNICHROME_CLE266:
  1287. case UNICHROME_K400:
  1288. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1289. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1290. break;
  1291. case UNICHROME_K800:
  1292. case UNICHROME_PM800:
  1293. case UNICHROME_CN700:
  1294. case UNICHROME_CX700:
  1295. case UNICHROME_K8M890:
  1296. case UNICHROME_P4M890:
  1297. case UNICHROME_P4M900:
  1298. case UNICHROME_VX800:
  1299. case UNICHROME_VX855:
  1300. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1301. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1302. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1303. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1304. (CLK & 0xFFFF) / 0x100);
  1305. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1306. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1307. break;
  1308. }
  1309. }
  1310. if (set_iga == IGA2) {
  1311. /* Change D,N FOR LCK */
  1312. switch (viaparinfo->chip_info->gfx_chip_name) {
  1313. case UNICHROME_CLE266:
  1314. case UNICHROME_K400:
  1315. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1316. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1317. break;
  1318. case UNICHROME_K800:
  1319. case UNICHROME_PM800:
  1320. case UNICHROME_CN700:
  1321. case UNICHROME_CX700:
  1322. case UNICHROME_K8M890:
  1323. case UNICHROME_P4M890:
  1324. case UNICHROME_P4M900:
  1325. case UNICHROME_VX800:
  1326. case UNICHROME_VX855:
  1327. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1328. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1329. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1330. break;
  1331. }
  1332. }
  1333. /* H.W. Reset : OFF */
  1334. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1335. /* Reset PLL */
  1336. if (set_iga == IGA1) {
  1337. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1338. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1339. }
  1340. if (set_iga == IGA2) {
  1341. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1342. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1343. }
  1344. /* Fire! */
  1345. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1346. }
  1347. void viafb_load_crtc_timing(struct display_timing device_timing,
  1348. int set_iga)
  1349. {
  1350. int i;
  1351. int viafb_load_reg_num = 0;
  1352. int reg_value = 0;
  1353. struct io_register *reg = NULL;
  1354. viafb_unlock_crt();
  1355. for (i = 0; i < 12; i++) {
  1356. if (set_iga == IGA1) {
  1357. switch (i) {
  1358. case H_TOTAL_INDEX:
  1359. reg_value =
  1360. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1361. hor_total);
  1362. viafb_load_reg_num =
  1363. iga1_crtc_reg.hor_total.reg_num;
  1364. reg = iga1_crtc_reg.hor_total.reg;
  1365. break;
  1366. case H_ADDR_INDEX:
  1367. reg_value =
  1368. IGA1_HOR_ADDR_FORMULA(device_timing.
  1369. hor_addr);
  1370. viafb_load_reg_num =
  1371. iga1_crtc_reg.hor_addr.reg_num;
  1372. reg = iga1_crtc_reg.hor_addr.reg;
  1373. break;
  1374. case H_BLANK_START_INDEX:
  1375. reg_value =
  1376. IGA1_HOR_BLANK_START_FORMULA
  1377. (device_timing.hor_blank_start);
  1378. viafb_load_reg_num =
  1379. iga1_crtc_reg.hor_blank_start.reg_num;
  1380. reg = iga1_crtc_reg.hor_blank_start.reg;
  1381. break;
  1382. case H_BLANK_END_INDEX:
  1383. reg_value =
  1384. IGA1_HOR_BLANK_END_FORMULA
  1385. (device_timing.hor_blank_start,
  1386. device_timing.hor_blank_end);
  1387. viafb_load_reg_num =
  1388. iga1_crtc_reg.hor_blank_end.reg_num;
  1389. reg = iga1_crtc_reg.hor_blank_end.reg;
  1390. break;
  1391. case H_SYNC_START_INDEX:
  1392. reg_value =
  1393. IGA1_HOR_SYNC_START_FORMULA
  1394. (device_timing.hor_sync_start);
  1395. viafb_load_reg_num =
  1396. iga1_crtc_reg.hor_sync_start.reg_num;
  1397. reg = iga1_crtc_reg.hor_sync_start.reg;
  1398. break;
  1399. case H_SYNC_END_INDEX:
  1400. reg_value =
  1401. IGA1_HOR_SYNC_END_FORMULA
  1402. (device_timing.hor_sync_start,
  1403. device_timing.hor_sync_end);
  1404. viafb_load_reg_num =
  1405. iga1_crtc_reg.hor_sync_end.reg_num;
  1406. reg = iga1_crtc_reg.hor_sync_end.reg;
  1407. break;
  1408. case V_TOTAL_INDEX:
  1409. reg_value =
  1410. IGA1_VER_TOTAL_FORMULA(device_timing.
  1411. ver_total);
  1412. viafb_load_reg_num =
  1413. iga1_crtc_reg.ver_total.reg_num;
  1414. reg = iga1_crtc_reg.ver_total.reg;
  1415. break;
  1416. case V_ADDR_INDEX:
  1417. reg_value =
  1418. IGA1_VER_ADDR_FORMULA(device_timing.
  1419. ver_addr);
  1420. viafb_load_reg_num =
  1421. iga1_crtc_reg.ver_addr.reg_num;
  1422. reg = iga1_crtc_reg.ver_addr.reg;
  1423. break;
  1424. case V_BLANK_START_INDEX:
  1425. reg_value =
  1426. IGA1_VER_BLANK_START_FORMULA
  1427. (device_timing.ver_blank_start);
  1428. viafb_load_reg_num =
  1429. iga1_crtc_reg.ver_blank_start.reg_num;
  1430. reg = iga1_crtc_reg.ver_blank_start.reg;
  1431. break;
  1432. case V_BLANK_END_INDEX:
  1433. reg_value =
  1434. IGA1_VER_BLANK_END_FORMULA
  1435. (device_timing.ver_blank_start,
  1436. device_timing.ver_blank_end);
  1437. viafb_load_reg_num =
  1438. iga1_crtc_reg.ver_blank_end.reg_num;
  1439. reg = iga1_crtc_reg.ver_blank_end.reg;
  1440. break;
  1441. case V_SYNC_START_INDEX:
  1442. reg_value =
  1443. IGA1_VER_SYNC_START_FORMULA
  1444. (device_timing.ver_sync_start);
  1445. viafb_load_reg_num =
  1446. iga1_crtc_reg.ver_sync_start.reg_num;
  1447. reg = iga1_crtc_reg.ver_sync_start.reg;
  1448. break;
  1449. case V_SYNC_END_INDEX:
  1450. reg_value =
  1451. IGA1_VER_SYNC_END_FORMULA
  1452. (device_timing.ver_sync_start,
  1453. device_timing.ver_sync_end);
  1454. viafb_load_reg_num =
  1455. iga1_crtc_reg.ver_sync_end.reg_num;
  1456. reg = iga1_crtc_reg.ver_sync_end.reg;
  1457. break;
  1458. }
  1459. }
  1460. if (set_iga == IGA2) {
  1461. switch (i) {
  1462. case H_TOTAL_INDEX:
  1463. reg_value =
  1464. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1465. hor_total);
  1466. viafb_load_reg_num =
  1467. iga2_crtc_reg.hor_total.reg_num;
  1468. reg = iga2_crtc_reg.hor_total.reg;
  1469. break;
  1470. case H_ADDR_INDEX:
  1471. reg_value =
  1472. IGA2_HOR_ADDR_FORMULA(device_timing.
  1473. hor_addr);
  1474. viafb_load_reg_num =
  1475. iga2_crtc_reg.hor_addr.reg_num;
  1476. reg = iga2_crtc_reg.hor_addr.reg;
  1477. break;
  1478. case H_BLANK_START_INDEX:
  1479. reg_value =
  1480. IGA2_HOR_BLANK_START_FORMULA
  1481. (device_timing.hor_blank_start);
  1482. viafb_load_reg_num =
  1483. iga2_crtc_reg.hor_blank_start.reg_num;
  1484. reg = iga2_crtc_reg.hor_blank_start.reg;
  1485. break;
  1486. case H_BLANK_END_INDEX:
  1487. reg_value =
  1488. IGA2_HOR_BLANK_END_FORMULA
  1489. (device_timing.hor_blank_start,
  1490. device_timing.hor_blank_end);
  1491. viafb_load_reg_num =
  1492. iga2_crtc_reg.hor_blank_end.reg_num;
  1493. reg = iga2_crtc_reg.hor_blank_end.reg;
  1494. break;
  1495. case H_SYNC_START_INDEX:
  1496. reg_value =
  1497. IGA2_HOR_SYNC_START_FORMULA
  1498. (device_timing.hor_sync_start);
  1499. if (UNICHROME_CN700 <=
  1500. viaparinfo->chip_info->gfx_chip_name)
  1501. viafb_load_reg_num =
  1502. iga2_crtc_reg.hor_sync_start.
  1503. reg_num;
  1504. else
  1505. viafb_load_reg_num = 3;
  1506. reg = iga2_crtc_reg.hor_sync_start.reg;
  1507. break;
  1508. case H_SYNC_END_INDEX:
  1509. reg_value =
  1510. IGA2_HOR_SYNC_END_FORMULA
  1511. (device_timing.hor_sync_start,
  1512. device_timing.hor_sync_end);
  1513. viafb_load_reg_num =
  1514. iga2_crtc_reg.hor_sync_end.reg_num;
  1515. reg = iga2_crtc_reg.hor_sync_end.reg;
  1516. break;
  1517. case V_TOTAL_INDEX:
  1518. reg_value =
  1519. IGA2_VER_TOTAL_FORMULA(device_timing.
  1520. ver_total);
  1521. viafb_load_reg_num =
  1522. iga2_crtc_reg.ver_total.reg_num;
  1523. reg = iga2_crtc_reg.ver_total.reg;
  1524. break;
  1525. case V_ADDR_INDEX:
  1526. reg_value =
  1527. IGA2_VER_ADDR_FORMULA(device_timing.
  1528. ver_addr);
  1529. viafb_load_reg_num =
  1530. iga2_crtc_reg.ver_addr.reg_num;
  1531. reg = iga2_crtc_reg.ver_addr.reg;
  1532. break;
  1533. case V_BLANK_START_INDEX:
  1534. reg_value =
  1535. IGA2_VER_BLANK_START_FORMULA
  1536. (device_timing.ver_blank_start);
  1537. viafb_load_reg_num =
  1538. iga2_crtc_reg.ver_blank_start.reg_num;
  1539. reg = iga2_crtc_reg.ver_blank_start.reg;
  1540. break;
  1541. case V_BLANK_END_INDEX:
  1542. reg_value =
  1543. IGA2_VER_BLANK_END_FORMULA
  1544. (device_timing.ver_blank_start,
  1545. device_timing.ver_blank_end);
  1546. viafb_load_reg_num =
  1547. iga2_crtc_reg.ver_blank_end.reg_num;
  1548. reg = iga2_crtc_reg.ver_blank_end.reg;
  1549. break;
  1550. case V_SYNC_START_INDEX:
  1551. reg_value =
  1552. IGA2_VER_SYNC_START_FORMULA
  1553. (device_timing.ver_sync_start);
  1554. viafb_load_reg_num =
  1555. iga2_crtc_reg.ver_sync_start.reg_num;
  1556. reg = iga2_crtc_reg.ver_sync_start.reg;
  1557. break;
  1558. case V_SYNC_END_INDEX:
  1559. reg_value =
  1560. IGA2_VER_SYNC_END_FORMULA
  1561. (device_timing.ver_sync_start,
  1562. device_timing.ver_sync_end);
  1563. viafb_load_reg_num =
  1564. iga2_crtc_reg.ver_sync_end.reg_num;
  1565. reg = iga2_crtc_reg.ver_sync_end.reg;
  1566. break;
  1567. }
  1568. }
  1569. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1570. }
  1571. viafb_lock_crt();
  1572. }
  1573. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1574. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1575. {
  1576. struct display_timing crt_reg;
  1577. int i;
  1578. int index = 0;
  1579. int h_addr, v_addr;
  1580. u32 pll_D_N;
  1581. u8 polarity = 0;
  1582. for (i = 0; i < video_mode->mode_array; i++) {
  1583. index = i;
  1584. if (crt_table[i].refresh_rate == viaparinfo->
  1585. crt_setting_info->refresh_rate)
  1586. break;
  1587. }
  1588. crt_reg = crt_table[index].crtc;
  1589. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1590. /* So we would delete border. */
  1591. if ((viafb_LCD_ON | viafb_DVI_ON)
  1592. && video_mode->crtc[0].crtc.hor_addr == 640
  1593. && video_mode->crtc[0].crtc.ver_addr == 480
  1594. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1595. /* The border is 8 pixels. */
  1596. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1597. /* Blanking time should add left and right borders. */
  1598. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1599. }
  1600. h_addr = crt_reg.hor_addr;
  1601. v_addr = crt_reg.ver_addr;
  1602. /* update polarity for CRT timing */
  1603. if (crt_table[index].h_sync_polarity == NEGATIVE)
  1604. polarity |= BIT6;
  1605. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1606. polarity |= BIT7;
  1607. via_write_misc_reg_mask(polarity, BIT6 | BIT7);
  1608. if (set_iga == IGA1) {
  1609. viafb_unlock_crt();
  1610. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1611. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1612. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1613. }
  1614. switch (set_iga) {
  1615. case IGA1:
  1616. viafb_load_crtc_timing(crt_reg, IGA1);
  1617. break;
  1618. case IGA2:
  1619. viafb_load_crtc_timing(crt_reg, IGA2);
  1620. break;
  1621. }
  1622. load_fix_bit_crtc_reg();
  1623. viafb_lock_crt();
  1624. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1625. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1626. /* load FIFO */
  1627. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1628. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1629. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1630. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1631. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1632. viafb_set_vclock(pll_D_N, set_iga);
  1633. }
  1634. void viafb_init_chip_info(int chip_type)
  1635. {
  1636. init_gfx_chip_info(chip_type);
  1637. init_tmds_chip_info();
  1638. init_lvds_chip_info();
  1639. viaparinfo->crt_setting_info->iga_path = IGA1;
  1640. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1641. /*Set IGA path for each device */
  1642. viafb_set_iga_path();
  1643. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1644. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1645. viaparinfo->lvds_setting_info2->display_method =
  1646. viaparinfo->lvds_setting_info->display_method;
  1647. viaparinfo->lvds_setting_info2->lcd_mode =
  1648. viaparinfo->lvds_setting_info->lcd_mode;
  1649. }
  1650. void viafb_update_device_setting(int hres, int vres,
  1651. int bpp, int vmode_refresh, int flag)
  1652. {
  1653. if (flag == 0) {
  1654. viaparinfo->crt_setting_info->h_active = hres;
  1655. viaparinfo->crt_setting_info->v_active = vres;
  1656. viaparinfo->crt_setting_info->bpp = bpp;
  1657. viaparinfo->crt_setting_info->refresh_rate =
  1658. vmode_refresh;
  1659. viaparinfo->tmds_setting_info->h_active = hres;
  1660. viaparinfo->tmds_setting_info->v_active = vres;
  1661. viaparinfo->lvds_setting_info->h_active = hres;
  1662. viaparinfo->lvds_setting_info->v_active = vres;
  1663. viaparinfo->lvds_setting_info->bpp = bpp;
  1664. viaparinfo->lvds_setting_info->refresh_rate =
  1665. vmode_refresh;
  1666. viaparinfo->lvds_setting_info2->h_active = hres;
  1667. viaparinfo->lvds_setting_info2->v_active = vres;
  1668. viaparinfo->lvds_setting_info2->bpp = bpp;
  1669. viaparinfo->lvds_setting_info2->refresh_rate =
  1670. vmode_refresh;
  1671. } else {
  1672. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1673. viaparinfo->tmds_setting_info->h_active = hres;
  1674. viaparinfo->tmds_setting_info->v_active = vres;
  1675. }
  1676. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1677. viaparinfo->lvds_setting_info->h_active = hres;
  1678. viaparinfo->lvds_setting_info->v_active = vres;
  1679. viaparinfo->lvds_setting_info->bpp = bpp;
  1680. viaparinfo->lvds_setting_info->refresh_rate =
  1681. vmode_refresh;
  1682. }
  1683. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1684. viaparinfo->lvds_setting_info2->h_active = hres;
  1685. viaparinfo->lvds_setting_info2->v_active = vres;
  1686. viaparinfo->lvds_setting_info2->bpp = bpp;
  1687. viaparinfo->lvds_setting_info2->refresh_rate =
  1688. vmode_refresh;
  1689. }
  1690. }
  1691. }
  1692. static void init_gfx_chip_info(int chip_type)
  1693. {
  1694. u8 tmp;
  1695. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1696. /* Check revision of CLE266 Chip */
  1697. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1698. /* CR4F only define in CLE266.CX chip */
  1699. tmp = viafb_read_reg(VIACR, CR4F);
  1700. viafb_write_reg(CR4F, VIACR, 0x55);
  1701. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1702. viaparinfo->chip_info->gfx_chip_revision =
  1703. CLE266_REVISION_AX;
  1704. else
  1705. viaparinfo->chip_info->gfx_chip_revision =
  1706. CLE266_REVISION_CX;
  1707. /* restore orignal CR4F value */
  1708. viafb_write_reg(CR4F, VIACR, tmp);
  1709. }
  1710. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1711. tmp = viafb_read_reg(VIASR, SR43);
  1712. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1713. if (tmp & 0x02) {
  1714. viaparinfo->chip_info->gfx_chip_revision =
  1715. CX700_REVISION_700M2;
  1716. } else if (tmp & 0x40) {
  1717. viaparinfo->chip_info->gfx_chip_revision =
  1718. CX700_REVISION_700M;
  1719. } else {
  1720. viaparinfo->chip_info->gfx_chip_revision =
  1721. CX700_REVISION_700;
  1722. }
  1723. }
  1724. /* Determine which 2D engine we have */
  1725. switch (viaparinfo->chip_info->gfx_chip_name) {
  1726. case UNICHROME_VX800:
  1727. case UNICHROME_VX855:
  1728. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1729. break;
  1730. case UNICHROME_K8M890:
  1731. case UNICHROME_P4M900:
  1732. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1733. break;
  1734. default:
  1735. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1736. break;
  1737. }
  1738. }
  1739. static void init_tmds_chip_info(void)
  1740. {
  1741. viafb_tmds_trasmitter_identify();
  1742. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1743. output_interface) {
  1744. switch (viaparinfo->chip_info->gfx_chip_name) {
  1745. case UNICHROME_CX700:
  1746. {
  1747. /* we should check support by hardware layout.*/
  1748. if ((viafb_display_hardware_layout ==
  1749. HW_LAYOUT_DVI_ONLY)
  1750. || (viafb_display_hardware_layout ==
  1751. HW_LAYOUT_LCD_DVI)) {
  1752. viaparinfo->chip_info->tmds_chip_info.
  1753. output_interface = INTERFACE_TMDS;
  1754. } else {
  1755. viaparinfo->chip_info->tmds_chip_info.
  1756. output_interface =
  1757. INTERFACE_NONE;
  1758. }
  1759. break;
  1760. }
  1761. case UNICHROME_K8M890:
  1762. case UNICHROME_P4M900:
  1763. case UNICHROME_P4M890:
  1764. /* TMDS on PCIE, we set DFPLOW as default. */
  1765. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1766. INTERFACE_DFP_LOW;
  1767. break;
  1768. default:
  1769. {
  1770. /* set DVP1 default for DVI */
  1771. viaparinfo->chip_info->tmds_chip_info
  1772. .output_interface = INTERFACE_DVP1;
  1773. }
  1774. }
  1775. }
  1776. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1777. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1778. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  1779. &viaparinfo->shared->tmds_setting_info);
  1780. }
  1781. static void init_lvds_chip_info(void)
  1782. {
  1783. viafb_lvds_trasmitter_identify();
  1784. viafb_init_lcd_size();
  1785. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1786. viaparinfo->lvds_setting_info);
  1787. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1788. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1789. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1790. }
  1791. /*If CX700,two singel LCD, we need to reassign
  1792. LCD interface to different LVDS port */
  1793. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1794. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1795. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1796. lvds_chip_name) && (INTEGRATED_LVDS ==
  1797. viaparinfo->chip_info->
  1798. lvds_chip_info2.lvds_chip_name)) {
  1799. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1800. INTERFACE_LVDS0;
  1801. viaparinfo->chip_info->lvds_chip_info2.
  1802. output_interface =
  1803. INTERFACE_LVDS1;
  1804. }
  1805. }
  1806. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1807. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1808. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1809. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1810. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1811. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1812. }
  1813. void viafb_init_dac(int set_iga)
  1814. {
  1815. int i;
  1816. u8 tmp;
  1817. if (set_iga == IGA1) {
  1818. /* access Primary Display's LUT */
  1819. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1820. /* turn off LCK */
  1821. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1822. for (i = 0; i < 256; i++) {
  1823. write_dac_reg(i, palLUT_table[i].red,
  1824. palLUT_table[i].green,
  1825. palLUT_table[i].blue);
  1826. }
  1827. /* turn on LCK */
  1828. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1829. } else {
  1830. tmp = viafb_read_reg(VIACR, CR6A);
  1831. /* access Secondary Display's LUT */
  1832. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1833. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1834. for (i = 0; i < 256; i++) {
  1835. write_dac_reg(i, palLUT_table[i].red,
  1836. palLUT_table[i].green,
  1837. palLUT_table[i].blue);
  1838. }
  1839. /* set IGA1 DAC for default */
  1840. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1841. viafb_write_reg(CR6A, VIACR, tmp);
  1842. }
  1843. }
  1844. static void device_screen_off(void)
  1845. {
  1846. /* turn off CRT screen (IGA1) */
  1847. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1848. }
  1849. static void device_screen_on(void)
  1850. {
  1851. /* turn on CRT screen (IGA1) */
  1852. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1853. }
  1854. static void set_display_channel(void)
  1855. {
  1856. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1857. is keeped on lvds_setting_info2 */
  1858. if (viafb_LCD2_ON &&
  1859. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1860. /* For dual channel LCD: */
  1861. /* Set to Dual LVDS channel. */
  1862. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1863. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1864. /* For LCD+DFP: */
  1865. /* Set to LVDS1 + TMDS channel. */
  1866. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1867. } else if (viafb_DVI_ON) {
  1868. /* Set to single TMDS channel. */
  1869. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1870. } else if (viafb_LCD_ON) {
  1871. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1872. /* For dual channel LCD: */
  1873. /* Set to Dual LVDS channel. */
  1874. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1875. } else {
  1876. /* Set to LVDS0 + LVDS1 channel. */
  1877. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1878. }
  1879. }
  1880. }
  1881. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  1882. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  1883. {
  1884. int i, j;
  1885. int port;
  1886. u8 value, index, mask;
  1887. struct crt_mode_table *crt_timing;
  1888. struct crt_mode_table *crt_timing1 = NULL;
  1889. device_screen_off();
  1890. crt_timing = vmode_tbl->crtc;
  1891. if (viafb_SAMM_ON == 1) {
  1892. crt_timing1 = vmode_tbl1->crtc;
  1893. }
  1894. inb(VIAStatus);
  1895. outb(0x00, VIAAR);
  1896. /* Write Common Setting for Video Mode */
  1897. switch (viaparinfo->chip_info->gfx_chip_name) {
  1898. case UNICHROME_CLE266:
  1899. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  1900. break;
  1901. case UNICHROME_K400:
  1902. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  1903. break;
  1904. case UNICHROME_K800:
  1905. case UNICHROME_PM800:
  1906. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  1907. break;
  1908. case UNICHROME_CN700:
  1909. case UNICHROME_K8M890:
  1910. case UNICHROME_P4M890:
  1911. case UNICHROME_P4M900:
  1912. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  1913. break;
  1914. case UNICHROME_CX700:
  1915. case UNICHROME_VX800:
  1916. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  1917. break;
  1918. case UNICHROME_VX855:
  1919. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  1920. break;
  1921. }
  1922. device_off();
  1923. /* Fill VPIT Parameters */
  1924. /* Write Misc Register */
  1925. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  1926. /* Write Sequencer */
  1927. for (i = 1; i <= StdSR; i++)
  1928. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  1929. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  1930. viafb_set_iga_path();
  1931. /* Write CRTC */
  1932. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  1933. /* Write Graphic Controller */
  1934. for (i = 0; i < StdGR; i++)
  1935. via_write_reg(VIAGR, i, VPIT.GR[i]);
  1936. /* Write Attribute Controller */
  1937. for (i = 0; i < StdAR; i++) {
  1938. inb(VIAStatus);
  1939. outb(i, VIAAR);
  1940. outb(VPIT.AR[i], VIAAR);
  1941. }
  1942. inb(VIAStatus);
  1943. outb(0x20, VIAAR);
  1944. /* Update Patch Register */
  1945. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  1946. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  1947. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  1948. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  1949. for (j = 0; j < res_patch_table[0].table_length; j++) {
  1950. index = res_patch_table[0].io_reg_table[j].index;
  1951. port = res_patch_table[0].io_reg_table[j].port;
  1952. value = res_patch_table[0].io_reg_table[j].value;
  1953. mask = res_patch_table[0].io_reg_table[j].mask;
  1954. viafb_write_reg_mask(index, port, value, mask);
  1955. }
  1956. }
  1957. via_set_primary_pitch(viafbinfo->fix.line_length);
  1958. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  1959. : viafbinfo->fix.line_length);
  1960. via_set_primary_color_depth(viaparinfo->depth);
  1961. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  1962. : viaparinfo->depth);
  1963. /* Update Refresh Rate Setting */
  1964. /* Clear On Screen */
  1965. /* CRT set mode */
  1966. if (viafb_CRT_ON) {
  1967. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  1968. IGA2)) {
  1969. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  1970. video_bpp1 / 8,
  1971. viaparinfo->crt_setting_info->iga_path);
  1972. } else {
  1973. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  1974. video_bpp / 8,
  1975. viaparinfo->crt_setting_info->iga_path);
  1976. }
  1977. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  1978. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  1979. to 8 alignment (1368),there is several pixels (2 pixels)
  1980. on right side of screen. */
  1981. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  1982. viafb_unlock_crt();
  1983. viafb_write_reg(CR02, VIACR,
  1984. viafb_read_reg(VIACR, CR02) - 1);
  1985. viafb_lock_crt();
  1986. }
  1987. }
  1988. if (viafb_DVI_ON) {
  1989. if (viafb_SAMM_ON &&
  1990. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  1991. viafb_dvi_set_mode(viafb_get_mode
  1992. (viaparinfo->tmds_setting_info->h_active,
  1993. viaparinfo->tmds_setting_info->
  1994. v_active),
  1995. video_bpp1, viaparinfo->
  1996. tmds_setting_info->iga_path);
  1997. } else {
  1998. viafb_dvi_set_mode(viafb_get_mode
  1999. (viaparinfo->tmds_setting_info->h_active,
  2000. viaparinfo->
  2001. tmds_setting_info->v_active),
  2002. video_bpp, viaparinfo->
  2003. tmds_setting_info->iga_path);
  2004. }
  2005. }
  2006. if (viafb_LCD_ON) {
  2007. if (viafb_SAMM_ON &&
  2008. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2009. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2010. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2011. lvds_setting_info,
  2012. &viaparinfo->chip_info->lvds_chip_info);
  2013. } else {
  2014. /* IGA1 doesn't have LCD scaling, so set it center. */
  2015. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2016. viaparinfo->lvds_setting_info->display_method =
  2017. LCD_CENTERING;
  2018. }
  2019. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2020. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2021. lvds_setting_info,
  2022. &viaparinfo->chip_info->lvds_chip_info);
  2023. }
  2024. }
  2025. if (viafb_LCD2_ON) {
  2026. if (viafb_SAMM_ON &&
  2027. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2028. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2029. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2030. lvds_setting_info2,
  2031. &viaparinfo->chip_info->lvds_chip_info2);
  2032. } else {
  2033. /* IGA1 doesn't have LCD scaling, so set it center. */
  2034. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2035. viaparinfo->lvds_setting_info2->display_method =
  2036. LCD_CENTERING;
  2037. }
  2038. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2039. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2040. lvds_setting_info2,
  2041. &viaparinfo->chip_info->lvds_chip_info2);
  2042. }
  2043. }
  2044. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2045. && (viafb_LCD_ON || viafb_DVI_ON))
  2046. set_display_channel();
  2047. /* If set mode normally, save resolution information for hot-plug . */
  2048. if (!viafb_hotplug) {
  2049. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2050. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2051. viafb_hotplug_bpp = video_bpp;
  2052. viafb_hotplug_refresh = viafb_refresh;
  2053. if (viafb_DVI_ON)
  2054. viafb_DeviceStatus = DVI_Device;
  2055. else
  2056. viafb_DeviceStatus = CRT_Device;
  2057. }
  2058. device_on();
  2059. if (viafb_SAMM_ON == 1)
  2060. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2061. device_screen_on();
  2062. return 1;
  2063. }
  2064. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2065. {
  2066. int i;
  2067. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2068. if ((hres == res_map_refresh_tbl[i].hres)
  2069. && (vres == res_map_refresh_tbl[i].vres)
  2070. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2071. return res_map_refresh_tbl[i].pixclock;
  2072. }
  2073. return RES_640X480_60HZ_PIXCLOCK;
  2074. }
  2075. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2076. {
  2077. #define REFRESH_TOLERANCE 3
  2078. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2079. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2080. if ((hres == res_map_refresh_tbl[i].hres)
  2081. && (vres == res_map_refresh_tbl[i].vres)
  2082. && (diff > (abs(long_refresh -
  2083. res_map_refresh_tbl[i].vmode_refresh)))) {
  2084. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2085. vmode_refresh);
  2086. nearest = i;
  2087. }
  2088. }
  2089. #undef REFRESH_TOLERANCE
  2090. if (nearest > 0)
  2091. return res_map_refresh_tbl[nearest].vmode_refresh;
  2092. return 60;
  2093. }
  2094. static void device_off(void)
  2095. {
  2096. viafb_crt_disable();
  2097. viafb_dvi_disable();
  2098. viafb_lcd_disable();
  2099. }
  2100. static void device_on(void)
  2101. {
  2102. if (viafb_CRT_ON == 1)
  2103. viafb_crt_enable();
  2104. if (viafb_DVI_ON == 1)
  2105. viafb_dvi_enable();
  2106. if (viafb_LCD_ON == 1)
  2107. viafb_lcd_enable();
  2108. }
  2109. void viafb_crt_disable(void)
  2110. {
  2111. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2112. }
  2113. void viafb_crt_enable(void)
  2114. {
  2115. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2116. }
  2117. static void enable_second_display_channel(void)
  2118. {
  2119. /* to enable second display channel. */
  2120. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2121. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2122. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2123. }
  2124. static void disable_second_display_channel(void)
  2125. {
  2126. /* to disable second display channel. */
  2127. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2128. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2129. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2130. }
  2131. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2132. *p_gfx_dpa_setting)
  2133. {
  2134. switch (output_interface) {
  2135. case INTERFACE_DVP0:
  2136. {
  2137. /* DVP0 Clock Polarity and Adjust: */
  2138. viafb_write_reg_mask(CR96, VIACR,
  2139. p_gfx_dpa_setting->DVP0, 0x0F);
  2140. /* DVP0 Clock and Data Pads Driving: */
  2141. viafb_write_reg_mask(SR1E, VIASR,
  2142. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2143. viafb_write_reg_mask(SR2A, VIASR,
  2144. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2145. BIT4);
  2146. viafb_write_reg_mask(SR1B, VIASR,
  2147. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2148. viafb_write_reg_mask(SR2A, VIASR,
  2149. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2150. break;
  2151. }
  2152. case INTERFACE_DVP1:
  2153. {
  2154. /* DVP1 Clock Polarity and Adjust: */
  2155. viafb_write_reg_mask(CR9B, VIACR,
  2156. p_gfx_dpa_setting->DVP1, 0x0F);
  2157. /* DVP1 Clock and Data Pads Driving: */
  2158. viafb_write_reg_mask(SR65, VIASR,
  2159. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2160. break;
  2161. }
  2162. case INTERFACE_DFP_HIGH:
  2163. {
  2164. viafb_write_reg_mask(CR97, VIACR,
  2165. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2166. break;
  2167. }
  2168. case INTERFACE_DFP_LOW:
  2169. {
  2170. viafb_write_reg_mask(CR99, VIACR,
  2171. p_gfx_dpa_setting->DFPLow, 0x0F);
  2172. break;
  2173. }
  2174. case INTERFACE_DFP:
  2175. {
  2176. viafb_write_reg_mask(CR97, VIACR,
  2177. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2178. viafb_write_reg_mask(CR99, VIACR,
  2179. p_gfx_dpa_setting->DFPLow, 0x0F);
  2180. break;
  2181. }
  2182. }
  2183. }
  2184. /*According var's xres, yres fill var's other timing information*/
  2185. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2186. struct VideoModeTable *vmode_tbl)
  2187. {
  2188. struct crt_mode_table *crt_timing = NULL;
  2189. struct display_timing crt_reg;
  2190. int i = 0, index = 0;
  2191. crt_timing = vmode_tbl->crtc;
  2192. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2193. index = i;
  2194. if (crt_timing[i].refresh_rate == refresh)
  2195. break;
  2196. }
  2197. crt_reg = crt_timing[index].crtc;
  2198. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2199. var->left_margin =
  2200. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2201. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2202. var->hsync_len = crt_reg.hor_sync_end;
  2203. var->upper_margin =
  2204. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2205. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2206. var->vsync_len = crt_reg.ver_sync_end;
  2207. }