radeon_device.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "LAST",
  98. };
  99. /**
  100. * radeon_program_register_sequence - program an array of registers.
  101. *
  102. * @rdev: radeon_device pointer
  103. * @registers: pointer to the register array
  104. * @array_size: size of the register array
  105. *
  106. * Programs an array or registers with and and or masks.
  107. * This is a helper for setting golden registers.
  108. */
  109. void radeon_program_register_sequence(struct radeon_device *rdev,
  110. const u32 *registers,
  111. const u32 array_size)
  112. {
  113. u32 tmp, reg, and_mask, or_mask;
  114. int i;
  115. if (array_size % 3)
  116. return;
  117. for (i = 0; i < array_size; i +=3) {
  118. reg = registers[i + 0];
  119. and_mask = registers[i + 1];
  120. or_mask = registers[i + 2];
  121. if (and_mask == 0xffffffff) {
  122. tmp = or_mask;
  123. } else {
  124. tmp = RREG32(reg);
  125. tmp &= ~and_mask;
  126. tmp |= or_mask;
  127. }
  128. WREG32(reg, tmp);
  129. }
  130. }
  131. /**
  132. * radeon_surface_init - Clear GPU surface registers.
  133. *
  134. * @rdev: radeon_device pointer
  135. *
  136. * Clear GPU surface registers (r1xx-r5xx).
  137. */
  138. void radeon_surface_init(struct radeon_device *rdev)
  139. {
  140. /* FIXME: check this out */
  141. if (rdev->family < CHIP_R600) {
  142. int i;
  143. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  144. if (rdev->surface_regs[i].bo)
  145. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  146. else
  147. radeon_clear_surface_reg(rdev, i);
  148. }
  149. /* enable surfaces */
  150. WREG32(RADEON_SURFACE_CNTL, 0);
  151. }
  152. }
  153. /*
  154. * GPU scratch registers helpers function.
  155. */
  156. /**
  157. * radeon_scratch_init - Init scratch register driver information.
  158. *
  159. * @rdev: radeon_device pointer
  160. *
  161. * Init CP scratch register driver information (r1xx-r5xx)
  162. */
  163. void radeon_scratch_init(struct radeon_device *rdev)
  164. {
  165. int i;
  166. /* FIXME: check this out */
  167. if (rdev->family < CHIP_R300) {
  168. rdev->scratch.num_reg = 5;
  169. } else {
  170. rdev->scratch.num_reg = 7;
  171. }
  172. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  173. for (i = 0; i < rdev->scratch.num_reg; i++) {
  174. rdev->scratch.free[i] = true;
  175. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  176. }
  177. }
  178. /**
  179. * radeon_scratch_get - Allocate a scratch register
  180. *
  181. * @rdev: radeon_device pointer
  182. * @reg: scratch register mmio offset
  183. *
  184. * Allocate a CP scratch register for use by the driver (all asics).
  185. * Returns 0 on success or -EINVAL on failure.
  186. */
  187. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  188. {
  189. int i;
  190. for (i = 0; i < rdev->scratch.num_reg; i++) {
  191. if (rdev->scratch.free[i]) {
  192. rdev->scratch.free[i] = false;
  193. *reg = rdev->scratch.reg[i];
  194. return 0;
  195. }
  196. }
  197. return -EINVAL;
  198. }
  199. /**
  200. * radeon_scratch_free - Free a scratch register
  201. *
  202. * @rdev: radeon_device pointer
  203. * @reg: scratch register mmio offset
  204. *
  205. * Free a CP scratch register allocated for use by the driver (all asics)
  206. */
  207. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  208. {
  209. int i;
  210. for (i = 0; i < rdev->scratch.num_reg; i++) {
  211. if (rdev->scratch.reg[i] == reg) {
  212. rdev->scratch.free[i] = true;
  213. return;
  214. }
  215. }
  216. }
  217. /*
  218. * radeon_wb_*()
  219. * Writeback is the the method by which the the GPU updates special pages
  220. * in memory with the status of certain GPU events (fences, ring pointers,
  221. * etc.).
  222. */
  223. /**
  224. * radeon_wb_disable - Disable Writeback
  225. *
  226. * @rdev: radeon_device pointer
  227. *
  228. * Disables Writeback (all asics). Used for suspend.
  229. */
  230. void radeon_wb_disable(struct radeon_device *rdev)
  231. {
  232. int r;
  233. if (rdev->wb.wb_obj) {
  234. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  235. if (unlikely(r != 0))
  236. return;
  237. radeon_bo_kunmap(rdev->wb.wb_obj);
  238. radeon_bo_unpin(rdev->wb.wb_obj);
  239. radeon_bo_unreserve(rdev->wb.wb_obj);
  240. }
  241. rdev->wb.enabled = false;
  242. }
  243. /**
  244. * radeon_wb_fini - Disable Writeback and free memory
  245. *
  246. * @rdev: radeon_device pointer
  247. *
  248. * Disables Writeback and frees the Writeback memory (all asics).
  249. * Used at driver shutdown.
  250. */
  251. void radeon_wb_fini(struct radeon_device *rdev)
  252. {
  253. radeon_wb_disable(rdev);
  254. if (rdev->wb.wb_obj) {
  255. radeon_bo_unref(&rdev->wb.wb_obj);
  256. rdev->wb.wb = NULL;
  257. rdev->wb.wb_obj = NULL;
  258. }
  259. }
  260. /**
  261. * radeon_wb_init- Init Writeback driver info and allocate memory
  262. *
  263. * @rdev: radeon_device pointer
  264. *
  265. * Disables Writeback and frees the Writeback memory (all asics).
  266. * Used at driver startup.
  267. * Returns 0 on success or an -error on failure.
  268. */
  269. int radeon_wb_init(struct radeon_device *rdev)
  270. {
  271. int r;
  272. if (rdev->wb.wb_obj == NULL) {
  273. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  274. RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
  275. if (r) {
  276. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  277. return r;
  278. }
  279. }
  280. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  281. if (unlikely(r != 0)) {
  282. radeon_wb_fini(rdev);
  283. return r;
  284. }
  285. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  286. &rdev->wb.gpu_addr);
  287. if (r) {
  288. radeon_bo_unreserve(rdev->wb.wb_obj);
  289. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  290. radeon_wb_fini(rdev);
  291. return r;
  292. }
  293. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  294. radeon_bo_unreserve(rdev->wb.wb_obj);
  295. if (r) {
  296. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  297. radeon_wb_fini(rdev);
  298. return r;
  299. }
  300. /* clear wb memory */
  301. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  302. /* disable event_write fences */
  303. rdev->wb.use_event = false;
  304. /* disabled via module param */
  305. if (radeon_no_wb == 1) {
  306. rdev->wb.enabled = false;
  307. } else {
  308. if (rdev->flags & RADEON_IS_AGP) {
  309. /* often unreliable on AGP */
  310. rdev->wb.enabled = false;
  311. } else if (rdev->family < CHIP_R300) {
  312. /* often unreliable on pre-r300 */
  313. rdev->wb.enabled = false;
  314. } else {
  315. rdev->wb.enabled = true;
  316. /* event_write fences are only available on r600+ */
  317. if (rdev->family >= CHIP_R600) {
  318. rdev->wb.use_event = true;
  319. }
  320. }
  321. }
  322. /* always use writeback/events on NI, APUs */
  323. if (rdev->family >= CHIP_PALM) {
  324. rdev->wb.enabled = true;
  325. rdev->wb.use_event = true;
  326. }
  327. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  328. return 0;
  329. }
  330. /**
  331. * radeon_vram_location - try to find VRAM location
  332. * @rdev: radeon device structure holding all necessary informations
  333. * @mc: memory controller structure holding memory informations
  334. * @base: base address at which to put VRAM
  335. *
  336. * Function will place try to place VRAM at base address provided
  337. * as parameter (which is so far either PCI aperture address or
  338. * for IGP TOM base address).
  339. *
  340. * If there is not enough space to fit the unvisible VRAM in the 32bits
  341. * address space then we limit the VRAM size to the aperture.
  342. *
  343. * If we are using AGP and if the AGP aperture doesn't allow us to have
  344. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  345. * size and print a warning.
  346. *
  347. * This function will never fails, worst case are limiting VRAM.
  348. *
  349. * Note: GTT start, end, size should be initialized before calling this
  350. * function on AGP platform.
  351. *
  352. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  353. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  354. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  355. * not IGP.
  356. *
  357. * Note: we use mc_vram_size as on some board we need to program the mc to
  358. * cover the whole aperture even if VRAM size is inferior to aperture size
  359. * Novell bug 204882 + along with lots of ubuntu ones
  360. *
  361. * Note: when limiting vram it's safe to overwritte real_vram_size because
  362. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  363. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  364. * ones)
  365. *
  366. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  367. * explicitly check for that thought.
  368. *
  369. * FIXME: when reducing VRAM size align new size on power of 2.
  370. */
  371. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  372. {
  373. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  374. mc->vram_start = base;
  375. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  376. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  377. mc->real_vram_size = mc->aper_size;
  378. mc->mc_vram_size = mc->aper_size;
  379. }
  380. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  381. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  382. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  383. mc->real_vram_size = mc->aper_size;
  384. mc->mc_vram_size = mc->aper_size;
  385. }
  386. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  387. if (limit && limit < mc->real_vram_size)
  388. mc->real_vram_size = limit;
  389. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  390. mc->mc_vram_size >> 20, mc->vram_start,
  391. mc->vram_end, mc->real_vram_size >> 20);
  392. }
  393. /**
  394. * radeon_gtt_location - try to find GTT location
  395. * @rdev: radeon device structure holding all necessary informations
  396. * @mc: memory controller structure holding memory informations
  397. *
  398. * Function will place try to place GTT before or after VRAM.
  399. *
  400. * If GTT size is bigger than space left then we ajust GTT size.
  401. * Thus function will never fails.
  402. *
  403. * FIXME: when reducing GTT size align new size on power of 2.
  404. */
  405. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  406. {
  407. u64 size_af, size_bf;
  408. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  409. size_bf = mc->vram_start & ~mc->gtt_base_align;
  410. if (size_bf > size_af) {
  411. if (mc->gtt_size > size_bf) {
  412. dev_warn(rdev->dev, "limiting GTT\n");
  413. mc->gtt_size = size_bf;
  414. }
  415. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  416. } else {
  417. if (mc->gtt_size > size_af) {
  418. dev_warn(rdev->dev, "limiting GTT\n");
  419. mc->gtt_size = size_af;
  420. }
  421. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  422. }
  423. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  424. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  425. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  426. }
  427. /*
  428. * GPU helpers function.
  429. */
  430. /**
  431. * radeon_card_posted - check if the hw has already been initialized
  432. *
  433. * @rdev: radeon_device pointer
  434. *
  435. * Check if the asic has been initialized (all asics).
  436. * Used at driver startup.
  437. * Returns true if initialized or false if not.
  438. */
  439. bool radeon_card_posted(struct radeon_device *rdev)
  440. {
  441. uint32_t reg;
  442. if (efi_enabled(EFI_BOOT) &&
  443. rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  444. return false;
  445. /* first check CRTCs */
  446. if (ASIC_IS_DCE41(rdev)) {
  447. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  448. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  449. if (reg & EVERGREEN_CRTC_MASTER_EN)
  450. return true;
  451. } else if (ASIC_IS_DCE4(rdev)) {
  452. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  453. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  454. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  455. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  456. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  457. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  458. if (reg & EVERGREEN_CRTC_MASTER_EN)
  459. return true;
  460. } else if (ASIC_IS_AVIVO(rdev)) {
  461. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  462. RREG32(AVIVO_D2CRTC_CONTROL);
  463. if (reg & AVIVO_CRTC_EN) {
  464. return true;
  465. }
  466. } else {
  467. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  468. RREG32(RADEON_CRTC2_GEN_CNTL);
  469. if (reg & RADEON_CRTC_EN) {
  470. return true;
  471. }
  472. }
  473. /* then check MEM_SIZE, in case the crtcs are off */
  474. if (rdev->family >= CHIP_R600)
  475. reg = RREG32(R600_CONFIG_MEMSIZE);
  476. else
  477. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  478. if (reg)
  479. return true;
  480. return false;
  481. }
  482. /**
  483. * radeon_update_bandwidth_info - update display bandwidth params
  484. *
  485. * @rdev: radeon_device pointer
  486. *
  487. * Used when sclk/mclk are switched or display modes are set.
  488. * params are used to calculate display watermarks (all asics)
  489. */
  490. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  491. {
  492. fixed20_12 a;
  493. u32 sclk = rdev->pm.current_sclk;
  494. u32 mclk = rdev->pm.current_mclk;
  495. /* sclk/mclk in Mhz */
  496. a.full = dfixed_const(100);
  497. rdev->pm.sclk.full = dfixed_const(sclk);
  498. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  499. rdev->pm.mclk.full = dfixed_const(mclk);
  500. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  501. if (rdev->flags & RADEON_IS_IGP) {
  502. a.full = dfixed_const(16);
  503. /* core_bandwidth = sclk(Mhz) * 16 */
  504. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  505. }
  506. }
  507. /**
  508. * radeon_boot_test_post_card - check and possibly initialize the hw
  509. *
  510. * @rdev: radeon_device pointer
  511. *
  512. * Check if the asic is initialized and if not, attempt to initialize
  513. * it (all asics).
  514. * Returns true if initialized or false if not.
  515. */
  516. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  517. {
  518. if (radeon_card_posted(rdev))
  519. return true;
  520. if (rdev->bios) {
  521. DRM_INFO("GPU not posted. posting now...\n");
  522. if (rdev->is_atom_bios)
  523. atom_asic_init(rdev->mode_info.atom_context);
  524. else
  525. radeon_combios_asic_init(rdev->ddev);
  526. return true;
  527. } else {
  528. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  529. return false;
  530. }
  531. }
  532. /**
  533. * radeon_dummy_page_init - init dummy page used by the driver
  534. *
  535. * @rdev: radeon_device pointer
  536. *
  537. * Allocate the dummy page used by the driver (all asics).
  538. * This dummy page is used by the driver as a filler for gart entries
  539. * when pages are taken out of the GART
  540. * Returns 0 on sucess, -ENOMEM on failure.
  541. */
  542. int radeon_dummy_page_init(struct radeon_device *rdev)
  543. {
  544. if (rdev->dummy_page.page)
  545. return 0;
  546. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  547. if (rdev->dummy_page.page == NULL)
  548. return -ENOMEM;
  549. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  550. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  551. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  552. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  553. __free_page(rdev->dummy_page.page);
  554. rdev->dummy_page.page = NULL;
  555. return -ENOMEM;
  556. }
  557. return 0;
  558. }
  559. /**
  560. * radeon_dummy_page_fini - free dummy page used by the driver
  561. *
  562. * @rdev: radeon_device pointer
  563. *
  564. * Frees the dummy page used by the driver (all asics).
  565. */
  566. void radeon_dummy_page_fini(struct radeon_device *rdev)
  567. {
  568. if (rdev->dummy_page.page == NULL)
  569. return;
  570. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  571. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  572. __free_page(rdev->dummy_page.page);
  573. rdev->dummy_page.page = NULL;
  574. }
  575. /* ATOM accessor methods */
  576. /*
  577. * ATOM is an interpreted byte code stored in tables in the vbios. The
  578. * driver registers callbacks to access registers and the interpreter
  579. * in the driver parses the tables and executes then to program specific
  580. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  581. * atombios.h, and atom.c
  582. */
  583. /**
  584. * cail_pll_read - read PLL register
  585. *
  586. * @info: atom card_info pointer
  587. * @reg: PLL register offset
  588. *
  589. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  590. * Returns the value of the PLL register.
  591. */
  592. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  593. {
  594. struct radeon_device *rdev = info->dev->dev_private;
  595. uint32_t r;
  596. r = rdev->pll_rreg(rdev, reg);
  597. return r;
  598. }
  599. /**
  600. * cail_pll_write - write PLL register
  601. *
  602. * @info: atom card_info pointer
  603. * @reg: PLL register offset
  604. * @val: value to write to the pll register
  605. *
  606. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  607. */
  608. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  609. {
  610. struct radeon_device *rdev = info->dev->dev_private;
  611. rdev->pll_wreg(rdev, reg, val);
  612. }
  613. /**
  614. * cail_mc_read - read MC (Memory Controller) register
  615. *
  616. * @info: atom card_info pointer
  617. * @reg: MC register offset
  618. *
  619. * Provides an MC register accessor for the atom interpreter (r4xx+).
  620. * Returns the value of the MC register.
  621. */
  622. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  623. {
  624. struct radeon_device *rdev = info->dev->dev_private;
  625. uint32_t r;
  626. r = rdev->mc_rreg(rdev, reg);
  627. return r;
  628. }
  629. /**
  630. * cail_mc_write - write MC (Memory Controller) register
  631. *
  632. * @info: atom card_info pointer
  633. * @reg: MC register offset
  634. * @val: value to write to the pll register
  635. *
  636. * Provides a MC register accessor for the atom interpreter (r4xx+).
  637. */
  638. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  639. {
  640. struct radeon_device *rdev = info->dev->dev_private;
  641. rdev->mc_wreg(rdev, reg, val);
  642. }
  643. /**
  644. * cail_reg_write - write MMIO register
  645. *
  646. * @info: atom card_info pointer
  647. * @reg: MMIO register offset
  648. * @val: value to write to the pll register
  649. *
  650. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  651. */
  652. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  653. {
  654. struct radeon_device *rdev = info->dev->dev_private;
  655. WREG32(reg*4, val);
  656. }
  657. /**
  658. * cail_reg_read - read MMIO register
  659. *
  660. * @info: atom card_info pointer
  661. * @reg: MMIO register offset
  662. *
  663. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  664. * Returns the value of the MMIO register.
  665. */
  666. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  667. {
  668. struct radeon_device *rdev = info->dev->dev_private;
  669. uint32_t r;
  670. r = RREG32(reg*4);
  671. return r;
  672. }
  673. /**
  674. * cail_ioreg_write - write IO register
  675. *
  676. * @info: atom card_info pointer
  677. * @reg: IO register offset
  678. * @val: value to write to the pll register
  679. *
  680. * Provides a IO register accessor for the atom interpreter (r4xx+).
  681. */
  682. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  683. {
  684. struct radeon_device *rdev = info->dev->dev_private;
  685. WREG32_IO(reg*4, val);
  686. }
  687. /**
  688. * cail_ioreg_read - read IO register
  689. *
  690. * @info: atom card_info pointer
  691. * @reg: IO register offset
  692. *
  693. * Provides an IO register accessor for the atom interpreter (r4xx+).
  694. * Returns the value of the IO register.
  695. */
  696. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  697. {
  698. struct radeon_device *rdev = info->dev->dev_private;
  699. uint32_t r;
  700. r = RREG32_IO(reg*4);
  701. return r;
  702. }
  703. /**
  704. * radeon_atombios_init - init the driver info and callbacks for atombios
  705. *
  706. * @rdev: radeon_device pointer
  707. *
  708. * Initializes the driver info and register access callbacks for the
  709. * ATOM interpreter (r4xx+).
  710. * Returns 0 on sucess, -ENOMEM on failure.
  711. * Called at driver startup.
  712. */
  713. int radeon_atombios_init(struct radeon_device *rdev)
  714. {
  715. struct card_info *atom_card_info =
  716. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  717. if (!atom_card_info)
  718. return -ENOMEM;
  719. rdev->mode_info.atom_card_info = atom_card_info;
  720. atom_card_info->dev = rdev->ddev;
  721. atom_card_info->reg_read = cail_reg_read;
  722. atom_card_info->reg_write = cail_reg_write;
  723. /* needed for iio ops */
  724. if (rdev->rio_mem) {
  725. atom_card_info->ioreg_read = cail_ioreg_read;
  726. atom_card_info->ioreg_write = cail_ioreg_write;
  727. } else {
  728. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  729. atom_card_info->ioreg_read = cail_reg_read;
  730. atom_card_info->ioreg_write = cail_reg_write;
  731. }
  732. atom_card_info->mc_read = cail_mc_read;
  733. atom_card_info->mc_write = cail_mc_write;
  734. atom_card_info->pll_read = cail_pll_read;
  735. atom_card_info->pll_write = cail_pll_write;
  736. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  737. if (!rdev->mode_info.atom_context) {
  738. radeon_atombios_fini(rdev);
  739. return -ENOMEM;
  740. }
  741. mutex_init(&rdev->mode_info.atom_context->mutex);
  742. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  743. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  744. return 0;
  745. }
  746. /**
  747. * radeon_atombios_fini - free the driver info and callbacks for atombios
  748. *
  749. * @rdev: radeon_device pointer
  750. *
  751. * Frees the driver info and register access callbacks for the ATOM
  752. * interpreter (r4xx+).
  753. * Called at driver shutdown.
  754. */
  755. void radeon_atombios_fini(struct radeon_device *rdev)
  756. {
  757. if (rdev->mode_info.atom_context) {
  758. kfree(rdev->mode_info.atom_context->scratch);
  759. }
  760. kfree(rdev->mode_info.atom_context);
  761. rdev->mode_info.atom_context = NULL;
  762. kfree(rdev->mode_info.atom_card_info);
  763. rdev->mode_info.atom_card_info = NULL;
  764. }
  765. /* COMBIOS */
  766. /*
  767. * COMBIOS is the bios format prior to ATOM. It provides
  768. * command tables similar to ATOM, but doesn't have a unified
  769. * parser. See radeon_combios.c
  770. */
  771. /**
  772. * radeon_combios_init - init the driver info for combios
  773. *
  774. * @rdev: radeon_device pointer
  775. *
  776. * Initializes the driver info for combios (r1xx-r3xx).
  777. * Returns 0 on sucess.
  778. * Called at driver startup.
  779. */
  780. int radeon_combios_init(struct radeon_device *rdev)
  781. {
  782. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  783. return 0;
  784. }
  785. /**
  786. * radeon_combios_fini - free the driver info for combios
  787. *
  788. * @rdev: radeon_device pointer
  789. *
  790. * Frees the driver info for combios (r1xx-r3xx).
  791. * Called at driver shutdown.
  792. */
  793. void radeon_combios_fini(struct radeon_device *rdev)
  794. {
  795. }
  796. /* if we get transitioned to only one device, take VGA back */
  797. /**
  798. * radeon_vga_set_decode - enable/disable vga decode
  799. *
  800. * @cookie: radeon_device pointer
  801. * @state: enable/disable vga decode
  802. *
  803. * Enable/disable vga decode (all asics).
  804. * Returns VGA resource flags.
  805. */
  806. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  807. {
  808. struct radeon_device *rdev = cookie;
  809. radeon_vga_set_state(rdev, state);
  810. if (state)
  811. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  812. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  813. else
  814. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  815. }
  816. /**
  817. * radeon_check_pot_argument - check that argument is a power of two
  818. *
  819. * @arg: value to check
  820. *
  821. * Validates that a certain argument is a power of two (all asics).
  822. * Returns true if argument is valid.
  823. */
  824. static bool radeon_check_pot_argument(int arg)
  825. {
  826. return (arg & (arg - 1)) == 0;
  827. }
  828. /**
  829. * radeon_check_arguments - validate module params
  830. *
  831. * @rdev: radeon_device pointer
  832. *
  833. * Validates certain module parameters and updates
  834. * the associated values used by the driver (all asics).
  835. */
  836. static void radeon_check_arguments(struct radeon_device *rdev)
  837. {
  838. /* vramlimit must be a power of two */
  839. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  840. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  841. radeon_vram_limit);
  842. radeon_vram_limit = 0;
  843. }
  844. /* gtt size must be power of two and greater or equal to 32M */
  845. if (radeon_gart_size < 32) {
  846. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  847. radeon_gart_size);
  848. radeon_gart_size = 512;
  849. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  850. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  851. radeon_gart_size);
  852. radeon_gart_size = 512;
  853. }
  854. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  855. /* AGP mode can only be -1, 1, 2, 4, 8 */
  856. switch (radeon_agpmode) {
  857. case -1:
  858. case 0:
  859. case 1:
  860. case 2:
  861. case 4:
  862. case 8:
  863. break;
  864. default:
  865. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  866. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  867. radeon_agpmode = 0;
  868. break;
  869. }
  870. }
  871. /**
  872. * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
  873. * needed for waking up.
  874. *
  875. * @pdev: pci dev pointer
  876. */
  877. static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
  878. {
  879. /* 6600m in a macbook pro */
  880. if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  881. pdev->subsystem_device == 0x00e2) {
  882. printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
  883. return true;
  884. }
  885. return false;
  886. }
  887. /**
  888. * radeon_switcheroo_set_state - set switcheroo state
  889. *
  890. * @pdev: pci dev pointer
  891. * @state: vga switcheroo state
  892. *
  893. * Callback for the switcheroo driver. Suspends or resumes the
  894. * the asics before or after it is powered up using ACPI methods.
  895. */
  896. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  897. {
  898. struct drm_device *dev = pci_get_drvdata(pdev);
  899. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  900. if (state == VGA_SWITCHEROO_ON) {
  901. unsigned d3_delay = dev->pdev->d3_delay;
  902. printk(KERN_INFO "radeon: switched on\n");
  903. /* don't suspend or resume card normally */
  904. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  905. if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
  906. dev->pdev->d3_delay = 20;
  907. radeon_resume_kms(dev);
  908. dev->pdev->d3_delay = d3_delay;
  909. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  910. drm_kms_helper_poll_enable(dev);
  911. } else {
  912. printk(KERN_INFO "radeon: switched off\n");
  913. drm_kms_helper_poll_disable(dev);
  914. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  915. radeon_suspend_kms(dev, pmm);
  916. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  917. }
  918. }
  919. /**
  920. * radeon_switcheroo_can_switch - see if switcheroo state can change
  921. *
  922. * @pdev: pci dev pointer
  923. *
  924. * Callback for the switcheroo driver. Check of the switcheroo
  925. * state can be changed.
  926. * Returns true if the state can be changed, false if not.
  927. */
  928. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  929. {
  930. struct drm_device *dev = pci_get_drvdata(pdev);
  931. bool can_switch;
  932. spin_lock(&dev->count_lock);
  933. can_switch = (dev->open_count == 0);
  934. spin_unlock(&dev->count_lock);
  935. return can_switch;
  936. }
  937. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  938. .set_gpu_state = radeon_switcheroo_set_state,
  939. .reprobe = NULL,
  940. .can_switch = radeon_switcheroo_can_switch,
  941. };
  942. /**
  943. * radeon_device_init - initialize the driver
  944. *
  945. * @rdev: radeon_device pointer
  946. * @pdev: drm dev pointer
  947. * @pdev: pci dev pointer
  948. * @flags: driver flags
  949. *
  950. * Initializes the driver info and hw (all asics).
  951. * Returns 0 for success or an error on failure.
  952. * Called at driver startup.
  953. */
  954. int radeon_device_init(struct radeon_device *rdev,
  955. struct drm_device *ddev,
  956. struct pci_dev *pdev,
  957. uint32_t flags)
  958. {
  959. int r, i;
  960. int dma_bits;
  961. rdev->shutdown = false;
  962. rdev->dev = &pdev->dev;
  963. rdev->ddev = ddev;
  964. rdev->pdev = pdev;
  965. rdev->flags = flags;
  966. rdev->family = flags & RADEON_FAMILY_MASK;
  967. rdev->is_atom_bios = false;
  968. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  969. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  970. rdev->accel_working = false;
  971. /* set up ring ids */
  972. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  973. rdev->ring[i].idx = i;
  974. }
  975. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  976. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  977. pdev->subsystem_vendor, pdev->subsystem_device);
  978. /* mutex initialization are all done here so we
  979. * can recall function without having locking issues */
  980. mutex_init(&rdev->ring_lock);
  981. mutex_init(&rdev->dc_hw_i2c_mutex);
  982. atomic_set(&rdev->ih.lock, 0);
  983. mutex_init(&rdev->gem.mutex);
  984. mutex_init(&rdev->pm.mutex);
  985. mutex_init(&rdev->gpu_clock_mutex);
  986. init_rwsem(&rdev->pm.mclk_lock);
  987. init_rwsem(&rdev->exclusive_lock);
  988. init_waitqueue_head(&rdev->irq.vblank_queue);
  989. r = radeon_gem_init(rdev);
  990. if (r)
  991. return r;
  992. /* initialize vm here */
  993. mutex_init(&rdev->vm_manager.lock);
  994. /* Adjust VM size here.
  995. * Currently set to 4GB ((1 << 20) 4k pages).
  996. * Max GPUVM size for cayman and SI is 40 bits.
  997. */
  998. rdev->vm_manager.max_pfn = 1 << 20;
  999. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  1000. /* Set asic functions */
  1001. r = radeon_asic_init(rdev);
  1002. if (r)
  1003. return r;
  1004. radeon_check_arguments(rdev);
  1005. /* all of the newer IGP chips have an internal gart
  1006. * However some rs4xx report as AGP, so remove that here.
  1007. */
  1008. if ((rdev->family >= CHIP_RS400) &&
  1009. (rdev->flags & RADEON_IS_IGP)) {
  1010. rdev->flags &= ~RADEON_IS_AGP;
  1011. }
  1012. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1013. radeon_agp_disable(rdev);
  1014. }
  1015. /* Set the internal MC address mask
  1016. * This is the max address of the GPU's
  1017. * internal address space.
  1018. */
  1019. if (rdev->family >= CHIP_CAYMAN)
  1020. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1021. else if (rdev->family >= CHIP_CEDAR)
  1022. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1023. else
  1024. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1025. /* set DMA mask + need_dma32 flags.
  1026. * PCIE - can handle 40-bits.
  1027. * IGP - can handle 40-bits
  1028. * AGP - generally dma32 is safest
  1029. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1030. */
  1031. rdev->need_dma32 = false;
  1032. if (rdev->flags & RADEON_IS_AGP)
  1033. rdev->need_dma32 = true;
  1034. if ((rdev->flags & RADEON_IS_PCI) &&
  1035. (rdev->family <= CHIP_RS740))
  1036. rdev->need_dma32 = true;
  1037. dma_bits = rdev->need_dma32 ? 32 : 40;
  1038. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1039. if (r) {
  1040. rdev->need_dma32 = true;
  1041. dma_bits = 32;
  1042. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1043. }
  1044. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1045. if (r) {
  1046. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1047. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1048. }
  1049. /* Registers mapping */
  1050. /* TODO: block userspace mapping of io register */
  1051. spin_lock_init(&rdev->mmio_idx_lock);
  1052. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1053. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1054. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1055. if (rdev->rmmio == NULL) {
  1056. return -ENOMEM;
  1057. }
  1058. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1059. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1060. /* io port mapping */
  1061. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1062. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1063. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1064. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1065. break;
  1066. }
  1067. }
  1068. if (rdev->rio_mem == NULL)
  1069. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1070. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1071. /* this will fail for cards that aren't VGA class devices, just
  1072. * ignore it */
  1073. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1074. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
  1075. r = radeon_init(rdev);
  1076. if (r)
  1077. return r;
  1078. r = radeon_ib_ring_tests(rdev);
  1079. if (r)
  1080. DRM_ERROR("ib ring test failed (%d).\n", r);
  1081. r = radeon_gem_debugfs_init(rdev);
  1082. if (r) {
  1083. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1084. }
  1085. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1086. /* Acceleration not working on AGP card try again
  1087. * with fallback to PCI or PCIE GART
  1088. */
  1089. radeon_asic_reset(rdev);
  1090. radeon_fini(rdev);
  1091. radeon_agp_disable(rdev);
  1092. r = radeon_init(rdev);
  1093. if (r)
  1094. return r;
  1095. }
  1096. if ((radeon_testing & 1)) {
  1097. radeon_test_moves(rdev);
  1098. }
  1099. if ((radeon_testing & 2)) {
  1100. radeon_test_syncing(rdev);
  1101. }
  1102. if (radeon_benchmarking) {
  1103. radeon_benchmark(rdev, radeon_benchmarking);
  1104. }
  1105. return 0;
  1106. }
  1107. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1108. /**
  1109. * radeon_device_fini - tear down the driver
  1110. *
  1111. * @rdev: radeon_device pointer
  1112. *
  1113. * Tear down the driver info (all asics).
  1114. * Called at driver shutdown.
  1115. */
  1116. void radeon_device_fini(struct radeon_device *rdev)
  1117. {
  1118. DRM_INFO("radeon: finishing device.\n");
  1119. rdev->shutdown = true;
  1120. /* evict vram memory */
  1121. radeon_bo_evict_vram(rdev);
  1122. radeon_fini(rdev);
  1123. vga_switcheroo_unregister_client(rdev->pdev);
  1124. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1125. if (rdev->rio_mem)
  1126. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1127. rdev->rio_mem = NULL;
  1128. iounmap(rdev->rmmio);
  1129. rdev->rmmio = NULL;
  1130. radeon_debugfs_remove_files(rdev);
  1131. }
  1132. /*
  1133. * Suspend & resume.
  1134. */
  1135. /**
  1136. * radeon_suspend_kms - initiate device suspend
  1137. *
  1138. * @pdev: drm dev pointer
  1139. * @state: suspend state
  1140. *
  1141. * Puts the hw in the suspend state (all asics).
  1142. * Returns 0 for success or an error on failure.
  1143. * Called at driver suspend.
  1144. */
  1145. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  1146. {
  1147. struct radeon_device *rdev;
  1148. struct drm_crtc *crtc;
  1149. struct drm_connector *connector;
  1150. int i, r;
  1151. bool force_completion = false;
  1152. if (dev == NULL || dev->dev_private == NULL) {
  1153. return -ENODEV;
  1154. }
  1155. if (state.event == PM_EVENT_PRETHAW) {
  1156. return 0;
  1157. }
  1158. rdev = dev->dev_private;
  1159. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1160. return 0;
  1161. drm_kms_helper_poll_disable(dev);
  1162. /* turn off display hw */
  1163. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1164. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1165. }
  1166. /* unpin the front buffers */
  1167. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1168. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  1169. struct radeon_bo *robj;
  1170. if (rfb == NULL || rfb->obj == NULL) {
  1171. continue;
  1172. }
  1173. robj = gem_to_radeon_bo(rfb->obj);
  1174. /* don't unpin kernel fb objects */
  1175. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1176. r = radeon_bo_reserve(robj, false);
  1177. if (r == 0) {
  1178. radeon_bo_unpin(robj);
  1179. radeon_bo_unreserve(robj);
  1180. }
  1181. }
  1182. }
  1183. /* evict vram memory */
  1184. radeon_bo_evict_vram(rdev);
  1185. mutex_lock(&rdev->ring_lock);
  1186. /* wait for gpu to finish processing current batch */
  1187. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1188. r = radeon_fence_wait_empty_locked(rdev, i);
  1189. if (r) {
  1190. /* delay GPU reset to resume */
  1191. force_completion = true;
  1192. }
  1193. }
  1194. if (force_completion) {
  1195. radeon_fence_driver_force_completion(rdev);
  1196. }
  1197. mutex_unlock(&rdev->ring_lock);
  1198. radeon_save_bios_scratch_regs(rdev);
  1199. radeon_pm_suspend(rdev);
  1200. radeon_suspend(rdev);
  1201. radeon_hpd_fini(rdev);
  1202. /* evict remaining vram memory */
  1203. radeon_bo_evict_vram(rdev);
  1204. radeon_agp_suspend(rdev);
  1205. pci_save_state(dev->pdev);
  1206. if (state.event == PM_EVENT_SUSPEND) {
  1207. /* Shut down the device */
  1208. pci_disable_device(dev->pdev);
  1209. pci_set_power_state(dev->pdev, PCI_D3hot);
  1210. }
  1211. console_lock();
  1212. radeon_fbdev_set_suspend(rdev, 1);
  1213. console_unlock();
  1214. return 0;
  1215. }
  1216. /**
  1217. * radeon_resume_kms - initiate device resume
  1218. *
  1219. * @pdev: drm dev pointer
  1220. *
  1221. * Bring the hw back to operating state (all asics).
  1222. * Returns 0 for success or an error on failure.
  1223. * Called at driver resume.
  1224. */
  1225. int radeon_resume_kms(struct drm_device *dev)
  1226. {
  1227. struct drm_connector *connector;
  1228. struct radeon_device *rdev = dev->dev_private;
  1229. int r;
  1230. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1231. return 0;
  1232. console_lock();
  1233. pci_set_power_state(dev->pdev, PCI_D0);
  1234. pci_restore_state(dev->pdev);
  1235. if (pci_enable_device(dev->pdev)) {
  1236. console_unlock();
  1237. return -1;
  1238. }
  1239. /* resume AGP if in use */
  1240. radeon_agp_resume(rdev);
  1241. radeon_resume(rdev);
  1242. r = radeon_ib_ring_tests(rdev);
  1243. if (r)
  1244. DRM_ERROR("ib ring test failed (%d).\n", r);
  1245. radeon_pm_resume(rdev);
  1246. radeon_restore_bios_scratch_regs(rdev);
  1247. radeon_fbdev_set_suspend(rdev, 0);
  1248. console_unlock();
  1249. /* init dig PHYs, disp eng pll */
  1250. if (rdev->is_atom_bios) {
  1251. radeon_atom_encoder_init(rdev);
  1252. radeon_atom_disp_eng_pll_init(rdev);
  1253. /* turn on the BL */
  1254. if (rdev->mode_info.bl_encoder) {
  1255. u8 bl_level = radeon_get_backlight_level(rdev,
  1256. rdev->mode_info.bl_encoder);
  1257. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1258. bl_level);
  1259. }
  1260. }
  1261. /* reset hpd state */
  1262. radeon_hpd_init(rdev);
  1263. /* blat the mode back in */
  1264. drm_helper_resume_force_mode(dev);
  1265. /* turn on display hw */
  1266. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1267. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1268. }
  1269. drm_kms_helper_poll_enable(dev);
  1270. return 0;
  1271. }
  1272. /**
  1273. * radeon_gpu_reset - reset the asic
  1274. *
  1275. * @rdev: radeon device pointer
  1276. *
  1277. * Attempt the reset the GPU if it has hung (all asics).
  1278. * Returns 0 for success or an error on failure.
  1279. */
  1280. int radeon_gpu_reset(struct radeon_device *rdev)
  1281. {
  1282. unsigned ring_sizes[RADEON_NUM_RINGS];
  1283. uint32_t *ring_data[RADEON_NUM_RINGS];
  1284. bool saved = false;
  1285. int i, r;
  1286. int resched;
  1287. down_write(&rdev->exclusive_lock);
  1288. radeon_save_bios_scratch_regs(rdev);
  1289. /* block TTM */
  1290. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1291. radeon_suspend(rdev);
  1292. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1293. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1294. &ring_data[i]);
  1295. if (ring_sizes[i]) {
  1296. saved = true;
  1297. dev_info(rdev->dev, "Saved %d dwords of commands "
  1298. "on ring %d.\n", ring_sizes[i], i);
  1299. }
  1300. }
  1301. retry:
  1302. r = radeon_asic_reset(rdev);
  1303. if (!r) {
  1304. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1305. radeon_resume(rdev);
  1306. }
  1307. radeon_restore_bios_scratch_regs(rdev);
  1308. if (!r) {
  1309. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1310. radeon_ring_restore(rdev, &rdev->ring[i],
  1311. ring_sizes[i], ring_data[i]);
  1312. ring_sizes[i] = 0;
  1313. ring_data[i] = NULL;
  1314. }
  1315. r = radeon_ib_ring_tests(rdev);
  1316. if (r) {
  1317. dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
  1318. if (saved) {
  1319. saved = false;
  1320. radeon_suspend(rdev);
  1321. goto retry;
  1322. }
  1323. }
  1324. } else {
  1325. radeon_fence_driver_force_completion(rdev);
  1326. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1327. kfree(ring_data[i]);
  1328. }
  1329. }
  1330. drm_helper_resume_force_mode(rdev->ddev);
  1331. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1332. if (r) {
  1333. /* bad news, how to tell it to userspace ? */
  1334. dev_info(rdev->dev, "GPU reset failed\n");
  1335. }
  1336. up_write(&rdev->exclusive_lock);
  1337. return r;
  1338. }
  1339. /*
  1340. * Debugfs
  1341. */
  1342. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1343. struct drm_info_list *files,
  1344. unsigned nfiles)
  1345. {
  1346. unsigned i;
  1347. for (i = 0; i < rdev->debugfs_count; i++) {
  1348. if (rdev->debugfs[i].files == files) {
  1349. /* Already registered */
  1350. return 0;
  1351. }
  1352. }
  1353. i = rdev->debugfs_count + 1;
  1354. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1355. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1356. DRM_ERROR("Report so we increase "
  1357. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1358. return -EINVAL;
  1359. }
  1360. rdev->debugfs[rdev->debugfs_count].files = files;
  1361. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1362. rdev->debugfs_count = i;
  1363. #if defined(CONFIG_DEBUG_FS)
  1364. drm_debugfs_create_files(files, nfiles,
  1365. rdev->ddev->control->debugfs_root,
  1366. rdev->ddev->control);
  1367. drm_debugfs_create_files(files, nfiles,
  1368. rdev->ddev->primary->debugfs_root,
  1369. rdev->ddev->primary);
  1370. #endif
  1371. return 0;
  1372. }
  1373. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1374. {
  1375. #if defined(CONFIG_DEBUG_FS)
  1376. unsigned i;
  1377. for (i = 0; i < rdev->debugfs_count; i++) {
  1378. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1379. rdev->debugfs[i].num_files,
  1380. rdev->ddev->control);
  1381. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1382. rdev->debugfs[i].num_files,
  1383. rdev->ddev->primary);
  1384. }
  1385. #endif
  1386. }
  1387. #if defined(CONFIG_DEBUG_FS)
  1388. int radeon_debugfs_init(struct drm_minor *minor)
  1389. {
  1390. return 0;
  1391. }
  1392. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1393. {
  1394. }
  1395. #endif