i915_debugfs.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/circ_buf.h>
  30. #include <linux/ctype.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/slab.h>
  33. #include <linux/export.h>
  34. #include <linux/list_sort.h>
  35. #include <asm/msr-index.h>
  36. #include <drm/drmP.h>
  37. #include "intel_drv.h"
  38. #include "intel_ringbuffer.h"
  39. #include <drm/i915_drm.h>
  40. #include "i915_drv.h"
  41. #if defined(CONFIG_DEBUG_FS)
  42. enum {
  43. ACTIVE_LIST,
  44. INACTIVE_LIST,
  45. PINNED_LIST,
  46. };
  47. static const char *yesno(int v)
  48. {
  49. return v ? "yes" : "no";
  50. }
  51. static int i915_capabilities(struct seq_file *m, void *data)
  52. {
  53. struct drm_info_node *node = (struct drm_info_node *) m->private;
  54. struct drm_device *dev = node->minor->dev;
  55. const struct intel_device_info *info = INTEL_INFO(dev);
  56. seq_printf(m, "gen: %d\n", info->gen);
  57. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  58. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  59. #define SEP_SEMICOLON ;
  60. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  61. #undef PRINT_FLAG
  62. #undef SEP_SEMICOLON
  63. return 0;
  64. }
  65. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  66. {
  67. if (obj->user_pin_count > 0)
  68. return "P";
  69. else if (obj->pin_count > 0)
  70. return "p";
  71. else
  72. return " ";
  73. }
  74. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  75. {
  76. switch (obj->tiling_mode) {
  77. default:
  78. case I915_TILING_NONE: return " ";
  79. case I915_TILING_X: return "X";
  80. case I915_TILING_Y: return "Y";
  81. }
  82. }
  83. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  84. {
  85. return obj->has_global_gtt_mapping ? "g" : " ";
  86. }
  87. static void
  88. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  89. {
  90. struct i915_vma *vma;
  91. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
  92. &obj->base,
  93. get_pin_flag(obj),
  94. get_tiling_flag(obj),
  95. get_global_flag(obj),
  96. obj->base.size / 1024,
  97. obj->base.read_domains,
  98. obj->base.write_domain,
  99. obj->last_read_seqno,
  100. obj->last_write_seqno,
  101. obj->last_fenced_seqno,
  102. i915_cache_level_str(obj->cache_level),
  103. obj->dirty ? " dirty" : "",
  104. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  105. if (obj->base.name)
  106. seq_printf(m, " (name: %d)", obj->base.name);
  107. if (obj->pin_count)
  108. seq_printf(m, " (pinned x %d)", obj->pin_count);
  109. if (obj->pin_display)
  110. seq_printf(m, " (display)");
  111. if (obj->fence_reg != I915_FENCE_REG_NONE)
  112. seq_printf(m, " (fence: %d)", obj->fence_reg);
  113. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  114. if (!i915_is_ggtt(vma->vm))
  115. seq_puts(m, " (pp");
  116. else
  117. seq_puts(m, " (g");
  118. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  119. vma->node.start, vma->node.size);
  120. }
  121. if (obj->stolen)
  122. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  123. if (obj->pin_mappable || obj->fault_mappable) {
  124. char s[3], *t = s;
  125. if (obj->pin_mappable)
  126. *t++ = 'p';
  127. if (obj->fault_mappable)
  128. *t++ = 'f';
  129. *t = '\0';
  130. seq_printf(m, " (%s mappable)", s);
  131. }
  132. if (obj->ring != NULL)
  133. seq_printf(m, " (%s)", obj->ring->name);
  134. }
  135. static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
  136. {
  137. seq_putc(m, ctx->is_initialized ? 'I' : 'i');
  138. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  139. seq_putc(m, ' ');
  140. }
  141. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  142. {
  143. struct drm_info_node *node = (struct drm_info_node *) m->private;
  144. uintptr_t list = (uintptr_t) node->info_ent->data;
  145. struct list_head *head;
  146. struct drm_device *dev = node->minor->dev;
  147. struct drm_i915_private *dev_priv = dev->dev_private;
  148. struct i915_address_space *vm = &dev_priv->gtt.base;
  149. struct i915_vma *vma;
  150. size_t total_obj_size, total_gtt_size;
  151. int count, ret;
  152. ret = mutex_lock_interruptible(&dev->struct_mutex);
  153. if (ret)
  154. return ret;
  155. /* FIXME: the user of this interface might want more than just GGTT */
  156. switch (list) {
  157. case ACTIVE_LIST:
  158. seq_puts(m, "Active:\n");
  159. head = &vm->active_list;
  160. break;
  161. case INACTIVE_LIST:
  162. seq_puts(m, "Inactive:\n");
  163. head = &vm->inactive_list;
  164. break;
  165. default:
  166. mutex_unlock(&dev->struct_mutex);
  167. return -EINVAL;
  168. }
  169. total_obj_size = total_gtt_size = count = 0;
  170. list_for_each_entry(vma, head, mm_list) {
  171. seq_printf(m, " ");
  172. describe_obj(m, vma->obj);
  173. seq_printf(m, "\n");
  174. total_obj_size += vma->obj->base.size;
  175. total_gtt_size += vma->node.size;
  176. count++;
  177. }
  178. mutex_unlock(&dev->struct_mutex);
  179. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  180. count, total_obj_size, total_gtt_size);
  181. return 0;
  182. }
  183. static int obj_rank_by_stolen(void *priv,
  184. struct list_head *A, struct list_head *B)
  185. {
  186. struct drm_i915_gem_object *a =
  187. container_of(A, struct drm_i915_gem_object, obj_exec_link);
  188. struct drm_i915_gem_object *b =
  189. container_of(B, struct drm_i915_gem_object, obj_exec_link);
  190. return a->stolen->start - b->stolen->start;
  191. }
  192. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  193. {
  194. struct drm_info_node *node = (struct drm_info_node *) m->private;
  195. struct drm_device *dev = node->minor->dev;
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct drm_i915_gem_object *obj;
  198. size_t total_obj_size, total_gtt_size;
  199. LIST_HEAD(stolen);
  200. int count, ret;
  201. ret = mutex_lock_interruptible(&dev->struct_mutex);
  202. if (ret)
  203. return ret;
  204. total_obj_size = total_gtt_size = count = 0;
  205. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  206. if (obj->stolen == NULL)
  207. continue;
  208. list_add(&obj->obj_exec_link, &stolen);
  209. total_obj_size += obj->base.size;
  210. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  211. count++;
  212. }
  213. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  214. if (obj->stolen == NULL)
  215. continue;
  216. list_add(&obj->obj_exec_link, &stolen);
  217. total_obj_size += obj->base.size;
  218. count++;
  219. }
  220. list_sort(NULL, &stolen, obj_rank_by_stolen);
  221. seq_puts(m, "Stolen:\n");
  222. while (!list_empty(&stolen)) {
  223. obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
  224. seq_puts(m, " ");
  225. describe_obj(m, obj);
  226. seq_putc(m, '\n');
  227. list_del_init(&obj->obj_exec_link);
  228. }
  229. mutex_unlock(&dev->struct_mutex);
  230. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  231. count, total_obj_size, total_gtt_size);
  232. return 0;
  233. }
  234. #define count_objects(list, member) do { \
  235. list_for_each_entry(obj, list, member) { \
  236. size += i915_gem_obj_ggtt_size(obj); \
  237. ++count; \
  238. if (obj->map_and_fenceable) { \
  239. mappable_size += i915_gem_obj_ggtt_size(obj); \
  240. ++mappable_count; \
  241. } \
  242. } \
  243. } while (0)
  244. struct file_stats {
  245. int count;
  246. size_t total, active, inactive, unbound;
  247. };
  248. static int per_file_stats(int id, void *ptr, void *data)
  249. {
  250. struct drm_i915_gem_object *obj = ptr;
  251. struct file_stats *stats = data;
  252. stats->count++;
  253. stats->total += obj->base.size;
  254. if (i915_gem_obj_ggtt_bound(obj)) {
  255. if (!list_empty(&obj->ring_list))
  256. stats->active += obj->base.size;
  257. else
  258. stats->inactive += obj->base.size;
  259. } else {
  260. if (!list_empty(&obj->global_list))
  261. stats->unbound += obj->base.size;
  262. }
  263. return 0;
  264. }
  265. #define count_vmas(list, member) do { \
  266. list_for_each_entry(vma, list, member) { \
  267. size += i915_gem_obj_ggtt_size(vma->obj); \
  268. ++count; \
  269. if (vma->obj->map_and_fenceable) { \
  270. mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
  271. ++mappable_count; \
  272. } \
  273. } \
  274. } while (0)
  275. static int i915_gem_object_info(struct seq_file *m, void* data)
  276. {
  277. struct drm_info_node *node = (struct drm_info_node *) m->private;
  278. struct drm_device *dev = node->minor->dev;
  279. struct drm_i915_private *dev_priv = dev->dev_private;
  280. u32 count, mappable_count, purgeable_count;
  281. size_t size, mappable_size, purgeable_size;
  282. struct drm_i915_gem_object *obj;
  283. struct i915_address_space *vm = &dev_priv->gtt.base;
  284. struct drm_file *file;
  285. struct i915_vma *vma;
  286. int ret;
  287. ret = mutex_lock_interruptible(&dev->struct_mutex);
  288. if (ret)
  289. return ret;
  290. seq_printf(m, "%u objects, %zu bytes\n",
  291. dev_priv->mm.object_count,
  292. dev_priv->mm.object_memory);
  293. size = count = mappable_size = mappable_count = 0;
  294. count_objects(&dev_priv->mm.bound_list, global_list);
  295. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  296. count, mappable_count, size, mappable_size);
  297. size = count = mappable_size = mappable_count = 0;
  298. count_vmas(&vm->active_list, mm_list);
  299. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  300. count, mappable_count, size, mappable_size);
  301. size = count = mappable_size = mappable_count = 0;
  302. count_vmas(&vm->inactive_list, mm_list);
  303. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  304. count, mappable_count, size, mappable_size);
  305. size = count = purgeable_size = purgeable_count = 0;
  306. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  307. size += obj->base.size, ++count;
  308. if (obj->madv == I915_MADV_DONTNEED)
  309. purgeable_size += obj->base.size, ++purgeable_count;
  310. }
  311. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  312. size = count = mappable_size = mappable_count = 0;
  313. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  314. if (obj->fault_mappable) {
  315. size += i915_gem_obj_ggtt_size(obj);
  316. ++count;
  317. }
  318. if (obj->pin_mappable) {
  319. mappable_size += i915_gem_obj_ggtt_size(obj);
  320. ++mappable_count;
  321. }
  322. if (obj->madv == I915_MADV_DONTNEED) {
  323. purgeable_size += obj->base.size;
  324. ++purgeable_count;
  325. }
  326. }
  327. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  328. purgeable_count, purgeable_size);
  329. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  330. mappable_count, mappable_size);
  331. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  332. count, size);
  333. seq_printf(m, "%zu [%lu] gtt total\n",
  334. dev_priv->gtt.base.total,
  335. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  336. seq_putc(m, '\n');
  337. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  338. struct file_stats stats;
  339. memset(&stats, 0, sizeof(stats));
  340. idr_for_each(&file->object_idr, per_file_stats, &stats);
  341. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  342. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  343. stats.count,
  344. stats.total,
  345. stats.active,
  346. stats.inactive,
  347. stats.unbound);
  348. }
  349. mutex_unlock(&dev->struct_mutex);
  350. return 0;
  351. }
  352. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  353. {
  354. struct drm_info_node *node = (struct drm_info_node *) m->private;
  355. struct drm_device *dev = node->minor->dev;
  356. uintptr_t list = (uintptr_t) node->info_ent->data;
  357. struct drm_i915_private *dev_priv = dev->dev_private;
  358. struct drm_i915_gem_object *obj;
  359. size_t total_obj_size, total_gtt_size;
  360. int count, ret;
  361. ret = mutex_lock_interruptible(&dev->struct_mutex);
  362. if (ret)
  363. return ret;
  364. total_obj_size = total_gtt_size = count = 0;
  365. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  366. if (list == PINNED_LIST && obj->pin_count == 0)
  367. continue;
  368. seq_puts(m, " ");
  369. describe_obj(m, obj);
  370. seq_putc(m, '\n');
  371. total_obj_size += obj->base.size;
  372. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  373. count++;
  374. }
  375. mutex_unlock(&dev->struct_mutex);
  376. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  377. count, total_obj_size, total_gtt_size);
  378. return 0;
  379. }
  380. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  381. {
  382. struct drm_info_node *node = (struct drm_info_node *) m->private;
  383. struct drm_device *dev = node->minor->dev;
  384. unsigned long flags;
  385. struct intel_crtc *crtc;
  386. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  387. const char pipe = pipe_name(crtc->pipe);
  388. const char plane = plane_name(crtc->plane);
  389. struct intel_unpin_work *work;
  390. spin_lock_irqsave(&dev->event_lock, flags);
  391. work = crtc->unpin_work;
  392. if (work == NULL) {
  393. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  394. pipe, plane);
  395. } else {
  396. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  397. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  398. pipe, plane);
  399. } else {
  400. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  401. pipe, plane);
  402. }
  403. if (work->enable_stall_check)
  404. seq_puts(m, "Stall check enabled, ");
  405. else
  406. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  407. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  408. if (work->old_fb_obj) {
  409. struct drm_i915_gem_object *obj = work->old_fb_obj;
  410. if (obj)
  411. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  412. i915_gem_obj_ggtt_offset(obj));
  413. }
  414. if (work->pending_flip_obj) {
  415. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  416. if (obj)
  417. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  418. i915_gem_obj_ggtt_offset(obj));
  419. }
  420. }
  421. spin_unlock_irqrestore(&dev->event_lock, flags);
  422. }
  423. return 0;
  424. }
  425. static int i915_gem_request_info(struct seq_file *m, void *data)
  426. {
  427. struct drm_info_node *node = (struct drm_info_node *) m->private;
  428. struct drm_device *dev = node->minor->dev;
  429. drm_i915_private_t *dev_priv = dev->dev_private;
  430. struct intel_ring_buffer *ring;
  431. struct drm_i915_gem_request *gem_request;
  432. int ret, count, i;
  433. ret = mutex_lock_interruptible(&dev->struct_mutex);
  434. if (ret)
  435. return ret;
  436. count = 0;
  437. for_each_ring(ring, dev_priv, i) {
  438. if (list_empty(&ring->request_list))
  439. continue;
  440. seq_printf(m, "%s requests:\n", ring->name);
  441. list_for_each_entry(gem_request,
  442. &ring->request_list,
  443. list) {
  444. seq_printf(m, " %d @ %d\n",
  445. gem_request->seqno,
  446. (int) (jiffies - gem_request->emitted_jiffies));
  447. }
  448. count++;
  449. }
  450. mutex_unlock(&dev->struct_mutex);
  451. if (count == 0)
  452. seq_puts(m, "No requests\n");
  453. return 0;
  454. }
  455. static void i915_ring_seqno_info(struct seq_file *m,
  456. struct intel_ring_buffer *ring)
  457. {
  458. if (ring->get_seqno) {
  459. seq_printf(m, "Current sequence (%s): %u\n",
  460. ring->name, ring->get_seqno(ring, false));
  461. }
  462. }
  463. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  464. {
  465. struct drm_info_node *node = (struct drm_info_node *) m->private;
  466. struct drm_device *dev = node->minor->dev;
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. struct intel_ring_buffer *ring;
  469. int ret, i;
  470. ret = mutex_lock_interruptible(&dev->struct_mutex);
  471. if (ret)
  472. return ret;
  473. for_each_ring(ring, dev_priv, i)
  474. i915_ring_seqno_info(m, ring);
  475. mutex_unlock(&dev->struct_mutex);
  476. return 0;
  477. }
  478. static int i915_interrupt_info(struct seq_file *m, void *data)
  479. {
  480. struct drm_info_node *node = (struct drm_info_node *) m->private;
  481. struct drm_device *dev = node->minor->dev;
  482. drm_i915_private_t *dev_priv = dev->dev_private;
  483. struct intel_ring_buffer *ring;
  484. int ret, i, pipe;
  485. ret = mutex_lock_interruptible(&dev->struct_mutex);
  486. if (ret)
  487. return ret;
  488. if (IS_VALLEYVIEW(dev)) {
  489. seq_printf(m, "Display IER:\t%08x\n",
  490. I915_READ(VLV_IER));
  491. seq_printf(m, "Display IIR:\t%08x\n",
  492. I915_READ(VLV_IIR));
  493. seq_printf(m, "Display IIR_RW:\t%08x\n",
  494. I915_READ(VLV_IIR_RW));
  495. seq_printf(m, "Display IMR:\t%08x\n",
  496. I915_READ(VLV_IMR));
  497. for_each_pipe(pipe)
  498. seq_printf(m, "Pipe %c stat:\t%08x\n",
  499. pipe_name(pipe),
  500. I915_READ(PIPESTAT(pipe)));
  501. seq_printf(m, "Master IER:\t%08x\n",
  502. I915_READ(VLV_MASTER_IER));
  503. seq_printf(m, "Render IER:\t%08x\n",
  504. I915_READ(GTIER));
  505. seq_printf(m, "Render IIR:\t%08x\n",
  506. I915_READ(GTIIR));
  507. seq_printf(m, "Render IMR:\t%08x\n",
  508. I915_READ(GTIMR));
  509. seq_printf(m, "PM IER:\t\t%08x\n",
  510. I915_READ(GEN6_PMIER));
  511. seq_printf(m, "PM IIR:\t\t%08x\n",
  512. I915_READ(GEN6_PMIIR));
  513. seq_printf(m, "PM IMR:\t\t%08x\n",
  514. I915_READ(GEN6_PMIMR));
  515. seq_printf(m, "Port hotplug:\t%08x\n",
  516. I915_READ(PORT_HOTPLUG_EN));
  517. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  518. I915_READ(VLV_DPFLIPSTAT));
  519. seq_printf(m, "DPINVGTT:\t%08x\n",
  520. I915_READ(DPINVGTT));
  521. } else if (!HAS_PCH_SPLIT(dev)) {
  522. seq_printf(m, "Interrupt enable: %08x\n",
  523. I915_READ(IER));
  524. seq_printf(m, "Interrupt identity: %08x\n",
  525. I915_READ(IIR));
  526. seq_printf(m, "Interrupt mask: %08x\n",
  527. I915_READ(IMR));
  528. for_each_pipe(pipe)
  529. seq_printf(m, "Pipe %c stat: %08x\n",
  530. pipe_name(pipe),
  531. I915_READ(PIPESTAT(pipe)));
  532. } else {
  533. seq_printf(m, "North Display Interrupt enable: %08x\n",
  534. I915_READ(DEIER));
  535. seq_printf(m, "North Display Interrupt identity: %08x\n",
  536. I915_READ(DEIIR));
  537. seq_printf(m, "North Display Interrupt mask: %08x\n",
  538. I915_READ(DEIMR));
  539. seq_printf(m, "South Display Interrupt enable: %08x\n",
  540. I915_READ(SDEIER));
  541. seq_printf(m, "South Display Interrupt identity: %08x\n",
  542. I915_READ(SDEIIR));
  543. seq_printf(m, "South Display Interrupt mask: %08x\n",
  544. I915_READ(SDEIMR));
  545. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  546. I915_READ(GTIER));
  547. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  548. I915_READ(GTIIR));
  549. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  550. I915_READ(GTIMR));
  551. }
  552. seq_printf(m, "Interrupts received: %d\n",
  553. atomic_read(&dev_priv->irq_received));
  554. for_each_ring(ring, dev_priv, i) {
  555. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  556. seq_printf(m,
  557. "Graphics Interrupt mask (%s): %08x\n",
  558. ring->name, I915_READ_IMR(ring));
  559. }
  560. i915_ring_seqno_info(m, ring);
  561. }
  562. mutex_unlock(&dev->struct_mutex);
  563. return 0;
  564. }
  565. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  566. {
  567. struct drm_info_node *node = (struct drm_info_node *) m->private;
  568. struct drm_device *dev = node->minor->dev;
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. int i, ret;
  571. ret = mutex_lock_interruptible(&dev->struct_mutex);
  572. if (ret)
  573. return ret;
  574. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  575. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  576. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  577. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  578. seq_printf(m, "Fence %d, pin count = %d, object = ",
  579. i, dev_priv->fence_regs[i].pin_count);
  580. if (obj == NULL)
  581. seq_puts(m, "unused");
  582. else
  583. describe_obj(m, obj);
  584. seq_putc(m, '\n');
  585. }
  586. mutex_unlock(&dev->struct_mutex);
  587. return 0;
  588. }
  589. static int i915_hws_info(struct seq_file *m, void *data)
  590. {
  591. struct drm_info_node *node = (struct drm_info_node *) m->private;
  592. struct drm_device *dev = node->minor->dev;
  593. drm_i915_private_t *dev_priv = dev->dev_private;
  594. struct intel_ring_buffer *ring;
  595. const u32 *hws;
  596. int i;
  597. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  598. hws = ring->status_page.page_addr;
  599. if (hws == NULL)
  600. return 0;
  601. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  602. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  603. i * 4,
  604. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  605. }
  606. return 0;
  607. }
  608. static ssize_t
  609. i915_error_state_write(struct file *filp,
  610. const char __user *ubuf,
  611. size_t cnt,
  612. loff_t *ppos)
  613. {
  614. struct i915_error_state_file_priv *error_priv = filp->private_data;
  615. struct drm_device *dev = error_priv->dev;
  616. int ret;
  617. DRM_DEBUG_DRIVER("Resetting error state\n");
  618. ret = mutex_lock_interruptible(&dev->struct_mutex);
  619. if (ret)
  620. return ret;
  621. i915_destroy_error_state(dev);
  622. mutex_unlock(&dev->struct_mutex);
  623. return cnt;
  624. }
  625. static int i915_error_state_open(struct inode *inode, struct file *file)
  626. {
  627. struct drm_device *dev = inode->i_private;
  628. struct i915_error_state_file_priv *error_priv;
  629. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  630. if (!error_priv)
  631. return -ENOMEM;
  632. error_priv->dev = dev;
  633. i915_error_state_get(dev, error_priv);
  634. file->private_data = error_priv;
  635. return 0;
  636. }
  637. static int i915_error_state_release(struct inode *inode, struct file *file)
  638. {
  639. struct i915_error_state_file_priv *error_priv = file->private_data;
  640. i915_error_state_put(error_priv);
  641. kfree(error_priv);
  642. return 0;
  643. }
  644. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  645. size_t count, loff_t *pos)
  646. {
  647. struct i915_error_state_file_priv *error_priv = file->private_data;
  648. struct drm_i915_error_state_buf error_str;
  649. loff_t tmp_pos = 0;
  650. ssize_t ret_count = 0;
  651. int ret;
  652. ret = i915_error_state_buf_init(&error_str, count, *pos);
  653. if (ret)
  654. return ret;
  655. ret = i915_error_state_to_str(&error_str, error_priv);
  656. if (ret)
  657. goto out;
  658. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  659. error_str.buf,
  660. error_str.bytes);
  661. if (ret_count < 0)
  662. ret = ret_count;
  663. else
  664. *pos = error_str.start + ret_count;
  665. out:
  666. i915_error_state_buf_release(&error_str);
  667. return ret ?: ret_count;
  668. }
  669. static const struct file_operations i915_error_state_fops = {
  670. .owner = THIS_MODULE,
  671. .open = i915_error_state_open,
  672. .read = i915_error_state_read,
  673. .write = i915_error_state_write,
  674. .llseek = default_llseek,
  675. .release = i915_error_state_release,
  676. };
  677. static int
  678. i915_next_seqno_get(void *data, u64 *val)
  679. {
  680. struct drm_device *dev = data;
  681. drm_i915_private_t *dev_priv = dev->dev_private;
  682. int ret;
  683. ret = mutex_lock_interruptible(&dev->struct_mutex);
  684. if (ret)
  685. return ret;
  686. *val = dev_priv->next_seqno;
  687. mutex_unlock(&dev->struct_mutex);
  688. return 0;
  689. }
  690. static int
  691. i915_next_seqno_set(void *data, u64 val)
  692. {
  693. struct drm_device *dev = data;
  694. int ret;
  695. ret = mutex_lock_interruptible(&dev->struct_mutex);
  696. if (ret)
  697. return ret;
  698. ret = i915_gem_set_seqno(dev, val);
  699. mutex_unlock(&dev->struct_mutex);
  700. return ret;
  701. }
  702. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  703. i915_next_seqno_get, i915_next_seqno_set,
  704. "0x%llx\n");
  705. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  706. {
  707. struct drm_info_node *node = (struct drm_info_node *) m->private;
  708. struct drm_device *dev = node->minor->dev;
  709. drm_i915_private_t *dev_priv = dev->dev_private;
  710. u16 crstanddelay;
  711. int ret;
  712. ret = mutex_lock_interruptible(&dev->struct_mutex);
  713. if (ret)
  714. return ret;
  715. crstanddelay = I915_READ16(CRSTANDVID);
  716. mutex_unlock(&dev->struct_mutex);
  717. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  718. return 0;
  719. }
  720. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  721. {
  722. struct drm_info_node *node = (struct drm_info_node *) m->private;
  723. struct drm_device *dev = node->minor->dev;
  724. drm_i915_private_t *dev_priv = dev->dev_private;
  725. int ret;
  726. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  727. if (IS_GEN5(dev)) {
  728. u16 rgvswctl = I915_READ16(MEMSWCTL);
  729. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  730. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  731. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  732. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  733. MEMSTAT_VID_SHIFT);
  734. seq_printf(m, "Current P-state: %d\n",
  735. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  736. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  737. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  738. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  739. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  740. u32 rpstat, cagf, reqf;
  741. u32 rpupei, rpcurup, rpprevup;
  742. u32 rpdownei, rpcurdown, rpprevdown;
  743. int max_freq;
  744. /* RPSTAT1 is in the GT power well */
  745. ret = mutex_lock_interruptible(&dev->struct_mutex);
  746. if (ret)
  747. return ret;
  748. gen6_gt_force_wake_get(dev_priv);
  749. reqf = I915_READ(GEN6_RPNSWREQ);
  750. reqf &= ~GEN6_TURBO_DISABLE;
  751. if (IS_HASWELL(dev))
  752. reqf >>= 24;
  753. else
  754. reqf >>= 25;
  755. reqf *= GT_FREQUENCY_MULTIPLIER;
  756. rpstat = I915_READ(GEN6_RPSTAT1);
  757. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  758. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  759. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  760. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  761. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  762. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  763. if (IS_HASWELL(dev))
  764. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  765. else
  766. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  767. cagf *= GT_FREQUENCY_MULTIPLIER;
  768. gen6_gt_force_wake_put(dev_priv);
  769. mutex_unlock(&dev->struct_mutex);
  770. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  771. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  772. seq_printf(m, "Render p-state ratio: %d\n",
  773. (gt_perf_status & 0xff00) >> 8);
  774. seq_printf(m, "Render p-state VID: %d\n",
  775. gt_perf_status & 0xff);
  776. seq_printf(m, "Render p-state limit: %d\n",
  777. rp_state_limits & 0xff);
  778. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  779. seq_printf(m, "CAGF: %dMHz\n", cagf);
  780. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  781. GEN6_CURICONT_MASK);
  782. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  783. GEN6_CURBSYTAVG_MASK);
  784. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  785. GEN6_CURBSYTAVG_MASK);
  786. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  787. GEN6_CURIAVG_MASK);
  788. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  789. GEN6_CURBSYTAVG_MASK);
  790. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  791. GEN6_CURBSYTAVG_MASK);
  792. max_freq = (rp_state_cap & 0xff0000) >> 16;
  793. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  794. max_freq * GT_FREQUENCY_MULTIPLIER);
  795. max_freq = (rp_state_cap & 0xff00) >> 8;
  796. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  797. max_freq * GT_FREQUENCY_MULTIPLIER);
  798. max_freq = rp_state_cap & 0xff;
  799. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  800. max_freq * GT_FREQUENCY_MULTIPLIER);
  801. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  802. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  803. } else if (IS_VALLEYVIEW(dev)) {
  804. u32 freq_sts, val;
  805. mutex_lock(&dev_priv->rps.hw_lock);
  806. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  807. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  808. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  809. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  810. seq_printf(m, "max GPU freq: %d MHz\n",
  811. vlv_gpu_freq(dev_priv->mem_freq, val));
  812. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  813. seq_printf(m, "min GPU freq: %d MHz\n",
  814. vlv_gpu_freq(dev_priv->mem_freq, val));
  815. seq_printf(m, "current GPU freq: %d MHz\n",
  816. vlv_gpu_freq(dev_priv->mem_freq,
  817. (freq_sts >> 8) & 0xff));
  818. mutex_unlock(&dev_priv->rps.hw_lock);
  819. } else {
  820. seq_puts(m, "no P-state info available\n");
  821. }
  822. return 0;
  823. }
  824. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  825. {
  826. struct drm_info_node *node = (struct drm_info_node *) m->private;
  827. struct drm_device *dev = node->minor->dev;
  828. drm_i915_private_t *dev_priv = dev->dev_private;
  829. u32 delayfreq;
  830. int ret, i;
  831. ret = mutex_lock_interruptible(&dev->struct_mutex);
  832. if (ret)
  833. return ret;
  834. for (i = 0; i < 16; i++) {
  835. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  836. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  837. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  838. }
  839. mutex_unlock(&dev->struct_mutex);
  840. return 0;
  841. }
  842. static inline int MAP_TO_MV(int map)
  843. {
  844. return 1250 - (map * 25);
  845. }
  846. static int i915_inttoext_table(struct seq_file *m, void *unused)
  847. {
  848. struct drm_info_node *node = (struct drm_info_node *) m->private;
  849. struct drm_device *dev = node->minor->dev;
  850. drm_i915_private_t *dev_priv = dev->dev_private;
  851. u32 inttoext;
  852. int ret, i;
  853. ret = mutex_lock_interruptible(&dev->struct_mutex);
  854. if (ret)
  855. return ret;
  856. for (i = 1; i <= 32; i++) {
  857. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  858. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  859. }
  860. mutex_unlock(&dev->struct_mutex);
  861. return 0;
  862. }
  863. static int ironlake_drpc_info(struct seq_file *m)
  864. {
  865. struct drm_info_node *node = (struct drm_info_node *) m->private;
  866. struct drm_device *dev = node->minor->dev;
  867. drm_i915_private_t *dev_priv = dev->dev_private;
  868. u32 rgvmodectl, rstdbyctl;
  869. u16 crstandvid;
  870. int ret;
  871. ret = mutex_lock_interruptible(&dev->struct_mutex);
  872. if (ret)
  873. return ret;
  874. rgvmodectl = I915_READ(MEMMODECTL);
  875. rstdbyctl = I915_READ(RSTDBYCTL);
  876. crstandvid = I915_READ16(CRSTANDVID);
  877. mutex_unlock(&dev->struct_mutex);
  878. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  879. "yes" : "no");
  880. seq_printf(m, "Boost freq: %d\n",
  881. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  882. MEMMODE_BOOST_FREQ_SHIFT);
  883. seq_printf(m, "HW control enabled: %s\n",
  884. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  885. seq_printf(m, "SW control enabled: %s\n",
  886. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  887. seq_printf(m, "Gated voltage change: %s\n",
  888. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  889. seq_printf(m, "Starting frequency: P%d\n",
  890. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  891. seq_printf(m, "Max P-state: P%d\n",
  892. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  893. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  894. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  895. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  896. seq_printf(m, "Render standby enabled: %s\n",
  897. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  898. seq_puts(m, "Current RS state: ");
  899. switch (rstdbyctl & RSX_STATUS_MASK) {
  900. case RSX_STATUS_ON:
  901. seq_puts(m, "on\n");
  902. break;
  903. case RSX_STATUS_RC1:
  904. seq_puts(m, "RC1\n");
  905. break;
  906. case RSX_STATUS_RC1E:
  907. seq_puts(m, "RC1E\n");
  908. break;
  909. case RSX_STATUS_RS1:
  910. seq_puts(m, "RS1\n");
  911. break;
  912. case RSX_STATUS_RS2:
  913. seq_puts(m, "RS2 (RC6)\n");
  914. break;
  915. case RSX_STATUS_RS3:
  916. seq_puts(m, "RC3 (RC6+)\n");
  917. break;
  918. default:
  919. seq_puts(m, "unknown\n");
  920. break;
  921. }
  922. return 0;
  923. }
  924. static int gen6_drpc_info(struct seq_file *m)
  925. {
  926. struct drm_info_node *node = (struct drm_info_node *) m->private;
  927. struct drm_device *dev = node->minor->dev;
  928. struct drm_i915_private *dev_priv = dev->dev_private;
  929. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  930. unsigned forcewake_count;
  931. int count = 0, ret;
  932. ret = mutex_lock_interruptible(&dev->struct_mutex);
  933. if (ret)
  934. return ret;
  935. spin_lock_irq(&dev_priv->uncore.lock);
  936. forcewake_count = dev_priv->uncore.forcewake_count;
  937. spin_unlock_irq(&dev_priv->uncore.lock);
  938. if (forcewake_count) {
  939. seq_puts(m, "RC information inaccurate because somebody "
  940. "holds a forcewake reference \n");
  941. } else {
  942. /* NB: we cannot use forcewake, else we read the wrong values */
  943. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  944. udelay(10);
  945. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  946. }
  947. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  948. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  949. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  950. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  951. mutex_unlock(&dev->struct_mutex);
  952. mutex_lock(&dev_priv->rps.hw_lock);
  953. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  954. mutex_unlock(&dev_priv->rps.hw_lock);
  955. seq_printf(m, "Video Turbo Mode: %s\n",
  956. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  957. seq_printf(m, "HW control enabled: %s\n",
  958. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  959. seq_printf(m, "SW control enabled: %s\n",
  960. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  961. GEN6_RP_MEDIA_SW_MODE));
  962. seq_printf(m, "RC1e Enabled: %s\n",
  963. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  964. seq_printf(m, "RC6 Enabled: %s\n",
  965. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  966. seq_printf(m, "Deep RC6 Enabled: %s\n",
  967. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  968. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  969. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  970. seq_puts(m, "Current RC state: ");
  971. switch (gt_core_status & GEN6_RCn_MASK) {
  972. case GEN6_RC0:
  973. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  974. seq_puts(m, "Core Power Down\n");
  975. else
  976. seq_puts(m, "on\n");
  977. break;
  978. case GEN6_RC3:
  979. seq_puts(m, "RC3\n");
  980. break;
  981. case GEN6_RC6:
  982. seq_puts(m, "RC6\n");
  983. break;
  984. case GEN6_RC7:
  985. seq_puts(m, "RC7\n");
  986. break;
  987. default:
  988. seq_puts(m, "Unknown\n");
  989. break;
  990. }
  991. seq_printf(m, "Core Power Down: %s\n",
  992. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  993. /* Not exactly sure what this is */
  994. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  995. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  996. seq_printf(m, "RC6 residency since boot: %u\n",
  997. I915_READ(GEN6_GT_GFX_RC6));
  998. seq_printf(m, "RC6+ residency since boot: %u\n",
  999. I915_READ(GEN6_GT_GFX_RC6p));
  1000. seq_printf(m, "RC6++ residency since boot: %u\n",
  1001. I915_READ(GEN6_GT_GFX_RC6pp));
  1002. seq_printf(m, "RC6 voltage: %dmV\n",
  1003. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1004. seq_printf(m, "RC6+ voltage: %dmV\n",
  1005. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1006. seq_printf(m, "RC6++ voltage: %dmV\n",
  1007. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1008. return 0;
  1009. }
  1010. static int i915_drpc_info(struct seq_file *m, void *unused)
  1011. {
  1012. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1013. struct drm_device *dev = node->minor->dev;
  1014. if (IS_GEN6(dev) || IS_GEN7(dev))
  1015. return gen6_drpc_info(m);
  1016. else
  1017. return ironlake_drpc_info(m);
  1018. }
  1019. static int i915_fbc_status(struct seq_file *m, void *unused)
  1020. {
  1021. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1022. struct drm_device *dev = node->minor->dev;
  1023. drm_i915_private_t *dev_priv = dev->dev_private;
  1024. if (!I915_HAS_FBC(dev)) {
  1025. seq_puts(m, "FBC unsupported on this chipset\n");
  1026. return 0;
  1027. }
  1028. if (intel_fbc_enabled(dev)) {
  1029. seq_puts(m, "FBC enabled\n");
  1030. } else {
  1031. seq_puts(m, "FBC disabled: ");
  1032. switch (dev_priv->fbc.no_fbc_reason) {
  1033. case FBC_OK:
  1034. seq_puts(m, "FBC actived, but currently disabled in hardware");
  1035. break;
  1036. case FBC_UNSUPPORTED:
  1037. seq_puts(m, "unsupported by this chipset");
  1038. break;
  1039. case FBC_NO_OUTPUT:
  1040. seq_puts(m, "no outputs");
  1041. break;
  1042. case FBC_STOLEN_TOO_SMALL:
  1043. seq_puts(m, "not enough stolen memory");
  1044. break;
  1045. case FBC_UNSUPPORTED_MODE:
  1046. seq_puts(m, "mode not supported");
  1047. break;
  1048. case FBC_MODE_TOO_LARGE:
  1049. seq_puts(m, "mode too large");
  1050. break;
  1051. case FBC_BAD_PLANE:
  1052. seq_puts(m, "FBC unsupported on plane");
  1053. break;
  1054. case FBC_NOT_TILED:
  1055. seq_puts(m, "scanout buffer not tiled");
  1056. break;
  1057. case FBC_MULTIPLE_PIPES:
  1058. seq_puts(m, "multiple pipes are enabled");
  1059. break;
  1060. case FBC_MODULE_PARAM:
  1061. seq_puts(m, "disabled per module param (default off)");
  1062. break;
  1063. case FBC_CHIP_DEFAULT:
  1064. seq_puts(m, "disabled per chip default");
  1065. break;
  1066. default:
  1067. seq_puts(m, "unknown reason");
  1068. }
  1069. seq_putc(m, '\n');
  1070. }
  1071. return 0;
  1072. }
  1073. static int i915_ips_status(struct seq_file *m, void *unused)
  1074. {
  1075. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1076. struct drm_device *dev = node->minor->dev;
  1077. struct drm_i915_private *dev_priv = dev->dev_private;
  1078. if (!HAS_IPS(dev)) {
  1079. seq_puts(m, "not supported\n");
  1080. return 0;
  1081. }
  1082. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1083. seq_puts(m, "enabled\n");
  1084. else
  1085. seq_puts(m, "disabled\n");
  1086. return 0;
  1087. }
  1088. static int i915_sr_status(struct seq_file *m, void *unused)
  1089. {
  1090. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1091. struct drm_device *dev = node->minor->dev;
  1092. drm_i915_private_t *dev_priv = dev->dev_private;
  1093. bool sr_enabled = false;
  1094. if (HAS_PCH_SPLIT(dev))
  1095. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1096. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1097. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1098. else if (IS_I915GM(dev))
  1099. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1100. else if (IS_PINEVIEW(dev))
  1101. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1102. seq_printf(m, "self-refresh: %s\n",
  1103. sr_enabled ? "enabled" : "disabled");
  1104. return 0;
  1105. }
  1106. static int i915_emon_status(struct seq_file *m, void *unused)
  1107. {
  1108. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1109. struct drm_device *dev = node->minor->dev;
  1110. drm_i915_private_t *dev_priv = dev->dev_private;
  1111. unsigned long temp, chipset, gfx;
  1112. int ret;
  1113. if (!IS_GEN5(dev))
  1114. return -ENODEV;
  1115. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1116. if (ret)
  1117. return ret;
  1118. temp = i915_mch_val(dev_priv);
  1119. chipset = i915_chipset_val(dev_priv);
  1120. gfx = i915_gfx_val(dev_priv);
  1121. mutex_unlock(&dev->struct_mutex);
  1122. seq_printf(m, "GMCH temp: %ld\n", temp);
  1123. seq_printf(m, "Chipset power: %ld\n", chipset);
  1124. seq_printf(m, "GFX power: %ld\n", gfx);
  1125. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1126. return 0;
  1127. }
  1128. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1129. {
  1130. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1131. struct drm_device *dev = node->minor->dev;
  1132. drm_i915_private_t *dev_priv = dev->dev_private;
  1133. int ret;
  1134. int gpu_freq, ia_freq;
  1135. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1136. seq_puts(m, "unsupported on this chipset\n");
  1137. return 0;
  1138. }
  1139. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1140. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1141. if (ret)
  1142. return ret;
  1143. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1144. for (gpu_freq = dev_priv->rps.min_delay;
  1145. gpu_freq <= dev_priv->rps.max_delay;
  1146. gpu_freq++) {
  1147. ia_freq = gpu_freq;
  1148. sandybridge_pcode_read(dev_priv,
  1149. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1150. &ia_freq);
  1151. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1152. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1153. ((ia_freq >> 0) & 0xff) * 100,
  1154. ((ia_freq >> 8) & 0xff) * 100);
  1155. }
  1156. mutex_unlock(&dev_priv->rps.hw_lock);
  1157. return 0;
  1158. }
  1159. static int i915_gfxec(struct seq_file *m, void *unused)
  1160. {
  1161. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1162. struct drm_device *dev = node->minor->dev;
  1163. drm_i915_private_t *dev_priv = dev->dev_private;
  1164. int ret;
  1165. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1166. if (ret)
  1167. return ret;
  1168. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1169. mutex_unlock(&dev->struct_mutex);
  1170. return 0;
  1171. }
  1172. static int i915_opregion(struct seq_file *m, void *unused)
  1173. {
  1174. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1175. struct drm_device *dev = node->minor->dev;
  1176. drm_i915_private_t *dev_priv = dev->dev_private;
  1177. struct intel_opregion *opregion = &dev_priv->opregion;
  1178. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1179. int ret;
  1180. if (data == NULL)
  1181. return -ENOMEM;
  1182. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1183. if (ret)
  1184. goto out;
  1185. if (opregion->header) {
  1186. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1187. seq_write(m, data, OPREGION_SIZE);
  1188. }
  1189. mutex_unlock(&dev->struct_mutex);
  1190. out:
  1191. kfree(data);
  1192. return 0;
  1193. }
  1194. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1195. {
  1196. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1197. struct drm_device *dev = node->minor->dev;
  1198. struct intel_fbdev *ifbdev = NULL;
  1199. struct intel_framebuffer *fb;
  1200. #ifdef CONFIG_DRM_I915_FBDEV
  1201. struct drm_i915_private *dev_priv = dev->dev_private;
  1202. int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1203. if (ret)
  1204. return ret;
  1205. ifbdev = dev_priv->fbdev;
  1206. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1207. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1208. fb->base.width,
  1209. fb->base.height,
  1210. fb->base.depth,
  1211. fb->base.bits_per_pixel,
  1212. atomic_read(&fb->base.refcount.refcount));
  1213. describe_obj(m, fb->obj);
  1214. seq_putc(m, '\n');
  1215. mutex_unlock(&dev->mode_config.mutex);
  1216. #endif
  1217. mutex_lock(&dev->mode_config.fb_lock);
  1218. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1219. if (&fb->base == ifbdev->helper.fb)
  1220. continue;
  1221. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1222. fb->base.width,
  1223. fb->base.height,
  1224. fb->base.depth,
  1225. fb->base.bits_per_pixel,
  1226. atomic_read(&fb->base.refcount.refcount));
  1227. describe_obj(m, fb->obj);
  1228. seq_putc(m, '\n');
  1229. }
  1230. mutex_unlock(&dev->mode_config.fb_lock);
  1231. return 0;
  1232. }
  1233. static int i915_context_status(struct seq_file *m, void *unused)
  1234. {
  1235. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1236. struct drm_device *dev = node->minor->dev;
  1237. drm_i915_private_t *dev_priv = dev->dev_private;
  1238. struct intel_ring_buffer *ring;
  1239. struct i915_hw_context *ctx;
  1240. int ret, i;
  1241. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1242. if (ret)
  1243. return ret;
  1244. if (dev_priv->ips.pwrctx) {
  1245. seq_puts(m, "power context ");
  1246. describe_obj(m, dev_priv->ips.pwrctx);
  1247. seq_putc(m, '\n');
  1248. }
  1249. if (dev_priv->ips.renderctx) {
  1250. seq_puts(m, "render context ");
  1251. describe_obj(m, dev_priv->ips.renderctx);
  1252. seq_putc(m, '\n');
  1253. }
  1254. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1255. seq_puts(m, "HW context ");
  1256. describe_ctx(m, ctx);
  1257. for_each_ring(ring, dev_priv, i)
  1258. if (ring->default_context == ctx)
  1259. seq_printf(m, "(default context %s) ", ring->name);
  1260. describe_obj(m, ctx->obj);
  1261. seq_putc(m, '\n');
  1262. }
  1263. mutex_unlock(&dev->mode_config.mutex);
  1264. return 0;
  1265. }
  1266. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1267. {
  1268. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1269. struct drm_device *dev = node->minor->dev;
  1270. struct drm_i915_private *dev_priv = dev->dev_private;
  1271. unsigned forcewake_count;
  1272. spin_lock_irq(&dev_priv->uncore.lock);
  1273. forcewake_count = dev_priv->uncore.forcewake_count;
  1274. spin_unlock_irq(&dev_priv->uncore.lock);
  1275. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1276. return 0;
  1277. }
  1278. static const char *swizzle_string(unsigned swizzle)
  1279. {
  1280. switch (swizzle) {
  1281. case I915_BIT_6_SWIZZLE_NONE:
  1282. return "none";
  1283. case I915_BIT_6_SWIZZLE_9:
  1284. return "bit9";
  1285. case I915_BIT_6_SWIZZLE_9_10:
  1286. return "bit9/bit10";
  1287. case I915_BIT_6_SWIZZLE_9_11:
  1288. return "bit9/bit11";
  1289. case I915_BIT_6_SWIZZLE_9_10_11:
  1290. return "bit9/bit10/bit11";
  1291. case I915_BIT_6_SWIZZLE_9_17:
  1292. return "bit9/bit17";
  1293. case I915_BIT_6_SWIZZLE_9_10_17:
  1294. return "bit9/bit10/bit17";
  1295. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1296. return "unknown";
  1297. }
  1298. return "bug";
  1299. }
  1300. static int i915_swizzle_info(struct seq_file *m, void *data)
  1301. {
  1302. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1303. struct drm_device *dev = node->minor->dev;
  1304. struct drm_i915_private *dev_priv = dev->dev_private;
  1305. int ret;
  1306. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1307. if (ret)
  1308. return ret;
  1309. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1310. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1311. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1312. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1313. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1314. seq_printf(m, "DDC = 0x%08x\n",
  1315. I915_READ(DCC));
  1316. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1317. I915_READ16(C0DRB3));
  1318. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1319. I915_READ16(C1DRB3));
  1320. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1321. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1322. I915_READ(MAD_DIMM_C0));
  1323. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1324. I915_READ(MAD_DIMM_C1));
  1325. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1326. I915_READ(MAD_DIMM_C2));
  1327. seq_printf(m, "TILECTL = 0x%08x\n",
  1328. I915_READ(TILECTL));
  1329. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1330. I915_READ(ARB_MODE));
  1331. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1332. I915_READ(DISP_ARB_CTL));
  1333. }
  1334. mutex_unlock(&dev->struct_mutex);
  1335. return 0;
  1336. }
  1337. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1338. {
  1339. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1340. struct drm_device *dev = node->minor->dev;
  1341. struct drm_i915_private *dev_priv = dev->dev_private;
  1342. struct intel_ring_buffer *ring;
  1343. int i, ret;
  1344. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1345. if (ret)
  1346. return ret;
  1347. if (INTEL_INFO(dev)->gen == 6)
  1348. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1349. for_each_ring(ring, dev_priv, i) {
  1350. seq_printf(m, "%s\n", ring->name);
  1351. if (INTEL_INFO(dev)->gen == 7)
  1352. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1353. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1354. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1355. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1356. }
  1357. if (dev_priv->mm.aliasing_ppgtt) {
  1358. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1359. seq_puts(m, "aliasing PPGTT:\n");
  1360. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1361. }
  1362. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1363. mutex_unlock(&dev->struct_mutex);
  1364. return 0;
  1365. }
  1366. static int i915_dpio_info(struct seq_file *m, void *data)
  1367. {
  1368. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1369. struct drm_device *dev = node->minor->dev;
  1370. struct drm_i915_private *dev_priv = dev->dev_private;
  1371. int ret;
  1372. if (!IS_VALLEYVIEW(dev)) {
  1373. seq_puts(m, "unsupported\n");
  1374. return 0;
  1375. }
  1376. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1377. if (ret)
  1378. return ret;
  1379. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1380. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1381. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_A));
  1382. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1383. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_DIV_B));
  1384. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1385. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_A));
  1386. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1387. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_REFSFR_B));
  1388. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1389. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_A));
  1390. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1391. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_CORE_CLK_B));
  1392. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1393. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_A));
  1394. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1395. vlv_dpio_read(dev_priv, PIPE_A, _DPIO_LPF_COEFF_B));
  1396. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1397. vlv_dpio_read(dev_priv, PIPE_A, DPIO_FASTCLK_DISABLE));
  1398. mutex_unlock(&dev_priv->dpio_lock);
  1399. return 0;
  1400. }
  1401. static int i915_llc(struct seq_file *m, void *data)
  1402. {
  1403. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1404. struct drm_device *dev = node->minor->dev;
  1405. struct drm_i915_private *dev_priv = dev->dev_private;
  1406. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1407. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1408. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1409. return 0;
  1410. }
  1411. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1412. {
  1413. struct drm_info_node *node = m->private;
  1414. struct drm_device *dev = node->minor->dev;
  1415. struct drm_i915_private *dev_priv = dev->dev_private;
  1416. u32 psrperf = 0;
  1417. bool enabled = false;
  1418. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  1419. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  1420. enabled = HAS_PSR(dev) &&
  1421. I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
  1422. seq_printf(m, "Enabled: %s\n", yesno(enabled));
  1423. if (HAS_PSR(dev))
  1424. psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
  1425. EDP_PSR_PERF_CNT_MASK;
  1426. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  1427. return 0;
  1428. }
  1429. static int i915_energy_uJ(struct seq_file *m, void *data)
  1430. {
  1431. struct drm_info_node *node = m->private;
  1432. struct drm_device *dev = node->minor->dev;
  1433. struct drm_i915_private *dev_priv = dev->dev_private;
  1434. u64 power;
  1435. u32 units;
  1436. if (INTEL_INFO(dev)->gen < 6)
  1437. return -ENODEV;
  1438. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  1439. power = (power & 0x1f00) >> 8;
  1440. units = 1000000 / (1 << power); /* convert to uJ */
  1441. power = I915_READ(MCH_SECP_NRG_STTS);
  1442. power *= units;
  1443. seq_printf(m, "%llu", (long long unsigned)power);
  1444. return 0;
  1445. }
  1446. static int i915_pc8_status(struct seq_file *m, void *unused)
  1447. {
  1448. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1449. struct drm_device *dev = node->minor->dev;
  1450. struct drm_i915_private *dev_priv = dev->dev_private;
  1451. if (!IS_HASWELL(dev)) {
  1452. seq_puts(m, "not supported\n");
  1453. return 0;
  1454. }
  1455. mutex_lock(&dev_priv->pc8.lock);
  1456. seq_printf(m, "Requirements met: %s\n",
  1457. yesno(dev_priv->pc8.requirements_met));
  1458. seq_printf(m, "GPU idle: %s\n", yesno(dev_priv->pc8.gpu_idle));
  1459. seq_printf(m, "Disable count: %d\n", dev_priv->pc8.disable_count);
  1460. seq_printf(m, "IRQs disabled: %s\n",
  1461. yesno(dev_priv->pc8.irqs_disabled));
  1462. seq_printf(m, "Enabled: %s\n", yesno(dev_priv->pc8.enabled));
  1463. mutex_unlock(&dev_priv->pc8.lock);
  1464. return 0;
  1465. }
  1466. static int i915_pipe_crc(struct seq_file *m, void *data)
  1467. {
  1468. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1469. struct drm_device *dev = node->minor->dev;
  1470. struct drm_i915_private *dev_priv = dev->dev_private;
  1471. enum pipe pipe = (enum pipe)node->info_ent->data;
  1472. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1473. int head, tail;
  1474. if (dev_priv->pipe_crc[pipe].source == INTEL_PIPE_CRC_SOURCE_NONE) {
  1475. seq_puts(m, "none\n");
  1476. return 0;
  1477. }
  1478. seq_puts(m, " frame CRC1 CRC2 CRC3 CRC4 CRC5\n");
  1479. head = atomic_read(&pipe_crc->head);
  1480. tail = atomic_read(&pipe_crc->tail);
  1481. while (CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) >= 1) {
  1482. struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
  1483. seq_printf(m, "%8u %8x %8x %8x %8x %8x\n", entry->frame,
  1484. entry->crc[0], entry->crc[1], entry->crc[2],
  1485. entry->crc[3], entry->crc[4]);
  1486. BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
  1487. tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1488. atomic_set(&pipe_crc->tail, tail);
  1489. }
  1490. return 0;
  1491. }
  1492. static const char *pipe_crc_sources[] = {
  1493. "none",
  1494. "plane1",
  1495. "plane2",
  1496. "pf",
  1497. };
  1498. static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
  1499. {
  1500. BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
  1501. return pipe_crc_sources[source];
  1502. }
  1503. static int pipe_crc_ctl_show(struct seq_file *m, void *data)
  1504. {
  1505. struct drm_device *dev = m->private;
  1506. struct drm_i915_private *dev_priv = dev->dev_private;
  1507. int i;
  1508. for (i = 0; i < I915_MAX_PIPES; i++)
  1509. seq_printf(m, "%c %s\n", pipe_name(i),
  1510. pipe_crc_source_name(dev_priv->pipe_crc[i].source));
  1511. return 0;
  1512. }
  1513. static int pipe_crc_ctl_open(struct inode *inode, struct file *file)
  1514. {
  1515. struct drm_device *dev = inode->i_private;
  1516. return single_open(file, pipe_crc_ctl_show, dev);
  1517. }
  1518. static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
  1519. enum intel_pipe_crc_source source)
  1520. {
  1521. struct drm_i915_private *dev_priv = dev->dev_private;
  1522. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1523. u32 val;
  1524. return -ENODEV;
  1525. if (!IS_IVYBRIDGE(dev))
  1526. return -ENODEV;
  1527. if (pipe_crc->source == source)
  1528. return 0;
  1529. pipe_crc->source = source;
  1530. switch (source) {
  1531. case INTEL_PIPE_CRC_SOURCE_PLANE1:
  1532. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
  1533. break;
  1534. case INTEL_PIPE_CRC_SOURCE_PLANE2:
  1535. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
  1536. break;
  1537. case INTEL_PIPE_CRC_SOURCE_PF:
  1538. val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
  1539. break;
  1540. case INTEL_PIPE_CRC_SOURCE_NONE:
  1541. default:
  1542. val = 0;
  1543. break;
  1544. }
  1545. I915_WRITE(PIPE_CRC_CTL(pipe), val);
  1546. POSTING_READ(PIPE_CRC_CTL(pipe));
  1547. return 0;
  1548. }
  1549. /*
  1550. * Parse pipe CRC command strings:
  1551. * command: wsp* pipe wsp+ source wsp*
  1552. * pipe: (A | B | C)
  1553. * source: (none | plane1 | plane2 | pf)
  1554. * wsp: (#0x20 | #0x9 | #0xA)+
  1555. *
  1556. * eg.:
  1557. * "A plane1" -> Start CRC computations on plane1 of pipe A
  1558. * "A none" -> Stop CRC
  1559. */
  1560. static int pipe_crc_ctl_tokenize(char *buf, char *words[], int max_words)
  1561. {
  1562. int n_words = 0;
  1563. while (*buf) {
  1564. char *end;
  1565. /* skip leading white space */
  1566. buf = skip_spaces(buf);
  1567. if (!*buf)
  1568. break; /* end of buffer */
  1569. /* find end of word */
  1570. for (end = buf; *end && !isspace(*end); end++)
  1571. ;
  1572. if (n_words == max_words) {
  1573. DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
  1574. max_words);
  1575. return -EINVAL; /* ran out of words[] before bytes */
  1576. }
  1577. if (*end)
  1578. *end++ = '\0';
  1579. words[n_words++] = buf;
  1580. buf = end;
  1581. }
  1582. return n_words;
  1583. }
  1584. static int pipe_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
  1585. {
  1586. const char name = buf[0];
  1587. if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
  1588. return -EINVAL;
  1589. *pipe = name - 'A';
  1590. return 0;
  1591. }
  1592. static int
  1593. pipe_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *source)
  1594. {
  1595. int i;
  1596. for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
  1597. if (!strcmp(buf, pipe_crc_sources[i])) {
  1598. *source = i;
  1599. return 0;
  1600. }
  1601. return -EINVAL;
  1602. }
  1603. static int pipe_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
  1604. {
  1605. #define MAX_WORDS 2
  1606. int n_words;
  1607. char *words[MAX_WORDS];
  1608. enum pipe pipe;
  1609. enum intel_pipe_crc_source source;
  1610. n_words = pipe_crc_ctl_tokenize(buf, words, MAX_WORDS);
  1611. if (n_words != 2) {
  1612. DRM_DEBUG_DRIVER("tokenize failed, a command is 2 words\n");
  1613. return -EINVAL;
  1614. }
  1615. if (pipe_crc_ctl_parse_pipe(words[0], &pipe) < 0) {
  1616. DRM_DEBUG_DRIVER("unknown pipe %s\n", words[0]);
  1617. return -EINVAL;
  1618. }
  1619. if (pipe_crc_ctl_parse_source(words[1], &source) < 0) {
  1620. DRM_DEBUG_DRIVER("unknown source %s\n", words[1]);
  1621. return -EINVAL;
  1622. }
  1623. return pipe_crc_set_source(dev, pipe, source);
  1624. }
  1625. static ssize_t pipe_crc_ctl_write(struct file *file, const char __user *ubuf,
  1626. size_t len, loff_t *offp)
  1627. {
  1628. struct seq_file *m = file->private_data;
  1629. struct drm_device *dev = m->private;
  1630. char *tmpbuf;
  1631. int ret;
  1632. if (len == 0)
  1633. return 0;
  1634. if (len > PAGE_SIZE - 1) {
  1635. DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
  1636. PAGE_SIZE);
  1637. return -E2BIG;
  1638. }
  1639. tmpbuf = kmalloc(len + 1, GFP_KERNEL);
  1640. if (!tmpbuf)
  1641. return -ENOMEM;
  1642. if (copy_from_user(tmpbuf, ubuf, len)) {
  1643. ret = -EFAULT;
  1644. goto out;
  1645. }
  1646. tmpbuf[len] = '\0';
  1647. ret = pipe_crc_ctl_parse(dev, tmpbuf, len);
  1648. out:
  1649. kfree(tmpbuf);
  1650. if (ret < 0)
  1651. return ret;
  1652. *offp += len;
  1653. return len;
  1654. }
  1655. static const struct file_operations i915_pipe_crc_ctl_fops = {
  1656. .owner = THIS_MODULE,
  1657. .open = pipe_crc_ctl_open,
  1658. .read = seq_read,
  1659. .llseek = seq_lseek,
  1660. .release = single_release,
  1661. .write = pipe_crc_ctl_write
  1662. };
  1663. static int
  1664. i915_wedged_get(void *data, u64 *val)
  1665. {
  1666. struct drm_device *dev = data;
  1667. drm_i915_private_t *dev_priv = dev->dev_private;
  1668. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1669. return 0;
  1670. }
  1671. static int
  1672. i915_wedged_set(void *data, u64 val)
  1673. {
  1674. struct drm_device *dev = data;
  1675. DRM_INFO("Manually setting wedged to %llu\n", val);
  1676. i915_handle_error(dev, val);
  1677. return 0;
  1678. }
  1679. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1680. i915_wedged_get, i915_wedged_set,
  1681. "%llu\n");
  1682. static int
  1683. i915_ring_stop_get(void *data, u64 *val)
  1684. {
  1685. struct drm_device *dev = data;
  1686. drm_i915_private_t *dev_priv = dev->dev_private;
  1687. *val = dev_priv->gpu_error.stop_rings;
  1688. return 0;
  1689. }
  1690. static int
  1691. i915_ring_stop_set(void *data, u64 val)
  1692. {
  1693. struct drm_device *dev = data;
  1694. struct drm_i915_private *dev_priv = dev->dev_private;
  1695. int ret;
  1696. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1697. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1698. if (ret)
  1699. return ret;
  1700. dev_priv->gpu_error.stop_rings = val;
  1701. mutex_unlock(&dev->struct_mutex);
  1702. return 0;
  1703. }
  1704. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1705. i915_ring_stop_get, i915_ring_stop_set,
  1706. "0x%08llx\n");
  1707. static int
  1708. i915_ring_missed_irq_get(void *data, u64 *val)
  1709. {
  1710. struct drm_device *dev = data;
  1711. struct drm_i915_private *dev_priv = dev->dev_private;
  1712. *val = dev_priv->gpu_error.missed_irq_rings;
  1713. return 0;
  1714. }
  1715. static int
  1716. i915_ring_missed_irq_set(void *data, u64 val)
  1717. {
  1718. struct drm_device *dev = data;
  1719. struct drm_i915_private *dev_priv = dev->dev_private;
  1720. int ret;
  1721. /* Lock against concurrent debugfs callers */
  1722. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1723. if (ret)
  1724. return ret;
  1725. dev_priv->gpu_error.missed_irq_rings = val;
  1726. mutex_unlock(&dev->struct_mutex);
  1727. return 0;
  1728. }
  1729. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  1730. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  1731. "0x%08llx\n");
  1732. static int
  1733. i915_ring_test_irq_get(void *data, u64 *val)
  1734. {
  1735. struct drm_device *dev = data;
  1736. struct drm_i915_private *dev_priv = dev->dev_private;
  1737. *val = dev_priv->gpu_error.test_irq_rings;
  1738. return 0;
  1739. }
  1740. static int
  1741. i915_ring_test_irq_set(void *data, u64 val)
  1742. {
  1743. struct drm_device *dev = data;
  1744. struct drm_i915_private *dev_priv = dev->dev_private;
  1745. int ret;
  1746. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  1747. /* Lock against concurrent debugfs callers */
  1748. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1749. if (ret)
  1750. return ret;
  1751. dev_priv->gpu_error.test_irq_rings = val;
  1752. mutex_unlock(&dev->struct_mutex);
  1753. return 0;
  1754. }
  1755. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  1756. i915_ring_test_irq_get, i915_ring_test_irq_set,
  1757. "0x%08llx\n");
  1758. #define DROP_UNBOUND 0x1
  1759. #define DROP_BOUND 0x2
  1760. #define DROP_RETIRE 0x4
  1761. #define DROP_ACTIVE 0x8
  1762. #define DROP_ALL (DROP_UNBOUND | \
  1763. DROP_BOUND | \
  1764. DROP_RETIRE | \
  1765. DROP_ACTIVE)
  1766. static int
  1767. i915_drop_caches_get(void *data, u64 *val)
  1768. {
  1769. *val = DROP_ALL;
  1770. return 0;
  1771. }
  1772. static int
  1773. i915_drop_caches_set(void *data, u64 val)
  1774. {
  1775. struct drm_device *dev = data;
  1776. struct drm_i915_private *dev_priv = dev->dev_private;
  1777. struct drm_i915_gem_object *obj, *next;
  1778. struct i915_address_space *vm;
  1779. struct i915_vma *vma, *x;
  1780. int ret;
  1781. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1782. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1783. * on ioctls on -EAGAIN. */
  1784. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1785. if (ret)
  1786. return ret;
  1787. if (val & DROP_ACTIVE) {
  1788. ret = i915_gpu_idle(dev);
  1789. if (ret)
  1790. goto unlock;
  1791. }
  1792. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1793. i915_gem_retire_requests(dev);
  1794. if (val & DROP_BOUND) {
  1795. list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
  1796. list_for_each_entry_safe(vma, x, &vm->inactive_list,
  1797. mm_list) {
  1798. if (vma->obj->pin_count)
  1799. continue;
  1800. ret = i915_vma_unbind(vma);
  1801. if (ret)
  1802. goto unlock;
  1803. }
  1804. }
  1805. }
  1806. if (val & DROP_UNBOUND) {
  1807. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1808. global_list)
  1809. if (obj->pages_pin_count == 0) {
  1810. ret = i915_gem_object_put_pages(obj);
  1811. if (ret)
  1812. goto unlock;
  1813. }
  1814. }
  1815. unlock:
  1816. mutex_unlock(&dev->struct_mutex);
  1817. return ret;
  1818. }
  1819. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1820. i915_drop_caches_get, i915_drop_caches_set,
  1821. "0x%08llx\n");
  1822. static int
  1823. i915_max_freq_get(void *data, u64 *val)
  1824. {
  1825. struct drm_device *dev = data;
  1826. drm_i915_private_t *dev_priv = dev->dev_private;
  1827. int ret;
  1828. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1829. return -ENODEV;
  1830. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1831. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1832. if (ret)
  1833. return ret;
  1834. if (IS_VALLEYVIEW(dev))
  1835. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1836. dev_priv->rps.max_delay);
  1837. else
  1838. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1839. mutex_unlock(&dev_priv->rps.hw_lock);
  1840. return 0;
  1841. }
  1842. static int
  1843. i915_max_freq_set(void *data, u64 val)
  1844. {
  1845. struct drm_device *dev = data;
  1846. struct drm_i915_private *dev_priv = dev->dev_private;
  1847. int ret;
  1848. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1849. return -ENODEV;
  1850. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1851. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1852. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1853. if (ret)
  1854. return ret;
  1855. /*
  1856. * Turbo will still be enabled, but won't go above the set value.
  1857. */
  1858. if (IS_VALLEYVIEW(dev)) {
  1859. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1860. dev_priv->rps.max_delay = val;
  1861. gen6_set_rps(dev, val);
  1862. } else {
  1863. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1864. dev_priv->rps.max_delay = val;
  1865. gen6_set_rps(dev, val);
  1866. }
  1867. mutex_unlock(&dev_priv->rps.hw_lock);
  1868. return 0;
  1869. }
  1870. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1871. i915_max_freq_get, i915_max_freq_set,
  1872. "%llu\n");
  1873. static int
  1874. i915_min_freq_get(void *data, u64 *val)
  1875. {
  1876. struct drm_device *dev = data;
  1877. drm_i915_private_t *dev_priv = dev->dev_private;
  1878. int ret;
  1879. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1880. return -ENODEV;
  1881. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1882. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1883. if (ret)
  1884. return ret;
  1885. if (IS_VALLEYVIEW(dev))
  1886. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1887. dev_priv->rps.min_delay);
  1888. else
  1889. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1890. mutex_unlock(&dev_priv->rps.hw_lock);
  1891. return 0;
  1892. }
  1893. static int
  1894. i915_min_freq_set(void *data, u64 val)
  1895. {
  1896. struct drm_device *dev = data;
  1897. struct drm_i915_private *dev_priv = dev->dev_private;
  1898. int ret;
  1899. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1900. return -ENODEV;
  1901. flush_delayed_work(&dev_priv->rps.delayed_resume_work);
  1902. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1903. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1904. if (ret)
  1905. return ret;
  1906. /*
  1907. * Turbo will still be enabled, but won't go below the set value.
  1908. */
  1909. if (IS_VALLEYVIEW(dev)) {
  1910. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1911. dev_priv->rps.min_delay = val;
  1912. valleyview_set_rps(dev, val);
  1913. } else {
  1914. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1915. dev_priv->rps.min_delay = val;
  1916. gen6_set_rps(dev, val);
  1917. }
  1918. mutex_unlock(&dev_priv->rps.hw_lock);
  1919. return 0;
  1920. }
  1921. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1922. i915_min_freq_get, i915_min_freq_set,
  1923. "%llu\n");
  1924. static int
  1925. i915_cache_sharing_get(void *data, u64 *val)
  1926. {
  1927. struct drm_device *dev = data;
  1928. drm_i915_private_t *dev_priv = dev->dev_private;
  1929. u32 snpcr;
  1930. int ret;
  1931. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1932. return -ENODEV;
  1933. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1934. if (ret)
  1935. return ret;
  1936. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1937. mutex_unlock(&dev_priv->dev->struct_mutex);
  1938. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1939. return 0;
  1940. }
  1941. static int
  1942. i915_cache_sharing_set(void *data, u64 val)
  1943. {
  1944. struct drm_device *dev = data;
  1945. struct drm_i915_private *dev_priv = dev->dev_private;
  1946. u32 snpcr;
  1947. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1948. return -ENODEV;
  1949. if (val > 3)
  1950. return -EINVAL;
  1951. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1952. /* Update the cache sharing policy here as well */
  1953. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1954. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1955. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1956. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1957. return 0;
  1958. }
  1959. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1960. i915_cache_sharing_get, i915_cache_sharing_set,
  1961. "%llu\n");
  1962. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1963. * allocated we need to hook into the minor for release. */
  1964. static int
  1965. drm_add_fake_info_node(struct drm_minor *minor,
  1966. struct dentry *ent,
  1967. const void *key)
  1968. {
  1969. struct drm_info_node *node;
  1970. node = kmalloc(sizeof(*node), GFP_KERNEL);
  1971. if (node == NULL) {
  1972. debugfs_remove(ent);
  1973. return -ENOMEM;
  1974. }
  1975. node->minor = minor;
  1976. node->dent = ent;
  1977. node->info_ent = (void *) key;
  1978. mutex_lock(&minor->debugfs_lock);
  1979. list_add(&node->list, &minor->debugfs_list);
  1980. mutex_unlock(&minor->debugfs_lock);
  1981. return 0;
  1982. }
  1983. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1984. {
  1985. struct drm_device *dev = inode->i_private;
  1986. struct drm_i915_private *dev_priv = dev->dev_private;
  1987. if (INTEL_INFO(dev)->gen < 6)
  1988. return 0;
  1989. gen6_gt_force_wake_get(dev_priv);
  1990. return 0;
  1991. }
  1992. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1993. {
  1994. struct drm_device *dev = inode->i_private;
  1995. struct drm_i915_private *dev_priv = dev->dev_private;
  1996. if (INTEL_INFO(dev)->gen < 6)
  1997. return 0;
  1998. gen6_gt_force_wake_put(dev_priv);
  1999. return 0;
  2000. }
  2001. static const struct file_operations i915_forcewake_fops = {
  2002. .owner = THIS_MODULE,
  2003. .open = i915_forcewake_open,
  2004. .release = i915_forcewake_release,
  2005. };
  2006. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  2007. {
  2008. struct drm_device *dev = minor->dev;
  2009. struct dentry *ent;
  2010. ent = debugfs_create_file("i915_forcewake_user",
  2011. S_IRUSR,
  2012. root, dev,
  2013. &i915_forcewake_fops);
  2014. if (IS_ERR(ent))
  2015. return PTR_ERR(ent);
  2016. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  2017. }
  2018. static int i915_debugfs_create(struct dentry *root,
  2019. struct drm_minor *minor,
  2020. const char *name,
  2021. const struct file_operations *fops)
  2022. {
  2023. struct drm_device *dev = minor->dev;
  2024. struct dentry *ent;
  2025. ent = debugfs_create_file(name,
  2026. S_IRUGO | S_IWUSR,
  2027. root, dev,
  2028. fops);
  2029. if (IS_ERR(ent))
  2030. return PTR_ERR(ent);
  2031. return drm_add_fake_info_node(minor, ent, fops);
  2032. }
  2033. static struct drm_info_list i915_debugfs_list[] = {
  2034. {"i915_capabilities", i915_capabilities, 0},
  2035. {"i915_gem_objects", i915_gem_object_info, 0},
  2036. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  2037. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  2038. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  2039. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  2040. {"i915_gem_stolen", i915_gem_stolen_list_info },
  2041. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  2042. {"i915_gem_request", i915_gem_request_info, 0},
  2043. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  2044. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  2045. {"i915_gem_interrupt", i915_interrupt_info, 0},
  2046. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  2047. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  2048. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  2049. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  2050. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  2051. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  2052. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  2053. {"i915_inttoext_table", i915_inttoext_table, 0},
  2054. {"i915_drpc_info", i915_drpc_info, 0},
  2055. {"i915_emon_status", i915_emon_status, 0},
  2056. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  2057. {"i915_gfxec", i915_gfxec, 0},
  2058. {"i915_fbc_status", i915_fbc_status, 0},
  2059. {"i915_ips_status", i915_ips_status, 0},
  2060. {"i915_sr_status", i915_sr_status, 0},
  2061. {"i915_opregion", i915_opregion, 0},
  2062. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  2063. {"i915_context_status", i915_context_status, 0},
  2064. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  2065. {"i915_swizzle_info", i915_swizzle_info, 0},
  2066. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  2067. {"i915_dpio", i915_dpio_info, 0},
  2068. {"i915_llc", i915_llc, 0},
  2069. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  2070. {"i915_energy_uJ", i915_energy_uJ, 0},
  2071. {"i915_pc8_status", i915_pc8_status, 0},
  2072. {"i915_pipe_A_crc", i915_pipe_crc, 0, (void *)PIPE_A},
  2073. {"i915_pipe_B_crc", i915_pipe_crc, 0, (void *)PIPE_B},
  2074. {"i915_pipe_C_crc", i915_pipe_crc, 0, (void *)PIPE_C},
  2075. };
  2076. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  2077. static struct i915_debugfs_files {
  2078. const char *name;
  2079. const struct file_operations *fops;
  2080. } i915_debugfs_files[] = {
  2081. {"i915_wedged", &i915_wedged_fops},
  2082. {"i915_max_freq", &i915_max_freq_fops},
  2083. {"i915_min_freq", &i915_min_freq_fops},
  2084. {"i915_cache_sharing", &i915_cache_sharing_fops},
  2085. {"i915_ring_stop", &i915_ring_stop_fops},
  2086. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  2087. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  2088. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  2089. {"i915_error_state", &i915_error_state_fops},
  2090. {"i915_next_seqno", &i915_next_seqno_fops},
  2091. {"i915_pipe_crc_ctl", &i915_pipe_crc_ctl_fops},
  2092. };
  2093. int i915_debugfs_init(struct drm_minor *minor)
  2094. {
  2095. int ret, i;
  2096. ret = i915_forcewake_create(minor->debugfs_root, minor);
  2097. if (ret)
  2098. return ret;
  2099. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2100. ret = i915_debugfs_create(minor->debugfs_root, minor,
  2101. i915_debugfs_files[i].name,
  2102. i915_debugfs_files[i].fops);
  2103. if (ret)
  2104. return ret;
  2105. }
  2106. return drm_debugfs_create_files(i915_debugfs_list,
  2107. I915_DEBUGFS_ENTRIES,
  2108. minor->debugfs_root, minor);
  2109. }
  2110. void i915_debugfs_cleanup(struct drm_minor *minor)
  2111. {
  2112. int i;
  2113. drm_debugfs_remove_files(i915_debugfs_list,
  2114. I915_DEBUGFS_ENTRIES, minor);
  2115. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  2116. 1, minor);
  2117. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  2118. struct drm_info_list *info_list =
  2119. (struct drm_info_list *) i915_debugfs_files[i].fops;
  2120. drm_debugfs_remove_files(info_list, 1, minor);
  2121. }
  2122. }
  2123. #endif /* CONFIG_DEBUG_FS */