msr.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. #ifndef __ASM_MSR_H
  2. #define __ASM_MSR_H
  3. #ifdef CONFIG_PARAVIRT
  4. #include <asm/paravirt.h>
  5. #else
  6. /*
  7. * Access to machine-specific registers (available on 586 and better only)
  8. * Note: the rd* operations modify the parameters directly (without using
  9. * pointer indirection), this allows gcc to optimize better
  10. */
  11. #define rdmsr(msr,val1,val2) \
  12. __asm__ __volatile__("rdmsr" \
  13. : "=a" (val1), "=d" (val2) \
  14. : "c" (msr))
  15. #define wrmsr(msr,val1,val2) \
  16. __asm__ __volatile__("wrmsr" \
  17. : /* no outputs */ \
  18. : "c" (msr), "a" (val1), "d" (val2))
  19. #define rdmsrl(msr,val) do { \
  20. unsigned long l__,h__; \
  21. rdmsr (msr, l__, h__); \
  22. val = l__; \
  23. val |= ((u64)h__<<32); \
  24. } while(0)
  25. static inline void wrmsrl (unsigned long msr, unsigned long long val)
  26. {
  27. unsigned long lo, hi;
  28. lo = (unsigned long) val;
  29. hi = val >> 32;
  30. wrmsr (msr, lo, hi);
  31. }
  32. /* wrmsr with exception handling */
  33. #define wrmsr_safe(msr,a,b) ({ int ret__; \
  34. asm volatile("2: wrmsr ; xorl %0,%0\n" \
  35. "1:\n\t" \
  36. ".section .fixup,\"ax\"\n\t" \
  37. "3: movl %4,%0 ; jmp 1b\n\t" \
  38. ".previous\n\t" \
  39. ".section __ex_table,\"a\"\n" \
  40. " .align 4\n\t" \
  41. " .long 2b,3b\n\t" \
  42. ".previous" \
  43. : "=a" (ret__) \
  44. : "c" (msr), "0" (a), "d" (b), "i" (-EFAULT));\
  45. ret__; })
  46. /* rdmsr with exception handling */
  47. #define rdmsr_safe(msr,a,b) ({ int ret__; \
  48. asm volatile("2: rdmsr ; xorl %0,%0\n" \
  49. "1:\n\t" \
  50. ".section .fixup,\"ax\"\n\t" \
  51. "3: movl %4,%0 ; jmp 1b\n\t" \
  52. ".previous\n\t" \
  53. ".section __ex_table,\"a\"\n" \
  54. " .align 4\n\t" \
  55. " .long 2b,3b\n\t" \
  56. ".previous" \
  57. : "=r" (ret__), "=a" (*(a)), "=d" (*(b)) \
  58. : "c" (msr), "i" (-EFAULT));\
  59. ret__; })
  60. #define rdtsc(low,high) \
  61. __asm__ __volatile__("rdtsc" : "=a" (low), "=d" (high))
  62. #define rdtscl(low) \
  63. __asm__ __volatile__("rdtsc" : "=a" (low) : : "edx")
  64. #define rdtscll(val) \
  65. __asm__ __volatile__("rdtsc" : "=A" (val))
  66. #define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
  67. #define rdpmc(counter,low,high) \
  68. __asm__ __volatile__("rdpmc" \
  69. : "=a" (low), "=d" (high) \
  70. : "c" (counter))
  71. #endif /* !CONFIG_PARAVIRT */
  72. #ifdef CONFIG_SMP
  73. void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  74. void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  75. #else /* CONFIG_SMP */
  76. static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
  77. {
  78. rdmsr(msr_no, *l, *h);
  79. }
  80. static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  81. {
  82. wrmsr(msr_no, l, h);
  83. }
  84. #endif /* CONFIG_SMP */
  85. /* symbolic names for some interesting MSRs */
  86. /* Intel defined MSRs. */
  87. #define MSR_IA32_P5_MC_ADDR 0
  88. #define MSR_IA32_P5_MC_TYPE 1
  89. #define MSR_IA32_PLATFORM_ID 0x17
  90. #define MSR_IA32_EBL_CR_POWERON 0x2a
  91. #define MSR_IA32_APICBASE 0x1b
  92. #define MSR_IA32_APICBASE_BSP (1<<8)
  93. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  94. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  95. #define MSR_IA32_UCODE_WRITE 0x79
  96. #define MSR_IA32_UCODE_REV 0x8b
  97. #define MSR_P6_PERFCTR0 0xc1
  98. #define MSR_P6_PERFCTR1 0xc2
  99. #define MSR_FSB_FREQ 0xcd
  100. #define MSR_IA32_BBL_CR_CTL 0x119
  101. #define MSR_IA32_SYSENTER_CS 0x174
  102. #define MSR_IA32_SYSENTER_ESP 0x175
  103. #define MSR_IA32_SYSENTER_EIP 0x176
  104. #define MSR_IA32_MCG_CAP 0x179
  105. #define MSR_IA32_MCG_STATUS 0x17a
  106. #define MSR_IA32_MCG_CTL 0x17b
  107. /* P4/Xeon+ specific */
  108. #define MSR_IA32_MCG_EAX 0x180
  109. #define MSR_IA32_MCG_EBX 0x181
  110. #define MSR_IA32_MCG_ECX 0x182
  111. #define MSR_IA32_MCG_EDX 0x183
  112. #define MSR_IA32_MCG_ESI 0x184
  113. #define MSR_IA32_MCG_EDI 0x185
  114. #define MSR_IA32_MCG_EBP 0x186
  115. #define MSR_IA32_MCG_ESP 0x187
  116. #define MSR_IA32_MCG_EFLAGS 0x188
  117. #define MSR_IA32_MCG_EIP 0x189
  118. #define MSR_IA32_MCG_RESERVED 0x18A
  119. #define MSR_P6_EVNTSEL0 0x186
  120. #define MSR_P6_EVNTSEL1 0x187
  121. #define MSR_IA32_PERF_STATUS 0x198
  122. #define MSR_IA32_PERF_CTL 0x199
  123. #define MSR_IA32_MPERF 0xE7
  124. #define MSR_IA32_APERF 0xE8
  125. #define MSR_IA32_THERM_CONTROL 0x19a
  126. #define MSR_IA32_THERM_INTERRUPT 0x19b
  127. #define MSR_IA32_THERM_STATUS 0x19c
  128. #define MSR_IA32_MISC_ENABLE 0x1a0
  129. #define MSR_IA32_DEBUGCTLMSR 0x1d9
  130. #define MSR_IA32_LASTBRANCHFROMIP 0x1db
  131. #define MSR_IA32_LASTBRANCHTOIP 0x1dc
  132. #define MSR_IA32_LASTINTFROMIP 0x1dd
  133. #define MSR_IA32_LASTINTTOIP 0x1de
  134. #define MSR_IA32_MC0_CTL 0x400
  135. #define MSR_IA32_MC0_STATUS 0x401
  136. #define MSR_IA32_MC0_ADDR 0x402
  137. #define MSR_IA32_MC0_MISC 0x403
  138. #define MSR_IA32_PEBS_ENABLE 0x3f1
  139. #define MSR_IA32_DS_AREA 0x600
  140. #define MSR_IA32_PERF_CAPABILITIES 0x345
  141. /* Pentium IV performance counter MSRs */
  142. #define MSR_P4_BPU_PERFCTR0 0x300
  143. #define MSR_P4_BPU_PERFCTR1 0x301
  144. #define MSR_P4_BPU_PERFCTR2 0x302
  145. #define MSR_P4_BPU_PERFCTR3 0x303
  146. #define MSR_P4_MS_PERFCTR0 0x304
  147. #define MSR_P4_MS_PERFCTR1 0x305
  148. #define MSR_P4_MS_PERFCTR2 0x306
  149. #define MSR_P4_MS_PERFCTR3 0x307
  150. #define MSR_P4_FLAME_PERFCTR0 0x308
  151. #define MSR_P4_FLAME_PERFCTR1 0x309
  152. #define MSR_P4_FLAME_PERFCTR2 0x30a
  153. #define MSR_P4_FLAME_PERFCTR3 0x30b
  154. #define MSR_P4_IQ_PERFCTR0 0x30c
  155. #define MSR_P4_IQ_PERFCTR1 0x30d
  156. #define MSR_P4_IQ_PERFCTR2 0x30e
  157. #define MSR_P4_IQ_PERFCTR3 0x30f
  158. #define MSR_P4_IQ_PERFCTR4 0x310
  159. #define MSR_P4_IQ_PERFCTR5 0x311
  160. #define MSR_P4_BPU_CCCR0 0x360
  161. #define MSR_P4_BPU_CCCR1 0x361
  162. #define MSR_P4_BPU_CCCR2 0x362
  163. #define MSR_P4_BPU_CCCR3 0x363
  164. #define MSR_P4_MS_CCCR0 0x364
  165. #define MSR_P4_MS_CCCR1 0x365
  166. #define MSR_P4_MS_CCCR2 0x366
  167. #define MSR_P4_MS_CCCR3 0x367
  168. #define MSR_P4_FLAME_CCCR0 0x368
  169. #define MSR_P4_FLAME_CCCR1 0x369
  170. #define MSR_P4_FLAME_CCCR2 0x36a
  171. #define MSR_P4_FLAME_CCCR3 0x36b
  172. #define MSR_P4_IQ_CCCR0 0x36c
  173. #define MSR_P4_IQ_CCCR1 0x36d
  174. #define MSR_P4_IQ_CCCR2 0x36e
  175. #define MSR_P4_IQ_CCCR3 0x36f
  176. #define MSR_P4_IQ_CCCR4 0x370
  177. #define MSR_P4_IQ_CCCR5 0x371
  178. #define MSR_P4_ALF_ESCR0 0x3ca
  179. #define MSR_P4_ALF_ESCR1 0x3cb
  180. #define MSR_P4_BPU_ESCR0 0x3b2
  181. #define MSR_P4_BPU_ESCR1 0x3b3
  182. #define MSR_P4_BSU_ESCR0 0x3a0
  183. #define MSR_P4_BSU_ESCR1 0x3a1
  184. #define MSR_P4_CRU_ESCR0 0x3b8
  185. #define MSR_P4_CRU_ESCR1 0x3b9
  186. #define MSR_P4_CRU_ESCR2 0x3cc
  187. #define MSR_P4_CRU_ESCR3 0x3cd
  188. #define MSR_P4_CRU_ESCR4 0x3e0
  189. #define MSR_P4_CRU_ESCR5 0x3e1
  190. #define MSR_P4_DAC_ESCR0 0x3a8
  191. #define MSR_P4_DAC_ESCR1 0x3a9
  192. #define MSR_P4_FIRM_ESCR0 0x3a4
  193. #define MSR_P4_FIRM_ESCR1 0x3a5
  194. #define MSR_P4_FLAME_ESCR0 0x3a6
  195. #define MSR_P4_FLAME_ESCR1 0x3a7
  196. #define MSR_P4_FSB_ESCR0 0x3a2
  197. #define MSR_P4_FSB_ESCR1 0x3a3
  198. #define MSR_P4_IQ_ESCR0 0x3ba
  199. #define MSR_P4_IQ_ESCR1 0x3bb
  200. #define MSR_P4_IS_ESCR0 0x3b4
  201. #define MSR_P4_IS_ESCR1 0x3b5
  202. #define MSR_P4_ITLB_ESCR0 0x3b6
  203. #define MSR_P4_ITLB_ESCR1 0x3b7
  204. #define MSR_P4_IX_ESCR0 0x3c8
  205. #define MSR_P4_IX_ESCR1 0x3c9
  206. #define MSR_P4_MOB_ESCR0 0x3aa
  207. #define MSR_P4_MOB_ESCR1 0x3ab
  208. #define MSR_P4_MS_ESCR0 0x3c0
  209. #define MSR_P4_MS_ESCR1 0x3c1
  210. #define MSR_P4_PMH_ESCR0 0x3ac
  211. #define MSR_P4_PMH_ESCR1 0x3ad
  212. #define MSR_P4_RAT_ESCR0 0x3bc
  213. #define MSR_P4_RAT_ESCR1 0x3bd
  214. #define MSR_P4_SAAT_ESCR0 0x3ae
  215. #define MSR_P4_SAAT_ESCR1 0x3af
  216. #define MSR_P4_SSU_ESCR0 0x3be
  217. #define MSR_P4_SSU_ESCR1 0x3bf /* guess: not defined in manual */
  218. #define MSR_P4_TBPU_ESCR0 0x3c2
  219. #define MSR_P4_TBPU_ESCR1 0x3c3
  220. #define MSR_P4_TC_ESCR0 0x3c4
  221. #define MSR_P4_TC_ESCR1 0x3c5
  222. #define MSR_P4_U2L_ESCR0 0x3b0
  223. #define MSR_P4_U2L_ESCR1 0x3b1
  224. /* AMD Defined MSRs */
  225. #define MSR_K6_EFER 0xC0000080
  226. #define MSR_K6_STAR 0xC0000081
  227. #define MSR_K6_WHCR 0xC0000082
  228. #define MSR_K6_UWCCR 0xC0000085
  229. #define MSR_K6_EPMR 0xC0000086
  230. #define MSR_K6_PSOR 0xC0000087
  231. #define MSR_K6_PFIR 0xC0000088
  232. #define MSR_K7_EVNTSEL0 0xC0010000
  233. #define MSR_K7_EVNTSEL1 0xC0010001
  234. #define MSR_K7_EVNTSEL2 0xC0010002
  235. #define MSR_K7_EVNTSEL3 0xC0010003
  236. #define MSR_K7_PERFCTR0 0xC0010004
  237. #define MSR_K7_PERFCTR1 0xC0010005
  238. #define MSR_K7_PERFCTR2 0xC0010006
  239. #define MSR_K7_PERFCTR3 0xC0010007
  240. #define MSR_K7_HWCR 0xC0010015
  241. #define MSR_K7_CLK_CTL 0xC001001b
  242. #define MSR_K7_FID_VID_CTL 0xC0010041
  243. #define MSR_K7_FID_VID_STATUS 0xC0010042
  244. /* extended feature register */
  245. #define MSR_EFER 0xc0000080
  246. /* EFER bits: */
  247. /* Execute Disable enable */
  248. #define _EFER_NX 11
  249. #define EFER_NX (1<<_EFER_NX)
  250. /* Centaur-Hauls/IDT defined MSRs. */
  251. #define MSR_IDT_FCR1 0x107
  252. #define MSR_IDT_FCR2 0x108
  253. #define MSR_IDT_FCR3 0x109
  254. #define MSR_IDT_FCR4 0x10a
  255. #define MSR_IDT_MCR0 0x110
  256. #define MSR_IDT_MCR1 0x111
  257. #define MSR_IDT_MCR2 0x112
  258. #define MSR_IDT_MCR3 0x113
  259. #define MSR_IDT_MCR4 0x114
  260. #define MSR_IDT_MCR5 0x115
  261. #define MSR_IDT_MCR6 0x116
  262. #define MSR_IDT_MCR7 0x117
  263. #define MSR_IDT_MCR_CTRL 0x120
  264. /* VIA Cyrix defined MSRs*/
  265. #define MSR_VIA_FCR 0x1107
  266. #define MSR_VIA_LONGHAUL 0x110a
  267. #define MSR_VIA_RNG 0x110b
  268. #define MSR_VIA_BCR2 0x1147
  269. /* Transmeta defined MSRs */
  270. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  271. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  272. #define MSR_TMTA_LRTI_READOUT 0x80868018
  273. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  274. /* Intel Core-based CPU performance counters */
  275. #define MSR_CORE_PERF_FIXED_CTR0 0x309
  276. #define MSR_CORE_PERF_FIXED_CTR1 0x30a
  277. #define MSR_CORE_PERF_FIXED_CTR2 0x30b
  278. #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
  279. #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
  280. #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
  281. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
  282. /* Geode defined MSRs */
  283. #define MSR_GEODE_BUSCONT_CONF0 0x1900
  284. #endif /* __ASM_MSR_H */