Kconfig 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. menu "Processor selection"
  2. #
  3. # Processor families
  4. #
  5. config CPU_SH2
  6. select SH_WRITETHROUGH if !CPU_SH2A
  7. bool
  8. config CPU_SH2A
  9. bool
  10. select CPU_SH2
  11. config CPU_SH3
  12. bool
  13. select CPU_HAS_INTEVT
  14. select CPU_HAS_SR_RB
  15. config CPU_SH4
  16. bool
  17. select CPU_HAS_INTEVT
  18. select CPU_HAS_SR_RB
  19. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  20. config CPU_SH4A
  21. bool
  22. select CPU_SH4
  23. config CPU_SH4AL_DSP
  24. bool
  25. select CPU_SH4A
  26. config CPU_SUBTYPE_ST40
  27. bool
  28. select CPU_SH4
  29. select CPU_HAS_INTC2_IRQ
  30. config CPU_SHX2
  31. bool
  32. #
  33. # Processor subtypes
  34. #
  35. comment "SH-2 Processor Support"
  36. config CPU_SUBTYPE_SH7604
  37. bool "Support SH7604 processor"
  38. select CPU_SH2
  39. config CPU_SUBTYPE_SH7619
  40. bool "Support SH7619 processor"
  41. select CPU_SH2
  42. comment "SH-2A Processor Support"
  43. config CPU_SUBTYPE_SH7206
  44. bool "Support SH7206 processor"
  45. select CPU_SH2A
  46. comment "SH-3 Processor Support"
  47. config CPU_SUBTYPE_SH7300
  48. bool "Support SH7300 processor"
  49. select CPU_SH3
  50. config CPU_SUBTYPE_SH7705
  51. bool "Support SH7705 processor"
  52. select CPU_SH3
  53. select CPU_HAS_PINT_IRQ
  54. config CPU_SUBTYPE_SH7706
  55. bool "Support SH7706 processor"
  56. select CPU_SH3
  57. select CPU_HAS_IPR_IRQ
  58. help
  59. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  60. config CPU_SUBTYPE_SH7707
  61. bool "Support SH7707 processor"
  62. select CPU_SH3
  63. select CPU_HAS_PINT_IRQ
  64. help
  65. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  66. config CPU_SUBTYPE_SH7708
  67. bool "Support SH7708 processor"
  68. select CPU_SH3
  69. help
  70. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  71. if you have a 100 Mhz SH-3 HD6417708R CPU.
  72. config CPU_SUBTYPE_SH7709
  73. bool "Support SH7709 processor"
  74. select CPU_SH3
  75. select CPU_HAS_IPR_IRQ
  76. select CPU_HAS_PINT_IRQ
  77. help
  78. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  79. config CPU_SUBTYPE_SH7710
  80. bool "Support SH7710 processor"
  81. select CPU_SH3
  82. help
  83. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  84. comment "SH-4 Processor Support"
  85. config CPU_SUBTYPE_SH7750
  86. bool "Support SH7750 processor"
  87. select CPU_SH4
  88. select CPU_HAS_IPR_IRQ
  89. help
  90. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  91. config CPU_SUBTYPE_SH7091
  92. bool "Support SH7091 processor"
  93. select CPU_SH4
  94. select CPU_SUBTYPE_SH7750
  95. help
  96. Select SH7091 if you have an SH-4 based Sega device (such as
  97. the Dreamcast, Naomi, and Naomi 2).
  98. config CPU_SUBTYPE_SH7750R
  99. bool "Support SH7750R processor"
  100. select CPU_SH4
  101. select CPU_SUBTYPE_SH7750
  102. select CPU_HAS_IPR_IRQ
  103. config CPU_SUBTYPE_SH7750S
  104. bool "Support SH7750S processor"
  105. select CPU_SH4
  106. select CPU_SUBTYPE_SH7750
  107. select CPU_HAS_IPR_IRQ
  108. config CPU_SUBTYPE_SH7751
  109. bool "Support SH7751 processor"
  110. select CPU_SH4
  111. select CPU_HAS_IPR_IRQ
  112. help
  113. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  114. or if you have a HD6417751R CPU.
  115. config CPU_SUBTYPE_SH7751R
  116. bool "Support SH7751R processor"
  117. select CPU_SH4
  118. select CPU_SUBTYPE_SH7751
  119. select CPU_HAS_IPR_IRQ
  120. config CPU_SUBTYPE_SH7760
  121. bool "Support SH7760 processor"
  122. select CPU_SH4
  123. select CPU_HAS_INTC2_IRQ
  124. select CPU_HAS_IPR_IRQ
  125. config CPU_SUBTYPE_SH4_202
  126. bool "Support SH4-202 processor"
  127. select CPU_SH4
  128. comment "ST40 Processor Support"
  129. config CPU_SUBTYPE_ST40STB1
  130. bool "Support ST40STB1/ST40RA processors"
  131. select CPU_SUBTYPE_ST40
  132. help
  133. Select ST40STB1 if you have a ST40RA CPU.
  134. This was previously called the ST40STB1, hence the option name.
  135. config CPU_SUBTYPE_ST40GX1
  136. bool "Support ST40GX1 processor"
  137. select CPU_SUBTYPE_ST40
  138. help
  139. Select ST40GX1 if you have a ST40GX1 CPU.
  140. comment "SH-4A Processor Support"
  141. config CPU_SUBTYPE_SH7770
  142. bool "Support SH7770 processor"
  143. select CPU_SH4A
  144. config CPU_SUBTYPE_SH7780
  145. bool "Support SH7780 processor"
  146. select CPU_SH4A
  147. select CPU_HAS_INTC2_IRQ
  148. config CPU_SUBTYPE_SH7785
  149. bool "Support SH7785 processor"
  150. select CPU_SH4A
  151. select CPU_SHX2
  152. select CPU_HAS_INTC2_IRQ
  153. comment "SH4AL-DSP Processor Support"
  154. config CPU_SUBTYPE_SH73180
  155. bool "Support SH73180 processor"
  156. select CPU_SH4AL_DSP
  157. config CPU_SUBTYPE_SH7343
  158. bool "Support SH7343 processor"
  159. select CPU_SH4AL_DSP
  160. config CPU_SUBTYPE_SH7722
  161. bool "Support SH7722 processor"
  162. select CPU_SH4AL_DSP
  163. select CPU_SHX2
  164. select CPU_HAS_IPR_IRQ
  165. endmenu
  166. menu "Memory management options"
  167. config MMU
  168. bool "Support for memory management hardware"
  169. depends on !CPU_SH2
  170. default y
  171. help
  172. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  173. boot on these systems, this option must not be set.
  174. On other systems (such as the SH-3 and 4) where an MMU exists,
  175. turning this off will boot the kernel on these machines with the
  176. MMU implicitly switched off.
  177. config PAGE_OFFSET
  178. hex
  179. default "0x80000000" if MMU
  180. default "0x00000000"
  181. config MEMORY_START
  182. hex "Physical memory start address"
  183. default "0x08000000"
  184. ---help---
  185. Computers built with Hitachi SuperH processors always
  186. map the ROM starting at address zero. But the processor
  187. does not specify the range that RAM takes.
  188. The physical memory (RAM) start address will be automatically
  189. set to 08000000. Other platforms, such as the Solution Engine
  190. boards typically map RAM at 0C000000.
  191. Tweak this only when porting to a new machine which does not
  192. already have a defconfig. Changing it from the known correct
  193. value on any of the known systems will only lead to disaster.
  194. config MEMORY_SIZE
  195. hex "Physical memory size"
  196. default "0x00400000"
  197. help
  198. This sets the default memory size assumed by your SH kernel. It can
  199. be overridden as normal by the 'mem=' argument on the kernel command
  200. line. If unsure, consult your board specifications or just leave it
  201. as 0x00400000 which was the default value before this became
  202. configurable.
  203. config 32BIT
  204. bool "Support 32-bit physical addressing through PMB"
  205. depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
  206. default y
  207. help
  208. If you say Y here, physical addressing will be extended to
  209. 32-bits through the SH-4A PMB. If this is not set, legacy
  210. 29-bit physical addressing will be used.
  211. config X2TLB
  212. bool "Enable extended TLB mode"
  213. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  214. help
  215. Selecting this option will enable the extended mode of the SH-X2
  216. TLB. For legacy SH-X behaviour and interoperability, say N. For
  217. all of the fun new features and a willingless to submit bug reports,
  218. say Y.
  219. config VSYSCALL
  220. bool "Support vsyscall page"
  221. depends on MMU
  222. default y
  223. help
  224. This will enable support for the kernel mapping a vDSO page
  225. in process space, and subsequently handing down the entry point
  226. to the libc through the ELF auxiliary vector.
  227. From the kernel side this is used for the signal trampoline.
  228. For systems with an MMU that can afford to give up a page,
  229. (the default value) say Y.
  230. choice
  231. prompt "Kernel page size"
  232. default PAGE_SIZE_4KB
  233. config PAGE_SIZE_4KB
  234. bool "4kB"
  235. help
  236. This is the default page size used by all SuperH CPUs.
  237. config PAGE_SIZE_8KB
  238. bool "8kB"
  239. depends on EXPERIMENTAL && X2TLB
  240. help
  241. This enables 8kB pages as supported by SH-X2 and later MMUs.
  242. config PAGE_SIZE_64KB
  243. bool "64kB"
  244. depends on EXPERIMENTAL && CPU_SH4
  245. help
  246. This enables support for 64kB pages, possible on all SH-4
  247. CPUs and later. Highly experimental, not recommended.
  248. endchoice
  249. choice
  250. prompt "HugeTLB page size"
  251. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  252. default HUGETLB_PAGE_SIZE_64K
  253. config HUGETLB_PAGE_SIZE_64K
  254. bool "64kB"
  255. config HUGETLB_PAGE_SIZE_256K
  256. bool "256kB"
  257. depends on X2TLB
  258. config HUGETLB_PAGE_SIZE_1MB
  259. bool "1MB"
  260. config HUGETLB_PAGE_SIZE_4MB
  261. bool "4MB"
  262. depends on X2TLB
  263. config HUGETLB_PAGE_SIZE_64MB
  264. bool "64MB"
  265. depends on X2TLB
  266. endchoice
  267. source "mm/Kconfig"
  268. endmenu
  269. menu "Cache configuration"
  270. config SH7705_CACHE_32KB
  271. bool "Enable 32KB cache size for SH7705"
  272. depends on CPU_SUBTYPE_SH7705
  273. default y
  274. config SH_DIRECT_MAPPED
  275. bool "Use direct-mapped caching"
  276. default n
  277. help
  278. Selecting this option will configure the caches to be direct-mapped,
  279. even if the cache supports a 2 or 4-way mode. This is useful primarily
  280. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  281. SH4-202, SH4-501, etc.)
  282. Turn this option off for platforms that do not have a direct-mapped
  283. cache, and you have no need to run the caches in such a configuration.
  284. config SH_WRITETHROUGH
  285. bool "Use write-through caching"
  286. help
  287. Selecting this option will configure the caches in write-through
  288. mode, as opposed to the default write-back configuration.
  289. Since there's sill some aliasing issues on SH-4, this option will
  290. unfortunately still require the majority of flushing functions to
  291. be implemented to deal with aliasing.
  292. If unsure, say N.
  293. config SH_OCRAM
  294. bool "Operand Cache RAM (OCRAM) support"
  295. help
  296. Selecting this option will automatically tear down the number of
  297. sets in the dcache by half, which in turn exposes a memory range.
  298. The addresses for the OC RAM base will vary according to the
  299. processor version. Consult vendor documentation for specifics.
  300. If unsure, say N.
  301. endmenu