head_44x.S 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Kernel execution entry point code.
  3. *
  4. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  5. * Initial PowerPC version.
  6. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  7. * Rewritten for PReP
  8. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  9. * Low-level exception handers, MMU support, and rewrite.
  10. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  11. * PowerPC 8xx modifications.
  12. * Copyright (c) 1998-1999 TiVo, Inc.
  13. * PowerPC 403GCX modifications.
  14. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  15. * PowerPC 403GCX/405GP modifications.
  16. * Copyright 2000 MontaVista Software Inc.
  17. * PPC405 modifications
  18. * PowerPC 403GCX/405GP modifications.
  19. * Author: MontaVista Software, Inc.
  20. * frank_rowand@mvista.com or source@mvista.com
  21. * debbie_chu@mvista.com
  22. * Copyright 2002-2005 MontaVista Software, Inc.
  23. * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
  24. *
  25. * This program is free software; you can redistribute it and/or modify it
  26. * under the terms of the GNU General Public License as published by the
  27. * Free Software Foundation; either version 2 of the License, or (at your
  28. * option) any later version.
  29. */
  30. #include <asm/processor.h>
  31. #include <asm/page.h>
  32. #include <asm/mmu.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/cputable.h>
  35. #include <asm/thread_info.h>
  36. #include <asm/ppc_asm.h>
  37. #include <asm/asm-offsets.h>
  38. #include "head_booke.h"
  39. /* As with the other PowerPC ports, it is expected that when code
  40. * execution begins here, the following registers contain valid, yet
  41. * optional, information:
  42. *
  43. * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
  44. * r4 - Starting address of the init RAM disk
  45. * r5 - Ending address of the init RAM disk
  46. * r6 - Start of kernel command line string (e.g. "mem=128")
  47. * r7 - End of kernel command line string
  48. *
  49. */
  50. .text
  51. _GLOBAL(_stext)
  52. _GLOBAL(_start)
  53. /*
  54. * Reserve a word at a fixed location to store the address
  55. * of abatron_pteptrs
  56. */
  57. nop
  58. /*
  59. * Save parameters we are passed
  60. */
  61. mr r31,r3
  62. mr r30,r4
  63. mr r29,r5
  64. mr r28,r6
  65. mr r27,r7
  66. li r24,0 /* CPU number */
  67. /*
  68. * Set up the initial MMU state
  69. *
  70. * We are still executing code at the virtual address
  71. * mappings set by the firmware for the base of RAM.
  72. *
  73. * We first invalidate all TLB entries but the one
  74. * we are running from. We then load the KERNELBASE
  75. * mappings so we can begin to use kernel addresses
  76. * natively and so the interrupt vector locations are
  77. * permanently pinned (necessary since Book E
  78. * implementations always have translation enabled).
  79. *
  80. * TODO: Use the known TLB entry we are running from to
  81. * determine which physical region we are located
  82. * in. This can be used to determine where in RAM
  83. * (on a shared CPU system) or PCI memory space
  84. * (on a DRAMless system) we are located.
  85. * For now, we assume a perfect world which means
  86. * we are located at the base of DRAM (physical 0).
  87. */
  88. /*
  89. * Search TLB for entry that we are currently using.
  90. * Invalidate all entries but the one we are using.
  91. */
  92. /* Load our current PID->MMUCR TID and MSR IS->MMUCR STS */
  93. mfspr r3,SPRN_PID /* Get PID */
  94. mfmsr r4 /* Get MSR */
  95. andi. r4,r4,MSR_IS@l /* TS=1? */
  96. beq wmmucr /* If not, leave STS=0 */
  97. oris r3,r3,PPC44x_MMUCR_STS@h /* Set STS=1 */
  98. wmmucr: mtspr SPRN_MMUCR,r3 /* Put MMUCR */
  99. sync
  100. bl invstr /* Find our address */
  101. invstr: mflr r5 /* Make it accessible */
  102. tlbsx r23,0,r5 /* Find entry we are in */
  103. li r4,0 /* Start at TLB entry 0 */
  104. li r3,0 /* Set PAGEID inval value */
  105. 1: cmpw r23,r4 /* Is this our entry? */
  106. beq skpinv /* If so, skip the inval */
  107. tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */
  108. skpinv: addi r4,r4,1 /* Increment */
  109. cmpwi r4,64 /* Are we done? */
  110. bne 1b /* If not, repeat */
  111. isync /* If so, context change */
  112. /*
  113. * Configure and load pinned entry into TLB slot 63.
  114. */
  115. lis r3,KERNELBASE@h /* Load the kernel virtual address */
  116. ori r3,r3,KERNELBASE@l
  117. /* Kernel is at the base of RAM */
  118. li r4, 0 /* Load the kernel physical address */
  119. /* Load the kernel PID = 0 */
  120. li r0,0
  121. mtspr SPRN_PID,r0
  122. sync
  123. /* Initialize MMUCR */
  124. li r5,0
  125. mtspr SPRN_MMUCR,r5
  126. sync
  127. /* pageid fields */
  128. clrrwi r3,r3,10 /* Mask off the effective page number */
  129. ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_256M
  130. /* xlat fields */
  131. clrrwi r4,r4,10 /* Mask off the real page number */
  132. /* ERPN is 0 for first 4GB page */
  133. /* attrib fields */
  134. /* Added guarded bit to protect against speculative loads/stores */
  135. li r5,0
  136. ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
  137. li r0,63 /* TLB slot 63 */
  138. tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */
  139. tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */
  140. tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */
  141. /* Force context change */
  142. mfmsr r0
  143. mtspr SPRN_SRR1, r0
  144. lis r0,3f@h
  145. ori r0,r0,3f@l
  146. mtspr SPRN_SRR0,r0
  147. sync
  148. rfi
  149. /* If necessary, invalidate original entry we used */
  150. 3: cmpwi r23,63
  151. beq 4f
  152. li r6,0
  153. tlbwe r6,r23,PPC44x_TLB_PAGEID
  154. isync
  155. 4:
  156. #ifdef CONFIG_SERIAL_TEXT_DEBUG
  157. /*
  158. * Add temporary UART mapping for early debug.
  159. * We can map UART registers wherever we want as long as they don't
  160. * interfere with other system mappings (e.g. with pinned entries).
  161. * For an example of how we handle this - see ocotea.h. --ebs
  162. */
  163. /* pageid fields */
  164. lis r3,UART0_IO_BASE@h
  165. ori r3,r3,PPC44x_TLB_VALID | PPC44x_TLB_4K
  166. /* xlat fields */
  167. lis r4,UART0_PHYS_IO_BASE@h /* RPN depends on SoC */
  168. #ifndef CONFIG_440EP
  169. ori r4,r4,0x0001 /* ERPN is 1 for second 4GB page */
  170. #endif
  171. /* attrib fields */
  172. li r5,0
  173. ori r5,r5,(PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_I | PPC44x_TLB_G)
  174. li r0,0 /* TLB slot 0 */
  175. tlbwe r3,r0,PPC44x_TLB_PAGEID /* Load the pageid fields */
  176. tlbwe r4,r0,PPC44x_TLB_XLAT /* Load the translation fields */
  177. tlbwe r5,r0,PPC44x_TLB_ATTRIB /* Load the attrib/access fields */
  178. /* Force context change */
  179. isync
  180. #endif /* CONFIG_SERIAL_TEXT_DEBUG */
  181. /* Establish the interrupt vector offsets */
  182. SET_IVOR(0, CriticalInput);
  183. SET_IVOR(1, MachineCheck);
  184. SET_IVOR(2, DataStorage);
  185. SET_IVOR(3, InstructionStorage);
  186. SET_IVOR(4, ExternalInput);
  187. SET_IVOR(5, Alignment);
  188. SET_IVOR(6, Program);
  189. SET_IVOR(7, FloatingPointUnavailable);
  190. SET_IVOR(8, SystemCall);
  191. SET_IVOR(9, AuxillaryProcessorUnavailable);
  192. SET_IVOR(10, Decrementer);
  193. SET_IVOR(11, FixedIntervalTimer);
  194. SET_IVOR(12, WatchdogTimer);
  195. SET_IVOR(13, DataTLBError);
  196. SET_IVOR(14, InstructionTLBError);
  197. SET_IVOR(15, Debug);
  198. /* Establish the interrupt vector base */
  199. lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
  200. mtspr SPRN_IVPR,r4
  201. #ifdef CONFIG_440EP
  202. /* Clear DAPUIB flag in CCR0 (enable APU between CPU and FPU) */
  203. mfspr r2,SPRN_CCR0
  204. lis r3,0xffef
  205. ori r3,r3,0xffff
  206. and r2,r2,r3
  207. mtspr SPRN_CCR0,r2
  208. isync
  209. #endif
  210. /*
  211. * This is where the main kernel code starts.
  212. */
  213. /* ptr to current */
  214. lis r2,init_task@h
  215. ori r2,r2,init_task@l
  216. /* ptr to current thread */
  217. addi r4,r2,THREAD /* init task's THREAD */
  218. mtspr SPRN_SPRG3,r4
  219. /* stack */
  220. lis r1,init_thread_union@h
  221. ori r1,r1,init_thread_union@l
  222. li r0,0
  223. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  224. bl early_init
  225. /*
  226. * Decide what sort of machine this is and initialize the MMU.
  227. */
  228. mr r3,r31
  229. mr r4,r30
  230. mr r5,r29
  231. mr r6,r28
  232. mr r7,r27
  233. bl machine_init
  234. bl MMU_init
  235. /* Setup PTE pointers for the Abatron bdiGDB */
  236. lis r6, swapper_pg_dir@h
  237. ori r6, r6, swapper_pg_dir@l
  238. lis r5, abatron_pteptrs@h
  239. ori r5, r5, abatron_pteptrs@l
  240. lis r4, KERNELBASE@h
  241. ori r4, r4, KERNELBASE@l
  242. stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
  243. stw r6, 0(r5)
  244. /* Let's move on */
  245. lis r4,start_kernel@h
  246. ori r4,r4,start_kernel@l
  247. lis r3,MSR_KERNEL@h
  248. ori r3,r3,MSR_KERNEL@l
  249. mtspr SPRN_SRR0,r4
  250. mtspr SPRN_SRR1,r3
  251. rfi /* change context and jump to start_kernel */
  252. /*
  253. * Interrupt vector entry code
  254. *
  255. * The Book E MMUs are always on so we don't need to handle
  256. * interrupts in real mode as with previous PPC processors. In
  257. * this case we handle interrupts in the kernel virtual address
  258. * space.
  259. *
  260. * Interrupt vectors are dynamically placed relative to the
  261. * interrupt prefix as determined by the address of interrupt_base.
  262. * The interrupt vectors offsets are programmed using the labels
  263. * for each interrupt vector entry.
  264. *
  265. * Interrupt vectors must be aligned on a 16 byte boundary.
  266. * We align on a 32 byte cache line boundary for good measure.
  267. */
  268. interrupt_base:
  269. /* Critical Input Interrupt */
  270. CRITICAL_EXCEPTION(0x0100, CriticalInput, unknown_exception)
  271. /* Machine Check Interrupt */
  272. #ifdef CONFIG_440A
  273. MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  274. #else
  275. CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  276. #endif
  277. /* Data Storage Interrupt */
  278. START_EXCEPTION(DataStorage)
  279. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  280. mtspr SPRN_SPRG1, r11
  281. mtspr SPRN_SPRG4W, r12
  282. mtspr SPRN_SPRG5W, r13
  283. mfcr r11
  284. mtspr SPRN_SPRG7W, r11
  285. /*
  286. * Check if it was a store fault, if not then bail
  287. * because a user tried to access a kernel or
  288. * read-protected page. Otherwise, get the
  289. * offending address and handle it.
  290. */
  291. mfspr r10, SPRN_ESR
  292. andis. r10, r10, ESR_ST@h
  293. beq 2f
  294. mfspr r10, SPRN_DEAR /* Get faulting address */
  295. /* If we are faulting a kernel address, we have to use the
  296. * kernel page tables.
  297. */
  298. lis r11, TASK_SIZE@h
  299. cmplw r10, r11
  300. blt+ 3f
  301. lis r11, swapper_pg_dir@h
  302. ori r11, r11, swapper_pg_dir@l
  303. mfspr r12,SPRN_MMUCR
  304. rlwinm r12,r12,0,0,23 /* Clear TID */
  305. b 4f
  306. /* Get the PGD for the current thread */
  307. 3:
  308. mfspr r11,SPRN_SPRG3
  309. lwz r11,PGDIR(r11)
  310. /* Load PID into MMUCR TID */
  311. mfspr r12,SPRN_MMUCR /* Get MMUCR */
  312. mfspr r13,SPRN_PID /* Get PID */
  313. rlwimi r12,r13,0,24,31 /* Set TID */
  314. 4:
  315. mtspr SPRN_MMUCR,r12
  316. rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */
  317. lwzx r11, r12, r11 /* Get pgd/pmd entry */
  318. rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */
  319. beq 2f /* Bail if no table */
  320. rlwimi r12, r10, 23, 20, 28 /* Compute pte address */
  321. lwz r11, 4(r12) /* Get pte entry */
  322. andi. r13, r11, _PAGE_RW /* Is it writeable? */
  323. beq 2f /* Bail if not */
  324. /* Update 'changed'.
  325. */
  326. ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  327. stw r11, 4(r12) /* Update Linux page table */
  328. li r13, PPC44x_TLB_SR@l /* Set SR */
  329. rlwimi r13, r11, 29, 29, 29 /* SX = _PAGE_HWEXEC */
  330. rlwimi r13, r11, 0, 30, 30 /* SW = _PAGE_RW */
  331. rlwimi r13, r11, 29, 28, 28 /* UR = _PAGE_USER */
  332. rlwimi r12, r11, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */
  333. rlwimi r12, r11, 29, 30, 30 /* (_PAGE_USER>>3)->r12 */
  334. and r12, r12, r11 /* HWEXEC/RW & USER */
  335. rlwimi r13, r12, 0, 26, 26 /* UX = HWEXEC & USER */
  336. rlwimi r13, r12, 3, 27, 27 /* UW = RW & USER */
  337. rlwimi r11,r13,0,26,31 /* Insert static perms */
  338. rlwinm r11,r11,0,20,15 /* Clear U0-U3 */
  339. /* find the TLB index that caused the fault. It has to be here. */
  340. tlbsx r10, 0, r10
  341. tlbwe r11, r10, PPC44x_TLB_ATTRIB /* Write ATTRIB */
  342. /* Done...restore registers and get out of here.
  343. */
  344. mfspr r11, SPRN_SPRG7R
  345. mtcr r11
  346. mfspr r13, SPRN_SPRG5R
  347. mfspr r12, SPRN_SPRG4R
  348. mfspr r11, SPRN_SPRG1
  349. mfspr r10, SPRN_SPRG0
  350. rfi /* Force context change */
  351. 2:
  352. /*
  353. * The bailout. Restore registers to pre-exception conditions
  354. * and call the heavyweights to help us out.
  355. */
  356. mfspr r11, SPRN_SPRG7R
  357. mtcr r11
  358. mfspr r13, SPRN_SPRG5R
  359. mfspr r12, SPRN_SPRG4R
  360. mfspr r11, SPRN_SPRG1
  361. mfspr r10, SPRN_SPRG0
  362. b data_access
  363. /* Instruction Storage Interrupt */
  364. INSTRUCTION_STORAGE_EXCEPTION
  365. /* External Input Interrupt */
  366. EXCEPTION(0x0500, ExternalInput, do_IRQ, EXC_XFER_LITE)
  367. /* Alignment Interrupt */
  368. ALIGNMENT_EXCEPTION
  369. /* Program Interrupt */
  370. PROGRAM_EXCEPTION
  371. /* Floating Point Unavailable Interrupt */
  372. #ifdef CONFIG_PPC_FPU
  373. FP_UNAVAILABLE_EXCEPTION
  374. #else
  375. EXCEPTION(0x2010, FloatingPointUnavailable, unknown_exception, EXC_XFER_EE)
  376. #endif
  377. /* System Call Interrupt */
  378. START_EXCEPTION(SystemCall)
  379. NORMAL_EXCEPTION_PROLOG
  380. EXC_XFER_EE_LITE(0x0c00, DoSyscall)
  381. /* Auxillary Processor Unavailable Interrupt */
  382. EXCEPTION(0x2020, AuxillaryProcessorUnavailable, unknown_exception, EXC_XFER_EE)
  383. /* Decrementer Interrupt */
  384. DECREMENTER_EXCEPTION
  385. /* Fixed Internal Timer Interrupt */
  386. /* TODO: Add FIT support */
  387. EXCEPTION(0x1010, FixedIntervalTimer, unknown_exception, EXC_XFER_EE)
  388. /* Watchdog Timer Interrupt */
  389. /* TODO: Add watchdog support */
  390. #ifdef CONFIG_BOOKE_WDT
  391. CRITICAL_EXCEPTION(0x1020, WatchdogTimer, WatchdogException)
  392. #else
  393. CRITICAL_EXCEPTION(0x1020, WatchdogTimer, unknown_exception)
  394. #endif
  395. /* Data TLB Error Interrupt */
  396. START_EXCEPTION(DataTLBError)
  397. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  398. mtspr SPRN_SPRG1, r11
  399. mtspr SPRN_SPRG4W, r12
  400. mtspr SPRN_SPRG5W, r13
  401. mfcr r11
  402. mtspr SPRN_SPRG7W, r11
  403. mfspr r10, SPRN_DEAR /* Get faulting address */
  404. /* If we are faulting a kernel address, we have to use the
  405. * kernel page tables.
  406. */
  407. lis r11, TASK_SIZE@h
  408. cmplw r10, r11
  409. blt+ 3f
  410. lis r11, swapper_pg_dir@h
  411. ori r11, r11, swapper_pg_dir@l
  412. mfspr r12,SPRN_MMUCR
  413. rlwinm r12,r12,0,0,23 /* Clear TID */
  414. b 4f
  415. /* Get the PGD for the current thread */
  416. 3:
  417. mfspr r11,SPRN_SPRG3
  418. lwz r11,PGDIR(r11)
  419. /* Load PID into MMUCR TID */
  420. mfspr r12,SPRN_MMUCR
  421. mfspr r13,SPRN_PID /* Get PID */
  422. rlwimi r12,r13,0,24,31 /* Set TID */
  423. 4:
  424. mtspr SPRN_MMUCR,r12
  425. rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */
  426. lwzx r11, r12, r11 /* Get pgd/pmd entry */
  427. rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */
  428. beq 2f /* Bail if no table */
  429. rlwimi r12, r10, 23, 20, 28 /* Compute pte address */
  430. lwz r11, 4(r12) /* Get pte entry */
  431. andi. r13, r11, _PAGE_PRESENT /* Is the page present? */
  432. beq 2f /* Bail if not present */
  433. ori r11, r11, _PAGE_ACCESSED
  434. stw r11, 4(r12)
  435. /* Jump to common tlb load */
  436. b finish_tlb_load
  437. 2:
  438. /* The bailout. Restore registers to pre-exception conditions
  439. * and call the heavyweights to help us out.
  440. */
  441. mfspr r11, SPRN_SPRG7R
  442. mtcr r11
  443. mfspr r13, SPRN_SPRG5R
  444. mfspr r12, SPRN_SPRG4R
  445. mfspr r11, SPRN_SPRG1
  446. mfspr r10, SPRN_SPRG0
  447. b data_access
  448. /* Instruction TLB Error Interrupt */
  449. /*
  450. * Nearly the same as above, except we get our
  451. * information from different registers and bailout
  452. * to a different point.
  453. */
  454. START_EXCEPTION(InstructionTLBError)
  455. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  456. mtspr SPRN_SPRG1, r11
  457. mtspr SPRN_SPRG4W, r12
  458. mtspr SPRN_SPRG5W, r13
  459. mfcr r11
  460. mtspr SPRN_SPRG7W, r11
  461. mfspr r10, SPRN_SRR0 /* Get faulting address */
  462. /* If we are faulting a kernel address, we have to use the
  463. * kernel page tables.
  464. */
  465. lis r11, TASK_SIZE@h
  466. cmplw r10, r11
  467. blt+ 3f
  468. lis r11, swapper_pg_dir@h
  469. ori r11, r11, swapper_pg_dir@l
  470. mfspr r12,SPRN_MMUCR
  471. rlwinm r12,r12,0,0,23 /* Clear TID */
  472. b 4f
  473. /* Get the PGD for the current thread */
  474. 3:
  475. mfspr r11,SPRN_SPRG3
  476. lwz r11,PGDIR(r11)
  477. /* Load PID into MMUCR TID */
  478. mfspr r12,SPRN_MMUCR
  479. mfspr r13,SPRN_PID /* Get PID */
  480. rlwimi r12,r13,0,24,31 /* Set TID */
  481. 4:
  482. mtspr SPRN_MMUCR,r12
  483. rlwinm r12, r10, 13, 19, 29 /* Compute pgdir/pmd offset */
  484. lwzx r11, r12, r11 /* Get pgd/pmd entry */
  485. rlwinm. r12, r11, 0, 0, 20 /* Extract pt base address */
  486. beq 2f /* Bail if no table */
  487. rlwimi r12, r10, 23, 20, 28 /* Compute pte address */
  488. lwz r11, 4(r12) /* Get pte entry */
  489. andi. r13, r11, _PAGE_PRESENT /* Is the page present? */
  490. beq 2f /* Bail if not present */
  491. ori r11, r11, _PAGE_ACCESSED
  492. stw r11, 4(r12)
  493. /* Jump to common TLB load point */
  494. b finish_tlb_load
  495. 2:
  496. /* The bailout. Restore registers to pre-exception conditions
  497. * and call the heavyweights to help us out.
  498. */
  499. mfspr r11, SPRN_SPRG7R
  500. mtcr r11
  501. mfspr r13, SPRN_SPRG5R
  502. mfspr r12, SPRN_SPRG4R
  503. mfspr r11, SPRN_SPRG1
  504. mfspr r10, SPRN_SPRG0
  505. b InstructionStorage
  506. /* Debug Interrupt */
  507. DEBUG_EXCEPTION
  508. /*
  509. * Local functions
  510. */
  511. /*
  512. * Data TLB exceptions will bail out to this point
  513. * if they can't resolve the lightweight TLB fault.
  514. */
  515. data_access:
  516. NORMAL_EXCEPTION_PROLOG
  517. mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
  518. stw r5,_ESR(r11)
  519. mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
  520. EXC_XFER_EE_LITE(0x0300, handle_page_fault)
  521. /*
  522. * Both the instruction and data TLB miss get to this
  523. * point to load the TLB.
  524. * r10 - EA of fault
  525. * r11 - available to use
  526. * r12 - Pointer to the 64-bit PTE
  527. * r13 - available to use
  528. * MMUCR - loaded with proper value when we get here
  529. * Upon exit, we reload everything and RFI.
  530. */
  531. finish_tlb_load:
  532. /*
  533. * We set execute, because we don't have the granularity to
  534. * properly set this at the page level (Linux problem).
  535. * If shared is set, we cause a zero PID->TID load.
  536. * Many of these bits are software only. Bits we don't set
  537. * here we (properly should) assume have the appropriate value.
  538. */
  539. /* Load the next available TLB index */
  540. lis r13, tlb_44x_index@ha
  541. lwz r13, tlb_44x_index@l(r13)
  542. /* Load the TLB high watermark */
  543. lis r11, tlb_44x_hwater@ha
  544. lwz r11, tlb_44x_hwater@l(r11)
  545. /* Increment, rollover, and store TLB index */
  546. addi r13, r13, 1
  547. cmpw 0, r13, r11 /* reserve entries */
  548. ble 7f
  549. li r13, 0
  550. 7:
  551. /* Store the next available TLB index */
  552. lis r11, tlb_44x_index@ha
  553. stw r13, tlb_44x_index@l(r11)
  554. lwz r11, 0(r12) /* Get MS word of PTE */
  555. lwz r12, 4(r12) /* Get LS word of PTE */
  556. rlwimi r11, r12, 0, 0 , 19 /* Insert RPN */
  557. tlbwe r11, r13, PPC44x_TLB_XLAT /* Write XLAT */
  558. /*
  559. * Create PAGEID. This is the faulting address,
  560. * page size, and valid flag.
  561. */
  562. li r11, PPC44x_TLB_VALID | PPC44x_TLB_4K
  563. rlwimi r10, r11, 0, 20, 31 /* Insert valid and page size */
  564. tlbwe r10, r13, PPC44x_TLB_PAGEID /* Write PAGEID */
  565. li r10, PPC44x_TLB_SR@l /* Set SR */
  566. rlwimi r10, r12, 0, 30, 30 /* Set SW = _PAGE_RW */
  567. rlwimi r10, r12, 29, 29, 29 /* SX = _PAGE_HWEXEC */
  568. rlwimi r10, r12, 29, 28, 28 /* UR = _PAGE_USER */
  569. rlwimi r11, r12, 31, 26, 26 /* (_PAGE_USER>>1)->r12 */
  570. and r11, r12, r11 /* HWEXEC & USER */
  571. rlwimi r10, r11, 0, 26, 26 /* UX = HWEXEC & USER */
  572. rlwimi r12, r10, 0, 26, 31 /* Insert static perms */
  573. rlwinm r12, r12, 0, 20, 15 /* Clear U0-U3 */
  574. tlbwe r12, r13, PPC44x_TLB_ATTRIB /* Write ATTRIB */
  575. /* Done...restore registers and get out of here.
  576. */
  577. mfspr r11, SPRN_SPRG7R
  578. mtcr r11
  579. mfspr r13, SPRN_SPRG5R
  580. mfspr r12, SPRN_SPRG4R
  581. mfspr r11, SPRN_SPRG1
  582. mfspr r10, SPRN_SPRG0
  583. rfi /* Force context change */
  584. /*
  585. * Global functions
  586. */
  587. /*
  588. * extern void giveup_altivec(struct task_struct *prev)
  589. *
  590. * The 44x core does not have an AltiVec unit.
  591. */
  592. _GLOBAL(giveup_altivec)
  593. blr
  594. /*
  595. * extern void giveup_fpu(struct task_struct *prev)
  596. *
  597. * The 44x core does not have an FPU.
  598. */
  599. #ifndef CONFIG_PPC_FPU
  600. _GLOBAL(giveup_fpu)
  601. blr
  602. #endif
  603. /*
  604. * extern void abort(void)
  605. *
  606. * At present, this routine just applies a system reset.
  607. */
  608. _GLOBAL(abort)
  609. mfspr r13,SPRN_DBCR0
  610. oris r13,r13,DBCR0_RST_SYSTEM@h
  611. mtspr SPRN_DBCR0,r13
  612. _GLOBAL(set_context)
  613. #ifdef CONFIG_BDI_SWITCH
  614. /* Context switch the PTE pointer for the Abatron BDI2000.
  615. * The PGDIR is the second parameter.
  616. */
  617. lis r5, abatron_pteptrs@h
  618. ori r5, r5, abatron_pteptrs@l
  619. stw r4, 0x4(r5)
  620. #endif
  621. mtspr SPRN_PID,r3
  622. isync /* Force context change */
  623. blr
  624. /*
  625. * We put a few things here that have to be page-aligned. This stuff
  626. * goes at the beginning of the data segment, which is page-aligned.
  627. */
  628. .data
  629. .align 12
  630. .globl sdata
  631. sdata:
  632. .globl empty_zero_page
  633. empty_zero_page:
  634. .space 4096
  635. /*
  636. * To support >32-bit physical addresses, we use an 8KB pgdir.
  637. */
  638. .globl swapper_pg_dir
  639. swapper_pg_dir:
  640. .space 8192
  641. /* Reserved 4k for the critical exception stack & 4k for the machine
  642. * check stack per CPU for kernel mode exceptions */
  643. .section .bss
  644. .align 12
  645. exception_stack_bottom:
  646. .space BOOKE_EXCEPTION_STACK_SIZE
  647. .globl exception_stack_top
  648. exception_stack_top:
  649. /*
  650. * This space gets a copy of optional info passed to us by the bootstrap
  651. * which is used to pass parameters into the kernel like root=/dev/sda1, etc.
  652. */
  653. .globl cmd_line
  654. cmd_line:
  655. .space 512
  656. /*
  657. * Room for two PTE pointers, usually the kernel and current user pointers
  658. * to their respective root page table.
  659. */
  660. abatron_pteptrs:
  661. .space 8