mpc8641_hpcn.dts 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * MPC8641 HPCN Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8641HPCN";
  13. compatible = "mpc86xx";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #cpus = <2>;
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. PowerPC,8641@0 {
  21. device_type = "cpu";
  22. reg = <0>;
  23. d-cache-line-size = <20>; // 32 bytes
  24. i-cache-line-size = <20>; // 32 bytes
  25. d-cache-size = <8000>; // L1, 32K
  26. i-cache-size = <8000>; // L1, 32K
  27. timebase-frequency = <0>; // 33 MHz, from uboot
  28. bus-frequency = <0>; // From uboot
  29. clock-frequency = <0>; // From uboot
  30. 32-bit;
  31. };
  32. PowerPC,8641@1 {
  33. device_type = "cpu";
  34. reg = <1>;
  35. d-cache-line-size = <20>; // 32 bytes
  36. i-cache-line-size = <20>; // 32 bytes
  37. d-cache-size = <8000>; // L1, 32K
  38. i-cache-size = <8000>; // L1, 32K
  39. timebase-frequency = <0>; // 33 MHz, from uboot
  40. bus-frequency = <0>; // From uboot
  41. clock-frequency = <0>; // From uboot
  42. 32-bit;
  43. };
  44. };
  45. memory {
  46. device_type = "memory";
  47. reg = <00000000 40000000>; // 1G at 0x0
  48. };
  49. soc8641@f8000000 {
  50. #address-cells = <1>;
  51. #size-cells = <1>;
  52. #interrupt-cells = <2>;
  53. device_type = "soc";
  54. ranges = <0 f8000000 00100000>;
  55. reg = <f8000000 00100000>; // CCSRBAR 1M
  56. bus-frequency = <0>;
  57. i2c@3000 {
  58. device_type = "i2c";
  59. compatible = "fsl-i2c";
  60. reg = <3000 100>;
  61. interrupts = <2b 2>;
  62. interrupt-parent = <&mpic>;
  63. dfsrr;
  64. };
  65. i2c@3100 {
  66. device_type = "i2c";
  67. compatible = "fsl-i2c";
  68. reg = <3100 100>;
  69. interrupts = <2b 2>;
  70. interrupt-parent = <&mpic>;
  71. dfsrr;
  72. };
  73. mdio@24520 {
  74. #address-cells = <1>;
  75. #size-cells = <0>;
  76. device_type = "mdio";
  77. compatible = "gianfar";
  78. reg = <24520 20>;
  79. phy0: ethernet-phy@0 {
  80. interrupt-parent = <&mpic>;
  81. interrupts = <4a 1>;
  82. reg = <0>;
  83. device_type = "ethernet-phy";
  84. };
  85. phy1: ethernet-phy@1 {
  86. interrupt-parent = <&mpic>;
  87. interrupts = <4a 1>;
  88. reg = <1>;
  89. device_type = "ethernet-phy";
  90. };
  91. phy2: ethernet-phy@2 {
  92. interrupt-parent = <&mpic>;
  93. interrupts = <4a 1>;
  94. reg = <2>;
  95. device_type = "ethernet-phy";
  96. };
  97. phy3: ethernet-phy@3 {
  98. interrupt-parent = <&mpic>;
  99. interrupts = <4a 1>;
  100. reg = <3>;
  101. device_type = "ethernet-phy";
  102. };
  103. };
  104. ethernet@24000 {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. device_type = "network";
  108. model = "TSEC";
  109. compatible = "gianfar";
  110. reg = <24000 1000>;
  111. mac-address = [ 00 E0 0C 00 73 00 ];
  112. interrupts = <1d 2 1e 2 22 2>;
  113. interrupt-parent = <&mpic>;
  114. phy-handle = <&phy0>;
  115. };
  116. ethernet@25000 {
  117. #address-cells = <1>;
  118. #size-cells = <0>;
  119. device_type = "network";
  120. model = "TSEC";
  121. compatible = "gianfar";
  122. reg = <25000 1000>;
  123. mac-address = [ 00 E0 0C 00 73 01 ];
  124. interrupts = <23 2 24 2 28 2>;
  125. interrupt-parent = <&mpic>;
  126. phy-handle = <&phy1>;
  127. };
  128. ethernet@26000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. device_type = "network";
  132. model = "TSEC";
  133. compatible = "gianfar";
  134. reg = <26000 1000>;
  135. mac-address = [ 00 E0 0C 00 02 FD ];
  136. interrupts = <1F 2 20 2 21 2>;
  137. interrupt-parent = <&mpic>;
  138. phy-handle = <&phy2>;
  139. };
  140. ethernet@27000 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. device_type = "network";
  144. model = "TSEC";
  145. compatible = "gianfar";
  146. reg = <27000 1000>;
  147. mac-address = [ 00 E0 0C 00 03 FD ];
  148. interrupts = <25 2 26 2 27 2>;
  149. interrupt-parent = <&mpic>;
  150. phy-handle = <&phy3>;
  151. };
  152. serial@4500 {
  153. device_type = "serial";
  154. compatible = "ns16550";
  155. reg = <4500 100>;
  156. clock-frequency = <0>;
  157. interrupts = <2a 2>;
  158. interrupt-parent = <&mpic>;
  159. };
  160. serial@4600 {
  161. device_type = "serial";
  162. compatible = "ns16550";
  163. reg = <4600 100>;
  164. clock-frequency = <0>;
  165. interrupts = <1c 2>;
  166. interrupt-parent = <&mpic>;
  167. };
  168. pci@8000 {
  169. compatible = "86xx";
  170. device_type = "pci";
  171. #interrupt-cells = <1>;
  172. #size-cells = <2>;
  173. #address-cells = <3>;
  174. reg = <8000 1000>;
  175. bus-range = <0 fe>;
  176. ranges = <02000000 0 80000000 80000000 0 20000000
  177. 01000000 0 00000000 e2000000 0 00100000>;
  178. clock-frequency = <1fca055>;
  179. interrupt-parent = <&mpic>;
  180. interrupts = <18 2>;
  181. interrupt-map-mask = <f800 0 0 7>;
  182. interrupt-map = <
  183. /* IDSEL 0x11 */
  184. 8800 0 0 1 &i8259 3 2
  185. 8800 0 0 2 &i8259 4 2
  186. 8800 0 0 3 &i8259 5 2
  187. 8800 0 0 4 &i8259 6 2
  188. /* IDSEL 0x12 */
  189. 9000 0 0 1 &i8259 4 2
  190. 9000 0 0 2 &i8259 5 2
  191. 9000 0 0 3 &i8259 6 2
  192. 9000 0 0 4 &i8259 3 2
  193. /* IDSEL 0x13 */
  194. 9800 0 0 1 &i8259 0 0
  195. 9800 0 0 2 &i8259 0 0
  196. 9800 0 0 3 &i8259 0 0
  197. 9800 0 0 4 &i8259 0 0
  198. /* IDSEL 0x14 */
  199. a000 0 0 1 &i8259 0 0
  200. a000 0 0 2 &i8259 0 0
  201. a000 0 0 3 &i8259 0 0
  202. a000 0 0 4 &i8259 0 0
  203. /* IDSEL 0x15 */
  204. a800 0 0 1 &i8259 0 0
  205. a800 0 0 2 &i8259 0 0
  206. a800 0 0 3 &i8259 0 0
  207. a800 0 0 4 &i8259 0 0
  208. /* IDSEL 0x16 */
  209. b000 0 0 1 &i8259 0 0
  210. b000 0 0 2 &i8259 0 0
  211. b000 0 0 3 &i8259 0 0
  212. b000 0 0 4 &i8259 0 0
  213. /* IDSEL 0x17 */
  214. b800 0 0 1 &i8259 0 0
  215. b800 0 0 2 &i8259 0 0
  216. b800 0 0 3 &i8259 0 0
  217. b800 0 0 4 &i8259 0 0
  218. /* IDSEL 0x18 */
  219. c000 0 0 1 &i8259 0 0
  220. c000 0 0 2 &i8259 0 0
  221. c000 0 0 3 &i8259 0 0
  222. c000 0 0 4 &i8259 0 0
  223. /* IDSEL 0x19 */
  224. c800 0 0 1 &i8259 0 0
  225. c800 0 0 2 &i8259 0 0
  226. c800 0 0 3 &i8259 0 0
  227. c800 0 0 4 &i8259 0 0
  228. /* IDSEL 0x1a */
  229. d000 0 0 1 &i8259 6 2
  230. d000 0 0 2 &i8259 3 2
  231. d000 0 0 3 &i8259 4 2
  232. d000 0 0 4 &i8259 5 2
  233. /* IDSEL 0x1b */
  234. d800 0 0 1 &i8259 5 2
  235. d800 0 0 2 &i8259 0 0
  236. d800 0 0 3 &i8259 0 0
  237. d800 0 0 4 &i8259 0 0
  238. /* IDSEL 0x1c */
  239. e000 0 0 1 &i8259 9 2
  240. e000 0 0 2 &i8259 a 2
  241. e000 0 0 3 &i8259 c 2
  242. e000 0 0 4 &i8259 7 2
  243. /* IDSEL 0x1d */
  244. e800 0 0 1 &i8259 9 2
  245. e800 0 0 2 &i8259 a 2
  246. e800 0 0 3 &i8259 b 2
  247. e800 0 0 4 &i8259 0 0
  248. /* IDSEL 0x1e */
  249. f000 0 0 1 &i8259 c 2
  250. f000 0 0 2 &i8259 0 0
  251. f000 0 0 3 &i8259 0 0
  252. f000 0 0 4 &i8259 0 0
  253. /* IDSEL 0x1f */
  254. f800 0 0 1 &i8259 6 2
  255. f800 0 0 2 &i8259 0 0
  256. f800 0 0 3 &i8259 0 0
  257. f800 0 0 4 &i8259 0 0
  258. >;
  259. i8259: i8259@4d0 {
  260. clock-frequency = <0>;
  261. interrupt-controller;
  262. device_type = "interrupt-controller";
  263. #address-cells = <0>;
  264. #interrupt-cells = <2>;
  265. built-in;
  266. compatible = "chrp,iic";
  267. big-endian;
  268. interrupts = <49 2>;
  269. interrupt-parent = <&mpic>;
  270. };
  271. };
  272. mpic: pic@40000 {
  273. clock-frequency = <0>;
  274. interrupt-controller;
  275. #address-cells = <0>;
  276. #interrupt-cells = <2>;
  277. reg = <40000 40000>;
  278. built-in;
  279. compatible = "chrp,open-pic";
  280. device_type = "open-pic";
  281. big-endian;
  282. };
  283. };
  284. };