mpc8548cds.dts 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * MPC8555 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #cpus = <1>;
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. PowerPC,8548@0 {
  21. device_type = "cpu";
  22. reg = <0>;
  23. d-cache-line-size = <20>; // 32 bytes
  24. i-cache-line-size = <20>; // 32 bytes
  25. d-cache-size = <8000>; // L1, 32K
  26. i-cache-size = <8000>; // L1, 32K
  27. timebase-frequency = <0>; // 33 MHz, from uboot
  28. bus-frequency = <0>; // 166 MHz
  29. clock-frequency = <0>; // 825 MHz, from uboot
  30. 32-bit;
  31. };
  32. };
  33. memory {
  34. device_type = "memory";
  35. reg = <00000000 08000000>; // 128M at 0x0
  36. };
  37. soc8548@e0000000 {
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. #interrupt-cells = <2>;
  41. device_type = "soc";
  42. ranges = <0 e0000000 00100000>;
  43. reg = <e0000000 00100000>; // CCSRBAR 1M
  44. bus-frequency = <0>;
  45. i2c@3000 {
  46. device_type = "i2c";
  47. compatible = "fsl-i2c";
  48. reg = <3000 100>;
  49. interrupts = <1b 2>;
  50. interrupt-parent = <&mpic>;
  51. dfsrr;
  52. };
  53. mdio@24520 {
  54. #address-cells = <1>;
  55. #size-cells = <0>;
  56. device_type = "mdio";
  57. compatible = "gianfar";
  58. reg = <24520 20>;
  59. phy0: ethernet-phy@0 {
  60. interrupt-parent = <&mpic>;
  61. interrupts = <35 0>;
  62. reg = <0>;
  63. device_type = "ethernet-phy";
  64. };
  65. phy1: ethernet-phy@1 {
  66. interrupt-parent = <&mpic>;
  67. interrupts = <35 0>;
  68. reg = <1>;
  69. device_type = "ethernet-phy";
  70. };
  71. phy2: ethernet-phy@2 {
  72. interrupt-parent = <&mpic>;
  73. interrupts = <35 0>;
  74. reg = <2>;
  75. device_type = "ethernet-phy";
  76. };
  77. phy3: ethernet-phy@3 {
  78. interrupt-parent = <&mpic>;
  79. interrupts = <35 0>;
  80. reg = <3>;
  81. device_type = "ethernet-phy";
  82. };
  83. };
  84. ethernet@24000 {
  85. #address-cells = <1>;
  86. #size-cells = <0>;
  87. device_type = "network";
  88. model = "eTSEC";
  89. compatible = "gianfar";
  90. reg = <24000 1000>;
  91. local-mac-address = [ 00 E0 0C 00 73 00 ];
  92. interrupts = <d 2 e 2 12 2>;
  93. interrupt-parent = <&mpic>;
  94. phy-handle = <&phy0>;
  95. };
  96. ethernet@25000 {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. device_type = "network";
  100. model = "eTSEC";
  101. compatible = "gianfar";
  102. reg = <25000 1000>;
  103. local-mac-address = [ 00 E0 0C 00 73 01 ];
  104. interrupts = <13 2 14 2 18 2>;
  105. interrupt-parent = <&mpic>;
  106. phy-handle = <&phy1>;
  107. };
  108. /* eTSEC 3/4 are currently broken
  109. ethernet@26000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. device_type = "network";
  113. model = "eTSEC";
  114. compatible = "gianfar";
  115. reg = <26000 1000>;
  116. local-mac-address = [ 00 E0 0C 00 73 02 ];
  117. interrupts = <f 2 10 2 11 2>;
  118. interrupt-parent = <&mpic>;
  119. phy-handle = <&phy2>;
  120. };
  121. ethernet@27000 {
  122. #address-cells = <1>;
  123. #size-cells = <0>;
  124. device_type = "network";
  125. model = "eTSEC";
  126. compatible = "gianfar";
  127. reg = <27000 1000>;
  128. local-mac-address = [ 00 E0 0C 00 73 03 ];
  129. interrupts = <15 2 16 2 17 2>;
  130. interrupt-parent = <&mpic>;
  131. phy-handle = <&phy3>;
  132. };
  133. */
  134. serial@4500 {
  135. device_type = "serial";
  136. compatible = "ns16550";
  137. reg = <4500 100>; // reg base, size
  138. clock-frequency = <0>; // should we fill in in uboot?
  139. interrupts = <1a 2>;
  140. interrupt-parent = <&mpic>;
  141. };
  142. serial@4600 {
  143. device_type = "serial";
  144. compatible = "ns16550";
  145. reg = <4600 100>; // reg base, size
  146. clock-frequency = <0>; // should we fill in in uboot?
  147. interrupts = <1a 2>;
  148. interrupt-parent = <&mpic>;
  149. };
  150. pci1: pci@8000 {
  151. interrupt-map-mask = <1f800 0 0 7>;
  152. interrupt-map = <
  153. /* IDSEL 0x10 */
  154. 08000 0 0 1 &mpic 30 1
  155. 08000 0 0 2 &mpic 31 1
  156. 08000 0 0 3 &mpic 32 1
  157. 08000 0 0 4 &mpic 33 1
  158. /* IDSEL 0x11 */
  159. 08800 0 0 1 &mpic 30 1
  160. 08800 0 0 2 &mpic 31 1
  161. 08800 0 0 3 &mpic 32 1
  162. 08800 0 0 4 &mpic 33 1
  163. /* IDSEL 0x12 (Slot 1) */
  164. 09000 0 0 1 &mpic 30 1
  165. 09000 0 0 2 &mpic 31 1
  166. 09000 0 0 3 &mpic 32 1
  167. 09000 0 0 4 &mpic 33 1
  168. /* IDSEL 0x13 (Slot 2) */
  169. 09800 0 0 1 &mpic 31 1
  170. 09800 0 0 2 &mpic 32 1
  171. 09800 0 0 3 &mpic 33 1
  172. 09800 0 0 4 &mpic 30 1
  173. /* IDSEL 0x14 (Slot 3) */
  174. 0a000 0 0 1 &mpic 32 1
  175. 0a000 0 0 2 &mpic 33 1
  176. 0a000 0 0 3 &mpic 30 1
  177. 0a000 0 0 4 &mpic 31 1
  178. /* IDSEL 0x15 (Slot 4) */
  179. 0a800 0 0 1 &mpic 33 1
  180. 0a800 0 0 2 &mpic 30 1
  181. 0a800 0 0 3 &mpic 31 1
  182. 0a800 0 0 4 &mpic 32 1
  183. /* Bus 1 (Tundra Bridge) */
  184. /* IDSEL 0x12 (ISA bridge) */
  185. 19000 0 0 1 &mpic 30 1
  186. 19000 0 0 2 &mpic 31 1
  187. 19000 0 0 3 &mpic 32 1
  188. 19000 0 0 4 &mpic 33 1>;
  189. interrupt-parent = <&mpic>;
  190. interrupts = <08 2>;
  191. bus-range = <0 0>;
  192. ranges = <02000000 0 80000000 80000000 0 20000000
  193. 01000000 0 00000000 e2000000 0 00100000>;
  194. clock-frequency = <3f940aa>;
  195. #interrupt-cells = <1>;
  196. #size-cells = <2>;
  197. #address-cells = <3>;
  198. reg = <8000 1000>;
  199. compatible = "85xx";
  200. device_type = "pci";
  201. i8259@19000 {
  202. clock-frequency = <0>;
  203. interrupt-controller;
  204. device_type = "interrupt-controller";
  205. reg = <19000 0 0 0 1>;
  206. #address-cells = <0>;
  207. #interrupt-cells = <2>;
  208. built-in;
  209. compatible = "chrp,iic";
  210. big-endian;
  211. interrupts = <1>;
  212. interrupt-parent = <&pci1>;
  213. };
  214. };
  215. pci@9000 {
  216. interrupt-map-mask = <f800 0 0 7>;
  217. interrupt-map = <
  218. /* IDSEL 0x15 */
  219. a800 0 0 1 &mpic 3b 1
  220. a800 0 0 2 &mpic 3b 1
  221. a800 0 0 3 &mpic 3b 1
  222. a800 0 0 4 &mpic 3b 1>;
  223. interrupt-parent = <&mpic>;
  224. interrupts = <09 2>;
  225. bus-range = <0 0>;
  226. ranges = <02000000 0 a0000000 a0000000 0 20000000
  227. 01000000 0 00000000 e3000000 0 00100000>;
  228. clock-frequency = <3f940aa>;
  229. #interrupt-cells = <1>;
  230. #size-cells = <2>;
  231. #address-cells = <3>;
  232. reg = <9000 1000>;
  233. compatible = "85xx";
  234. device_type = "pci";
  235. };
  236. mpic: pic@40000 {
  237. clock-frequency = <0>;
  238. interrupt-controller;
  239. #address-cells = <0>;
  240. #interrupt-cells = <2>;
  241. reg = <40000 40000>;
  242. built-in;
  243. compatible = "chrp,open-pic";
  244. device_type = "open-pic";
  245. big-endian;
  246. };
  247. };
  248. };