mpc8540ads.dts 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * MPC8540 ADS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8540ADS";
  13. compatible = "MPC8540ADS", "MPC85xxADS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #cpus = <1>;
  18. #address-cells = <1>;
  19. #size-cells = <0>;
  20. PowerPC,8540@0 {
  21. device_type = "cpu";
  22. reg = <0>;
  23. d-cache-line-size = <20>; // 32 bytes
  24. i-cache-line-size = <20>; // 32 bytes
  25. d-cache-size = <8000>; // L1, 32K
  26. i-cache-size = <8000>; // L1, 32K
  27. timebase-frequency = <0>; // 33 MHz, from uboot
  28. bus-frequency = <0>; // 166 MHz
  29. clock-frequency = <0>; // 825 MHz, from uboot
  30. 32-bit;
  31. };
  32. };
  33. memory {
  34. device_type = "memory";
  35. reg = <00000000 08000000>; // 128M at 0x0
  36. };
  37. soc8540@e0000000 {
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. #interrupt-cells = <2>;
  41. device_type = "soc";
  42. ranges = <0 e0000000 00100000>;
  43. reg = <e0000000 00100000>; // CCSRBAR 1M
  44. bus-frequency = <0>;
  45. i2c@3000 {
  46. device_type = "i2c";
  47. compatible = "fsl-i2c";
  48. reg = <3000 100>;
  49. interrupts = <1b 2>;
  50. interrupt-parent = <&mpic>;
  51. dfsrr;
  52. };
  53. mdio@24520 {
  54. #address-cells = <1>;
  55. #size-cells = <0>;
  56. device_type = "mdio";
  57. compatible = "gianfar";
  58. reg = <24520 20>;
  59. phy0: ethernet-phy@0 {
  60. interrupt-parent = <&mpic>;
  61. interrupts = <35 1>;
  62. reg = <0>;
  63. device_type = "ethernet-phy";
  64. };
  65. phy1: ethernet-phy@1 {
  66. interrupt-parent = <&mpic>;
  67. interrupts = <35 1>;
  68. reg = <1>;
  69. device_type = "ethernet-phy";
  70. };
  71. phy3: ethernet-phy@3 {
  72. interrupt-parent = <&mpic>;
  73. interrupts = <37 1>;
  74. reg = <3>;
  75. device_type = "ethernet-phy";
  76. };
  77. };
  78. ethernet@24000 {
  79. #address-cells = <1>;
  80. #size-cells = <0>;
  81. device_type = "network";
  82. model = "TSEC";
  83. compatible = "gianfar";
  84. reg = <24000 1000>;
  85. address = [ 00 E0 0C 00 73 00 ];
  86. local-mac-address = [ 00 E0 0C 00 73 00 ];
  87. interrupts = <d 2 e 2 12 2>;
  88. interrupt-parent = <&mpic>;
  89. phy-handle = <&phy0>;
  90. };
  91. ethernet@25000 {
  92. #address-cells = <1>;
  93. #size-cells = <0>;
  94. device_type = "network";
  95. model = "TSEC";
  96. compatible = "gianfar";
  97. reg = <25000 1000>;
  98. address = [ 00 E0 0C 00 73 01 ];
  99. local-mac-address = [ 00 E0 0C 00 73 01 ];
  100. interrupts = <13 2 14 2 18 2>;
  101. interrupt-parent = <&mpic>;
  102. phy-handle = <&phy1>;
  103. };
  104. ethernet@26000 {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. device_type = "network";
  108. model = "FEC";
  109. compatible = "gianfar";
  110. reg = <26000 1000>;
  111. address = [ 00 E0 0C 00 73 02 ];
  112. local-mac-address = [ 00 E0 0C 00 73 02 ];
  113. interrupts = <19 2>;
  114. interrupt-parent = <&mpic>;
  115. phy-handle = <&phy3>;
  116. };
  117. serial@4500 {
  118. device_type = "serial";
  119. compatible = "ns16550";
  120. reg = <4500 100>; // reg base, size
  121. clock-frequency = <0>; // should we fill in in uboot?
  122. interrupts = <1a 2>;
  123. interrupt-parent = <&mpic>;
  124. };
  125. serial@4600 {
  126. device_type = "serial";
  127. compatible = "ns16550";
  128. reg = <4600 100>; // reg base, size
  129. clock-frequency = <0>; // should we fill in in uboot?
  130. interrupts = <1a 2>;
  131. interrupt-parent = <&mpic>;
  132. };
  133. pci@8000 {
  134. interrupt-map-mask = <f800 0 0 7>;
  135. interrupt-map = <
  136. /* IDSEL 0x02 */
  137. 1000 0 0 1 &mpic 31 1
  138. 1000 0 0 2 &mpic 32 1
  139. 1000 0 0 3 &mpic 33 1
  140. 1000 0 0 4 &mpic 34 1
  141. /* IDSEL 0x03 */
  142. 1800 0 0 1 &mpic 34 1
  143. 1800 0 0 2 &mpic 31 1
  144. 1800 0 0 3 &mpic 32 1
  145. 1800 0 0 4 &mpic 33 1
  146. /* IDSEL 0x04 */
  147. 2000 0 0 1 &mpic 33 1
  148. 2000 0 0 2 &mpic 34 1
  149. 2000 0 0 3 &mpic 31 1
  150. 2000 0 0 4 &mpic 32 1
  151. /* IDSEL 0x05 */
  152. 2800 0 0 1 &mpic 32 1
  153. 2800 0 0 2 &mpic 33 1
  154. 2800 0 0 3 &mpic 34 1
  155. 2800 0 0 4 &mpic 31 1
  156. /* IDSEL 0x0c */
  157. 6000 0 0 1 &mpic 31 1
  158. 6000 0 0 2 &mpic 32 1
  159. 6000 0 0 3 &mpic 33 1
  160. 6000 0 0 4 &mpic 34 1
  161. /* IDSEL 0x0d */
  162. 6800 0 0 1 &mpic 34 1
  163. 6800 0 0 2 &mpic 31 1
  164. 6800 0 0 3 &mpic 32 1
  165. 6800 0 0 4 &mpic 33 1
  166. /* IDSEL 0x0e */
  167. 7000 0 0 1 &mpic 33 1
  168. 7000 0 0 2 &mpic 34 1
  169. 7000 0 0 3 &mpic 31 1
  170. 7000 0 0 4 &mpic 32 1
  171. /* IDSEL 0x0f */
  172. 7800 0 0 1 &mpic 32 1
  173. 7800 0 0 2 &mpic 33 1
  174. 7800 0 0 3 &mpic 34 1
  175. 7800 0 0 4 &mpic 31 1
  176. /* IDSEL 0x12 */
  177. 9000 0 0 1 &mpic 31 1
  178. 9000 0 0 2 &mpic 32 1
  179. 9000 0 0 3 &mpic 33 1
  180. 9000 0 0 4 &mpic 34 1
  181. /* IDSEL 0x13 */
  182. 9800 0 0 1 &mpic 34 1
  183. 9800 0 0 2 &mpic 31 1
  184. 9800 0 0 3 &mpic 32 1
  185. 9800 0 0 4 &mpic 33 1
  186. /* IDSEL 0x14 */
  187. a000 0 0 1 &mpic 33 1
  188. a000 0 0 2 &mpic 34 1
  189. a000 0 0 3 &mpic 31 1
  190. a000 0 0 4 &mpic 32 1
  191. /* IDSEL 0x15 */
  192. a800 0 0 1 &mpic 32 1
  193. a800 0 0 2 &mpic 33 1
  194. a800 0 0 3 &mpic 34 1
  195. a800 0 0 4 &mpic 31 1>;
  196. interrupt-parent = <&mpic>;
  197. interrupts = <08 2>;
  198. bus-range = <0 0>;
  199. ranges = <02000000 0 80000000 80000000 0 20000000
  200. 01000000 0 00000000 e2000000 0 00100000>;
  201. clock-frequency = <3f940aa>;
  202. #interrupt-cells = <1>;
  203. #size-cells = <2>;
  204. #address-cells = <3>;
  205. reg = <8000 1000>;
  206. compatible = "85xx";
  207. device_type = "pci";
  208. };
  209. mpic: pic@40000 {
  210. clock-frequency = <0>;
  211. interrupt-controller;
  212. #address-cells = <0>;
  213. #interrupt-cells = <2>;
  214. reg = <40000 40000>;
  215. built-in;
  216. compatible = "chrp,open-pic";
  217. device_type = "open-pic";
  218. big-endian;
  219. };
  220. };
  221. };