smpboot.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. /* SMP boot always wants to use real time delay to allow sufficient time for
  36. * the APs to come online */
  37. #define USE_REAL_TIME_DELAY
  38. #include <linux/module.h>
  39. #include <linux/init.h>
  40. #include <linux/kernel.h>
  41. #include <linux/mm.h>
  42. #include <linux/sched.h>
  43. #include <linux/kernel_stat.h>
  44. #include <linux/smp_lock.h>
  45. #include <linux/bootmem.h>
  46. #include <linux/notifier.h>
  47. #include <linux/cpu.h>
  48. #include <linux/percpu.h>
  49. #include <linux/delay.h>
  50. #include <linux/mc146818rtc.h>
  51. #include <asm/tlbflush.h>
  52. #include <asm/desc.h>
  53. #include <asm/arch_hooks.h>
  54. #include <asm/nmi.h>
  55. #include <asm/pda.h>
  56. #include <asm/genapic.h>
  57. #include <mach_apic.h>
  58. #include <mach_wakecpu.h>
  59. #include <smpboot_hooks.h>
  60. #include <asm/vmi.h>
  61. /* Set if we find a B stepping CPU */
  62. static int __devinitdata smp_b_stepping;
  63. /* Number of siblings per CPU package */
  64. int smp_num_siblings = 1;
  65. EXPORT_SYMBOL(smp_num_siblings);
  66. /* Last level cache ID of each logical CPU */
  67. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  68. /* representing HT siblings of each logical CPU */
  69. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  70. EXPORT_SYMBOL(cpu_sibling_map);
  71. /* representing HT and core siblings of each logical CPU */
  72. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  73. EXPORT_SYMBOL(cpu_core_map);
  74. /* bitmap of online cpus */
  75. cpumask_t cpu_online_map __read_mostly;
  76. EXPORT_SYMBOL(cpu_online_map);
  77. cpumask_t cpu_callin_map;
  78. cpumask_t cpu_callout_map;
  79. EXPORT_SYMBOL(cpu_callout_map);
  80. cpumask_t cpu_possible_map;
  81. EXPORT_SYMBOL(cpu_possible_map);
  82. static cpumask_t smp_commenced_mask;
  83. /* Per CPU bogomips and other parameters */
  84. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  85. EXPORT_SYMBOL(cpu_data);
  86. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  87. { [0 ... NR_CPUS-1] = 0xff };
  88. EXPORT_SYMBOL(x86_cpu_to_apicid);
  89. u8 apicid_2_node[MAX_APICID];
  90. /*
  91. * Trampoline 80x86 program as an array.
  92. */
  93. extern unsigned char trampoline_data [];
  94. extern unsigned char trampoline_end [];
  95. static unsigned char *trampoline_base;
  96. static int trampoline_exec;
  97. static void map_cpu_to_logical_apicid(void);
  98. /* State of each CPU. */
  99. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  100. /*
  101. * Currently trivial. Write the real->protected mode
  102. * bootstrap into the page concerned. The caller
  103. * has made sure it's suitably aligned.
  104. */
  105. static unsigned long __devinit setup_trampoline(void)
  106. {
  107. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  108. return virt_to_phys(trampoline_base);
  109. }
  110. /*
  111. * We are called very early to get the low memory for the
  112. * SMP bootup trampoline page.
  113. */
  114. void __init smp_alloc_memory(void)
  115. {
  116. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  117. /*
  118. * Has to be in very low memory so we can execute
  119. * real-mode AP code.
  120. */
  121. if (__pa(trampoline_base) >= 0x9F000)
  122. BUG();
  123. /*
  124. * Make the SMP trampoline executable:
  125. */
  126. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  127. }
  128. /*
  129. * The bootstrap kernel entry code has set these up. Save them for
  130. * a given CPU
  131. */
  132. static void __cpuinit smp_store_cpu_info(int id)
  133. {
  134. struct cpuinfo_x86 *c = cpu_data + id;
  135. *c = boot_cpu_data;
  136. if (id!=0)
  137. identify_cpu(c);
  138. /*
  139. * Mask B, Pentium, but not Pentium MMX
  140. */
  141. if (c->x86_vendor == X86_VENDOR_INTEL &&
  142. c->x86 == 5 &&
  143. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  144. c->x86_model <= 3)
  145. /*
  146. * Remember we have B step Pentia with bugs
  147. */
  148. smp_b_stepping = 1;
  149. /*
  150. * Certain Athlons might work (for various values of 'work') in SMP
  151. * but they are not certified as MP capable.
  152. */
  153. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  154. if (num_possible_cpus() == 1)
  155. goto valid_k7;
  156. /* Athlon 660/661 is valid. */
  157. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  158. goto valid_k7;
  159. /* Duron 670 is valid */
  160. if ((c->x86_model==7) && (c->x86_mask==0))
  161. goto valid_k7;
  162. /*
  163. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  164. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  165. * have the MP bit set.
  166. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  167. */
  168. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  169. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  170. (c->x86_model> 7))
  171. if (cpu_has_mp)
  172. goto valid_k7;
  173. /* If we get here, it's not a certified SMP capable AMD system. */
  174. add_taint(TAINT_UNSAFE_SMP);
  175. }
  176. valid_k7:
  177. ;
  178. }
  179. extern void calibrate_delay(void);
  180. static atomic_t init_deasserted;
  181. static void __cpuinit smp_callin(void)
  182. {
  183. int cpuid, phys_id;
  184. unsigned long timeout;
  185. /*
  186. * If waken up by an INIT in an 82489DX configuration
  187. * we may get here before an INIT-deassert IPI reaches
  188. * our local APIC. We have to wait for the IPI or we'll
  189. * lock up on an APIC access.
  190. */
  191. wait_for_init_deassert(&init_deasserted);
  192. /*
  193. * (This works even if the APIC is not enabled.)
  194. */
  195. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  196. cpuid = smp_processor_id();
  197. if (cpu_isset(cpuid, cpu_callin_map)) {
  198. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  199. phys_id, cpuid);
  200. BUG();
  201. }
  202. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  203. /*
  204. * STARTUP IPIs are fragile beasts as they might sometimes
  205. * trigger some glue motherboard logic. Complete APIC bus
  206. * silence for 1 second, this overestimates the time the
  207. * boot CPU is spending to send the up to 2 STARTUP IPIs
  208. * by a factor of two. This should be enough.
  209. */
  210. /*
  211. * Waiting 2s total for startup (udelay is not yet working)
  212. */
  213. timeout = jiffies + 2*HZ;
  214. while (time_before(jiffies, timeout)) {
  215. /*
  216. * Has the boot CPU finished it's STARTUP sequence?
  217. */
  218. if (cpu_isset(cpuid, cpu_callout_map))
  219. break;
  220. rep_nop();
  221. }
  222. if (!time_before(jiffies, timeout)) {
  223. printk("BUG: CPU%d started up but did not get a callout!\n",
  224. cpuid);
  225. BUG();
  226. }
  227. /*
  228. * the boot CPU has finished the init stage and is spinning
  229. * on callin_map until we finish. We are free to set up this
  230. * CPU, first the APIC. (this is probably redundant on most
  231. * boards)
  232. */
  233. Dprintk("CALLIN, before setup_local_APIC().\n");
  234. smp_callin_clear_local_apic();
  235. setup_local_APIC();
  236. map_cpu_to_logical_apicid();
  237. /*
  238. * Get our bogomips.
  239. */
  240. calibrate_delay();
  241. Dprintk("Stack at about %p\n",&cpuid);
  242. /*
  243. * Save our processor parameters
  244. */
  245. smp_store_cpu_info(cpuid);
  246. /*
  247. * Allow the master to continue.
  248. */
  249. cpu_set(cpuid, cpu_callin_map);
  250. }
  251. static int cpucount;
  252. /* maps the cpu to the sched domain representing multi-core */
  253. cpumask_t cpu_coregroup_map(int cpu)
  254. {
  255. struct cpuinfo_x86 *c = cpu_data + cpu;
  256. /*
  257. * For perf, we return last level cache shared map.
  258. * And for power savings, we return cpu_core_map
  259. */
  260. if (sched_mc_power_savings || sched_smt_power_savings)
  261. return cpu_core_map[cpu];
  262. else
  263. return c->llc_shared_map;
  264. }
  265. /* representing cpus for which sibling maps can be computed */
  266. static cpumask_t cpu_sibling_setup_map;
  267. static inline void
  268. set_cpu_sibling_map(int cpu)
  269. {
  270. int i;
  271. struct cpuinfo_x86 *c = cpu_data;
  272. cpu_set(cpu, cpu_sibling_setup_map);
  273. if (smp_num_siblings > 1) {
  274. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  275. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  276. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  277. cpu_set(i, cpu_sibling_map[cpu]);
  278. cpu_set(cpu, cpu_sibling_map[i]);
  279. cpu_set(i, cpu_core_map[cpu]);
  280. cpu_set(cpu, cpu_core_map[i]);
  281. cpu_set(i, c[cpu].llc_shared_map);
  282. cpu_set(cpu, c[i].llc_shared_map);
  283. }
  284. }
  285. } else {
  286. cpu_set(cpu, cpu_sibling_map[cpu]);
  287. }
  288. cpu_set(cpu, c[cpu].llc_shared_map);
  289. if (current_cpu_data.x86_max_cores == 1) {
  290. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  291. c[cpu].booted_cores = 1;
  292. return;
  293. }
  294. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  295. if (cpu_llc_id[cpu] != BAD_APICID &&
  296. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  297. cpu_set(i, c[cpu].llc_shared_map);
  298. cpu_set(cpu, c[i].llc_shared_map);
  299. }
  300. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  301. cpu_set(i, cpu_core_map[cpu]);
  302. cpu_set(cpu, cpu_core_map[i]);
  303. /*
  304. * Does this new cpu bringup a new core?
  305. */
  306. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  307. /*
  308. * for each core in package, increment
  309. * the booted_cores for this new cpu
  310. */
  311. if (first_cpu(cpu_sibling_map[i]) == i)
  312. c[cpu].booted_cores++;
  313. /*
  314. * increment the core count for all
  315. * the other cpus in this package
  316. */
  317. if (i != cpu)
  318. c[i].booted_cores++;
  319. } else if (i != cpu && !c[cpu].booted_cores)
  320. c[cpu].booted_cores = c[i].booted_cores;
  321. }
  322. }
  323. }
  324. /*
  325. * Activate a secondary processor.
  326. */
  327. static void __cpuinit start_secondary(void *unused)
  328. {
  329. /*
  330. * Don't put *anything* before secondary_cpu_init(), SMP
  331. * booting is too fragile that we want to limit the
  332. * things done here to the most necessary things.
  333. */
  334. #ifdef CONFIG_VMI
  335. vmi_bringup();
  336. #endif
  337. secondary_cpu_init();
  338. preempt_disable();
  339. smp_callin();
  340. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  341. rep_nop();
  342. /*
  343. * Check TSC synchronization with the BP:
  344. */
  345. check_tsc_sync_target();
  346. setup_secondary_clock();
  347. if (nmi_watchdog == NMI_IO_APIC) {
  348. disable_8259A_irq(0);
  349. enable_NMI_through_LVT0(NULL);
  350. enable_8259A_irq(0);
  351. }
  352. /*
  353. * low-memory mappings have been cleared, flush them from
  354. * the local TLBs too.
  355. */
  356. local_flush_tlb();
  357. /* This must be done before setting cpu_online_map */
  358. set_cpu_sibling_map(raw_smp_processor_id());
  359. wmb();
  360. /*
  361. * We need to hold call_lock, so there is no inconsistency
  362. * between the time smp_call_function() determines number of
  363. * IPI receipients, and the time when the determination is made
  364. * for which cpus receive the IPI. Holding this
  365. * lock helps us to not include this cpu in a currently in progress
  366. * smp_call_function().
  367. */
  368. lock_ipi_call_lock();
  369. cpu_set(smp_processor_id(), cpu_online_map);
  370. unlock_ipi_call_lock();
  371. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  372. /* We can take interrupts now: we're officially "up". */
  373. local_irq_enable();
  374. wmb();
  375. cpu_idle();
  376. }
  377. /*
  378. * Everything has been set up for the secondary
  379. * CPUs - they just need to reload everything
  380. * from the task structure
  381. * This function must not return.
  382. */
  383. void __devinit initialize_secondary(void)
  384. {
  385. /*
  386. * switch to the per CPU GDT we already set up
  387. * in do_boot_cpu()
  388. */
  389. cpu_set_gdt(current_thread_info()->cpu);
  390. /*
  391. * We don't actually need to load the full TSS,
  392. * basically just the stack pointer and the eip.
  393. */
  394. asm volatile(
  395. "movl %0,%%esp\n\t"
  396. "jmp *%1"
  397. :
  398. :"m" (current->thread.esp),"m" (current->thread.eip));
  399. }
  400. /* Static state in head.S used to set up a CPU */
  401. extern struct {
  402. void * esp;
  403. unsigned short ss;
  404. } stack_start;
  405. extern struct i386_pda *start_pda;
  406. #ifdef CONFIG_NUMA
  407. /* which logical CPUs are on which nodes */
  408. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  409. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  410. EXPORT_SYMBOL(node_2_cpu_mask);
  411. /* which node each logical CPU is on */
  412. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  413. EXPORT_SYMBOL(cpu_2_node);
  414. /* set up a mapping between cpu and node. */
  415. static inline void map_cpu_to_node(int cpu, int node)
  416. {
  417. printk("Mapping cpu %d to node %d\n", cpu, node);
  418. cpu_set(cpu, node_2_cpu_mask[node]);
  419. cpu_2_node[cpu] = node;
  420. }
  421. /* undo a mapping between cpu and node. */
  422. static inline void unmap_cpu_to_node(int cpu)
  423. {
  424. int node;
  425. printk("Unmapping cpu %d from all nodes\n", cpu);
  426. for (node = 0; node < MAX_NUMNODES; node ++)
  427. cpu_clear(cpu, node_2_cpu_mask[node]);
  428. cpu_2_node[cpu] = 0;
  429. }
  430. #else /* !CONFIG_NUMA */
  431. #define map_cpu_to_node(cpu, node) ({})
  432. #define unmap_cpu_to_node(cpu) ({})
  433. #endif /* CONFIG_NUMA */
  434. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  435. static void map_cpu_to_logical_apicid(void)
  436. {
  437. int cpu = smp_processor_id();
  438. int apicid = logical_smp_processor_id();
  439. int node = apicid_to_node(apicid);
  440. if (!node_online(node))
  441. node = first_online_node;
  442. cpu_2_logical_apicid[cpu] = apicid;
  443. map_cpu_to_node(cpu, node);
  444. }
  445. static void unmap_cpu_to_logical_apicid(int cpu)
  446. {
  447. cpu_2_logical_apicid[cpu] = BAD_APICID;
  448. unmap_cpu_to_node(cpu);
  449. }
  450. #if APIC_DEBUG
  451. static inline void __inquire_remote_apic(int apicid)
  452. {
  453. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  454. char *names[] = { "ID", "VERSION", "SPIV" };
  455. int timeout, status;
  456. printk("Inquiring remote APIC #%d...\n", apicid);
  457. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  458. printk("... APIC #%d %s: ", apicid, names[i]);
  459. /*
  460. * Wait for idle.
  461. */
  462. apic_wait_icr_idle();
  463. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  464. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  465. timeout = 0;
  466. do {
  467. udelay(100);
  468. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  469. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  470. switch (status) {
  471. case APIC_ICR_RR_VALID:
  472. status = apic_read(APIC_RRR);
  473. printk("%08x\n", status);
  474. break;
  475. default:
  476. printk("failed\n");
  477. }
  478. }
  479. }
  480. #endif
  481. #ifdef WAKE_SECONDARY_VIA_NMI
  482. /*
  483. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  484. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  485. * won't ... remember to clear down the APIC, etc later.
  486. */
  487. static int __devinit
  488. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  489. {
  490. unsigned long send_status = 0, accept_status = 0;
  491. int timeout, maxlvt;
  492. /* Target chip */
  493. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  494. /* Boot on the stack */
  495. /* Kick the second */
  496. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  497. Dprintk("Waiting for send to finish...\n");
  498. timeout = 0;
  499. do {
  500. Dprintk("+");
  501. udelay(100);
  502. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  503. } while (send_status && (timeout++ < 1000));
  504. /*
  505. * Give the other CPU some time to accept the IPI.
  506. */
  507. udelay(200);
  508. /*
  509. * Due to the Pentium erratum 3AP.
  510. */
  511. maxlvt = lapic_get_maxlvt();
  512. if (maxlvt > 3) {
  513. apic_read_around(APIC_SPIV);
  514. apic_write(APIC_ESR, 0);
  515. }
  516. accept_status = (apic_read(APIC_ESR) & 0xEF);
  517. Dprintk("NMI sent.\n");
  518. if (send_status)
  519. printk("APIC never delivered???\n");
  520. if (accept_status)
  521. printk("APIC delivery error (%lx).\n", accept_status);
  522. return (send_status | accept_status);
  523. }
  524. #endif /* WAKE_SECONDARY_VIA_NMI */
  525. #ifdef WAKE_SECONDARY_VIA_INIT
  526. static int __devinit
  527. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  528. {
  529. unsigned long send_status = 0, accept_status = 0;
  530. int maxlvt, timeout, num_starts, j;
  531. /*
  532. * Be paranoid about clearing APIC errors.
  533. */
  534. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  535. apic_read_around(APIC_SPIV);
  536. apic_write(APIC_ESR, 0);
  537. apic_read(APIC_ESR);
  538. }
  539. Dprintk("Asserting INIT.\n");
  540. /*
  541. * Turn INIT on target chip
  542. */
  543. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  544. /*
  545. * Send IPI
  546. */
  547. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  548. | APIC_DM_INIT);
  549. Dprintk("Waiting for send to finish...\n");
  550. timeout = 0;
  551. do {
  552. Dprintk("+");
  553. udelay(100);
  554. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  555. } while (send_status && (timeout++ < 1000));
  556. mdelay(10);
  557. Dprintk("Deasserting INIT.\n");
  558. /* Target chip */
  559. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  560. /* Send IPI */
  561. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  562. Dprintk("Waiting for send to finish...\n");
  563. timeout = 0;
  564. do {
  565. Dprintk("+");
  566. udelay(100);
  567. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  568. } while (send_status && (timeout++ < 1000));
  569. atomic_set(&init_deasserted, 1);
  570. /*
  571. * Should we send STARTUP IPIs ?
  572. *
  573. * Determine this based on the APIC version.
  574. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  575. */
  576. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  577. num_starts = 2;
  578. else
  579. num_starts = 0;
  580. /*
  581. * Paravirt / VMI wants a startup IPI hook here to set up the
  582. * target processor state.
  583. */
  584. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  585. (unsigned long) stack_start.esp);
  586. /*
  587. * Run STARTUP IPI loop.
  588. */
  589. Dprintk("#startup loops: %d.\n", num_starts);
  590. maxlvt = lapic_get_maxlvt();
  591. for (j = 1; j <= num_starts; j++) {
  592. Dprintk("Sending STARTUP #%d.\n",j);
  593. apic_read_around(APIC_SPIV);
  594. apic_write(APIC_ESR, 0);
  595. apic_read(APIC_ESR);
  596. Dprintk("After apic_write.\n");
  597. /*
  598. * STARTUP IPI
  599. */
  600. /* Target chip */
  601. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  602. /* Boot on the stack */
  603. /* Kick the second */
  604. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  605. | (start_eip >> 12));
  606. /*
  607. * Give the other CPU some time to accept the IPI.
  608. */
  609. udelay(300);
  610. Dprintk("Startup point 1.\n");
  611. Dprintk("Waiting for send to finish...\n");
  612. timeout = 0;
  613. do {
  614. Dprintk("+");
  615. udelay(100);
  616. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  617. } while (send_status && (timeout++ < 1000));
  618. /*
  619. * Give the other CPU some time to accept the IPI.
  620. */
  621. udelay(200);
  622. /*
  623. * Due to the Pentium erratum 3AP.
  624. */
  625. if (maxlvt > 3) {
  626. apic_read_around(APIC_SPIV);
  627. apic_write(APIC_ESR, 0);
  628. }
  629. accept_status = (apic_read(APIC_ESR) & 0xEF);
  630. if (send_status || accept_status)
  631. break;
  632. }
  633. Dprintk("After Startup.\n");
  634. if (send_status)
  635. printk("APIC never delivered???\n");
  636. if (accept_status)
  637. printk("APIC delivery error (%lx).\n", accept_status);
  638. return (send_status | accept_status);
  639. }
  640. #endif /* WAKE_SECONDARY_VIA_INIT */
  641. extern cpumask_t cpu_initialized;
  642. static inline int alloc_cpu_id(void)
  643. {
  644. cpumask_t tmp_map;
  645. int cpu;
  646. cpus_complement(tmp_map, cpu_present_map);
  647. cpu = first_cpu(tmp_map);
  648. if (cpu >= NR_CPUS)
  649. return -ENODEV;
  650. return cpu;
  651. }
  652. #ifdef CONFIG_HOTPLUG_CPU
  653. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  654. static inline struct task_struct * alloc_idle_task(int cpu)
  655. {
  656. struct task_struct *idle;
  657. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  658. /* initialize thread_struct. we really want to avoid destroy
  659. * idle tread
  660. */
  661. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  662. init_idle(idle, cpu);
  663. return idle;
  664. }
  665. idle = fork_idle(cpu);
  666. if (!IS_ERR(idle))
  667. cpu_idle_tasks[cpu] = idle;
  668. return idle;
  669. }
  670. #else
  671. #define alloc_idle_task(cpu) fork_idle(cpu)
  672. #endif
  673. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  674. /*
  675. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  676. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  677. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  678. */
  679. {
  680. struct task_struct *idle;
  681. unsigned long boot_error;
  682. int timeout;
  683. unsigned long start_eip;
  684. unsigned short nmi_high = 0, nmi_low = 0;
  685. /*
  686. * We can't use kernel_thread since we must avoid to
  687. * reschedule the child.
  688. */
  689. idle = alloc_idle_task(cpu);
  690. if (IS_ERR(idle))
  691. panic("failed fork for CPU %d", cpu);
  692. /* Pre-allocate and initialize the CPU's GDT and PDA so it
  693. doesn't have to do any memory allocation during the
  694. delicate CPU-bringup phase. */
  695. if (!init_gdt(cpu, idle)) {
  696. printk(KERN_INFO "Couldn't allocate GDT/PDA for CPU %d\n", cpu);
  697. return -1; /* ? */
  698. }
  699. idle->thread.eip = (unsigned long) start_secondary;
  700. /* start_eip had better be page-aligned! */
  701. start_eip = setup_trampoline();
  702. ++cpucount;
  703. alternatives_smp_switch(1);
  704. /* So we see what's up */
  705. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  706. /* Stack for startup_32 can be just as for start_secondary onwards */
  707. stack_start.esp = (void *) idle->thread.esp;
  708. irq_ctx_init(cpu);
  709. x86_cpu_to_apicid[cpu] = apicid;
  710. /*
  711. * This grunge runs the startup process for
  712. * the targeted processor.
  713. */
  714. atomic_set(&init_deasserted, 0);
  715. Dprintk("Setting warm reset code and vector.\n");
  716. store_NMI_vector(&nmi_high, &nmi_low);
  717. smpboot_setup_warm_reset_vector(start_eip);
  718. /*
  719. * Starting actual IPI sequence...
  720. */
  721. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  722. if (!boot_error) {
  723. /*
  724. * allow APs to start initializing.
  725. */
  726. Dprintk("Before Callout %d.\n", cpu);
  727. cpu_set(cpu, cpu_callout_map);
  728. Dprintk("After Callout %d.\n", cpu);
  729. /*
  730. * Wait 5s total for a response
  731. */
  732. for (timeout = 0; timeout < 50000; timeout++) {
  733. if (cpu_isset(cpu, cpu_callin_map))
  734. break; /* It has booted */
  735. udelay(100);
  736. }
  737. if (cpu_isset(cpu, cpu_callin_map)) {
  738. /* number CPUs logically, starting from 1 (BSP is 0) */
  739. Dprintk("OK.\n");
  740. printk("CPU%d: ", cpu);
  741. print_cpu_info(&cpu_data[cpu]);
  742. Dprintk("CPU has booted.\n");
  743. } else {
  744. boot_error= 1;
  745. if (*((volatile unsigned char *)trampoline_base)
  746. == 0xA5)
  747. /* trampoline started but...? */
  748. printk("Stuck ??\n");
  749. else
  750. /* trampoline code not run */
  751. printk("Not responding.\n");
  752. inquire_remote_apic(apicid);
  753. }
  754. }
  755. if (boot_error) {
  756. /* Try to put things back the way they were before ... */
  757. unmap_cpu_to_logical_apicid(cpu);
  758. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  759. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  760. cpucount--;
  761. } else {
  762. x86_cpu_to_apicid[cpu] = apicid;
  763. cpu_set(cpu, cpu_present_map);
  764. }
  765. /* mark "stuck" area as not stuck */
  766. *((volatile unsigned long *)trampoline_base) = 0;
  767. return boot_error;
  768. }
  769. #ifdef CONFIG_HOTPLUG_CPU
  770. void cpu_exit_clear(void)
  771. {
  772. int cpu = raw_smp_processor_id();
  773. idle_task_exit();
  774. cpucount --;
  775. cpu_uninit();
  776. irq_ctx_exit(cpu);
  777. cpu_clear(cpu, cpu_callout_map);
  778. cpu_clear(cpu, cpu_callin_map);
  779. cpu_clear(cpu, smp_commenced_mask);
  780. unmap_cpu_to_logical_apicid(cpu);
  781. }
  782. struct warm_boot_cpu_info {
  783. struct completion *complete;
  784. struct work_struct task;
  785. int apicid;
  786. int cpu;
  787. };
  788. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  789. {
  790. struct warm_boot_cpu_info *info =
  791. container_of(work, struct warm_boot_cpu_info, task);
  792. do_boot_cpu(info->apicid, info->cpu);
  793. complete(info->complete);
  794. }
  795. static int __cpuinit __smp_prepare_cpu(int cpu)
  796. {
  797. DECLARE_COMPLETION_ONSTACK(done);
  798. struct warm_boot_cpu_info info;
  799. int apicid, ret;
  800. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  801. apicid = x86_cpu_to_apicid[cpu];
  802. if (apicid == BAD_APICID) {
  803. ret = -ENODEV;
  804. goto exit;
  805. }
  806. /*
  807. * the CPU isn't initialized at boot time, allocate gdt table here.
  808. * cpu_init will initialize it
  809. */
  810. if (!cpu_gdt_descr->address) {
  811. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  812. if (!cpu_gdt_descr->address)
  813. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  814. ret = -ENOMEM;
  815. goto exit;
  816. }
  817. info.complete = &done;
  818. info.apicid = apicid;
  819. info.cpu = cpu;
  820. INIT_WORK(&info.task, do_warm_boot_cpu);
  821. /* init low mem mapping */
  822. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  823. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  824. flush_tlb_all();
  825. schedule_work(&info.task);
  826. wait_for_completion(&done);
  827. zap_low_mappings();
  828. ret = 0;
  829. exit:
  830. return ret;
  831. }
  832. #endif
  833. static void smp_tune_scheduling(void)
  834. {
  835. unsigned long cachesize; /* kB */
  836. if (cpu_khz) {
  837. cachesize = boot_cpu_data.x86_cache_size;
  838. if (cachesize > 0)
  839. max_cache_size = cachesize * 1024;
  840. }
  841. }
  842. /*
  843. * Cycle through the processors sending APIC IPIs to boot each.
  844. */
  845. static int boot_cpu_logical_apicid;
  846. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  847. void *xquad_portio;
  848. #ifdef CONFIG_X86_NUMAQ
  849. EXPORT_SYMBOL(xquad_portio);
  850. #endif
  851. static void __init smp_boot_cpus(unsigned int max_cpus)
  852. {
  853. int apicid, cpu, bit, kicked;
  854. unsigned long bogosum = 0;
  855. /*
  856. * Setup boot CPU information
  857. */
  858. smp_store_cpu_info(0); /* Final full version of the data */
  859. printk("CPU%d: ", 0);
  860. print_cpu_info(&cpu_data[0]);
  861. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  862. boot_cpu_logical_apicid = logical_smp_processor_id();
  863. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  864. current_thread_info()->cpu = 0;
  865. smp_tune_scheduling();
  866. set_cpu_sibling_map(0);
  867. /*
  868. * If we couldn't find an SMP configuration at boot time,
  869. * get out of here now!
  870. */
  871. if (!smp_found_config && !acpi_lapic) {
  872. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  873. smpboot_clear_io_apic_irqs();
  874. phys_cpu_present_map = physid_mask_of_physid(0);
  875. if (APIC_init_uniprocessor())
  876. printk(KERN_NOTICE "Local APIC not detected."
  877. " Using dummy APIC emulation.\n");
  878. map_cpu_to_logical_apicid();
  879. cpu_set(0, cpu_sibling_map[0]);
  880. cpu_set(0, cpu_core_map[0]);
  881. return;
  882. }
  883. /*
  884. * Should not be necessary because the MP table should list the boot
  885. * CPU too, but we do it for the sake of robustness anyway.
  886. * Makes no sense to do this check in clustered apic mode, so skip it
  887. */
  888. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  889. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  890. boot_cpu_physical_apicid);
  891. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  892. }
  893. /*
  894. * If we couldn't find a local APIC, then get out of here now!
  895. */
  896. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  897. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  898. boot_cpu_physical_apicid);
  899. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  900. smpboot_clear_io_apic_irqs();
  901. phys_cpu_present_map = physid_mask_of_physid(0);
  902. cpu_set(0, cpu_sibling_map[0]);
  903. cpu_set(0, cpu_core_map[0]);
  904. return;
  905. }
  906. verify_local_APIC();
  907. /*
  908. * If SMP should be disabled, then really disable it!
  909. */
  910. if (!max_cpus) {
  911. smp_found_config = 0;
  912. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  913. smpboot_clear_io_apic_irqs();
  914. phys_cpu_present_map = physid_mask_of_physid(0);
  915. cpu_set(0, cpu_sibling_map[0]);
  916. cpu_set(0, cpu_core_map[0]);
  917. return;
  918. }
  919. connect_bsp_APIC();
  920. setup_local_APIC();
  921. map_cpu_to_logical_apicid();
  922. setup_portio_remap();
  923. /*
  924. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  925. *
  926. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  927. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  928. * clustered apic ID.
  929. */
  930. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  931. kicked = 1;
  932. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  933. apicid = cpu_present_to_apicid(bit);
  934. /*
  935. * Don't even attempt to start the boot CPU!
  936. */
  937. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  938. continue;
  939. if (!check_apicid_present(bit))
  940. continue;
  941. if (max_cpus <= cpucount+1)
  942. continue;
  943. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  944. printk("CPU #%d not responding - cannot use it.\n",
  945. apicid);
  946. else
  947. ++kicked;
  948. }
  949. /*
  950. * Cleanup possible dangling ends...
  951. */
  952. smpboot_restore_warm_reset_vector();
  953. /*
  954. * Allow the user to impress friends.
  955. */
  956. Dprintk("Before bogomips.\n");
  957. for (cpu = 0; cpu < NR_CPUS; cpu++)
  958. if (cpu_isset(cpu, cpu_callout_map))
  959. bogosum += cpu_data[cpu].loops_per_jiffy;
  960. printk(KERN_INFO
  961. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  962. cpucount+1,
  963. bogosum/(500000/HZ),
  964. (bogosum/(5000/HZ))%100);
  965. Dprintk("Before bogocount - setting activated=1.\n");
  966. if (smp_b_stepping)
  967. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  968. /*
  969. * Don't taint if we are running SMP kernel on a single non-MP
  970. * approved Athlon
  971. */
  972. if (tainted & TAINT_UNSAFE_SMP) {
  973. if (cpucount)
  974. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  975. else
  976. tainted &= ~TAINT_UNSAFE_SMP;
  977. }
  978. Dprintk("Boot done.\n");
  979. /*
  980. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  981. * efficiently.
  982. */
  983. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  984. cpus_clear(cpu_sibling_map[cpu]);
  985. cpus_clear(cpu_core_map[cpu]);
  986. }
  987. cpu_set(0, cpu_sibling_map[0]);
  988. cpu_set(0, cpu_core_map[0]);
  989. smpboot_setup_io_apic();
  990. setup_boot_clock();
  991. }
  992. /* These are wrappers to interface to the new boot process. Someone
  993. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  994. void __init smp_prepare_cpus(unsigned int max_cpus)
  995. {
  996. smp_commenced_mask = cpumask_of_cpu(0);
  997. cpu_callin_map = cpumask_of_cpu(0);
  998. mb();
  999. smp_boot_cpus(max_cpus);
  1000. }
  1001. void __devinit smp_prepare_boot_cpu(void)
  1002. {
  1003. cpu_set(smp_processor_id(), cpu_online_map);
  1004. cpu_set(smp_processor_id(), cpu_callout_map);
  1005. cpu_set(smp_processor_id(), cpu_present_map);
  1006. cpu_set(smp_processor_id(), cpu_possible_map);
  1007. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1008. }
  1009. #ifdef CONFIG_HOTPLUG_CPU
  1010. static void
  1011. remove_siblinginfo(int cpu)
  1012. {
  1013. int sibling;
  1014. struct cpuinfo_x86 *c = cpu_data;
  1015. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1016. cpu_clear(cpu, cpu_core_map[sibling]);
  1017. /*
  1018. * last thread sibling in this cpu core going down
  1019. */
  1020. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1021. c[sibling].booted_cores--;
  1022. }
  1023. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1024. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1025. cpus_clear(cpu_sibling_map[cpu]);
  1026. cpus_clear(cpu_core_map[cpu]);
  1027. c[cpu].phys_proc_id = 0;
  1028. c[cpu].cpu_core_id = 0;
  1029. cpu_clear(cpu, cpu_sibling_setup_map);
  1030. }
  1031. int __cpu_disable(void)
  1032. {
  1033. cpumask_t map = cpu_online_map;
  1034. int cpu = smp_processor_id();
  1035. /*
  1036. * Perhaps use cpufreq to drop frequency, but that could go
  1037. * into generic code.
  1038. *
  1039. * We won't take down the boot processor on i386 due to some
  1040. * interrupts only being able to be serviced by the BSP.
  1041. * Especially so if we're not using an IOAPIC -zwane
  1042. */
  1043. if (cpu == 0)
  1044. return -EBUSY;
  1045. if (nmi_watchdog == NMI_LOCAL_APIC)
  1046. stop_apic_nmi_watchdog(NULL);
  1047. clear_local_APIC();
  1048. /* Allow any queued timer interrupts to get serviced */
  1049. local_irq_enable();
  1050. mdelay(1);
  1051. local_irq_disable();
  1052. remove_siblinginfo(cpu);
  1053. cpu_clear(cpu, map);
  1054. fixup_irqs(map);
  1055. /* It's now safe to remove this processor from the online map */
  1056. cpu_clear(cpu, cpu_online_map);
  1057. return 0;
  1058. }
  1059. void __cpu_die(unsigned int cpu)
  1060. {
  1061. /* We don't do anything here: idle task is faking death itself. */
  1062. unsigned int i;
  1063. for (i = 0; i < 10; i++) {
  1064. /* They ack this in play_dead by setting CPU_DEAD */
  1065. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1066. printk ("CPU %d is now offline\n", cpu);
  1067. if (1 == num_online_cpus())
  1068. alternatives_smp_switch(0);
  1069. return;
  1070. }
  1071. msleep(100);
  1072. }
  1073. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1074. }
  1075. #else /* ... !CONFIG_HOTPLUG_CPU */
  1076. int __cpu_disable(void)
  1077. {
  1078. return -ENOSYS;
  1079. }
  1080. void __cpu_die(unsigned int cpu)
  1081. {
  1082. /* We said "no" in __cpu_disable */
  1083. BUG();
  1084. }
  1085. #endif /* CONFIG_HOTPLUG_CPU */
  1086. int __cpuinit __cpu_up(unsigned int cpu)
  1087. {
  1088. #ifdef CONFIG_HOTPLUG_CPU
  1089. int ret=0;
  1090. /*
  1091. * We do warm boot only on cpus that had booted earlier
  1092. * Otherwise cold boot is all handled from smp_boot_cpus().
  1093. * cpu_callin_map is set during AP kickstart process. Its reset
  1094. * when a cpu is taken offline from cpu_exit_clear().
  1095. */
  1096. if (!cpu_isset(cpu, cpu_callin_map))
  1097. ret = __smp_prepare_cpu(cpu);
  1098. if (ret)
  1099. return -EIO;
  1100. #endif
  1101. /* In case one didn't come up */
  1102. if (!cpu_isset(cpu, cpu_callin_map)) {
  1103. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1104. local_irq_enable();
  1105. return -EIO;
  1106. }
  1107. local_irq_enable();
  1108. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1109. /* Unleash the CPU! */
  1110. cpu_set(cpu, smp_commenced_mask);
  1111. /*
  1112. * Check TSC synchronization with the AP:
  1113. */
  1114. check_tsc_sync_source(cpu);
  1115. while (!cpu_isset(cpu, cpu_online_map))
  1116. cpu_relax();
  1117. #ifdef CONFIG_X86_GENERICARCH
  1118. if (num_online_cpus() > 8 && genapic == &apic_default)
  1119. panic("Default flat APIC routing can't be used with > 8 cpus\n");
  1120. #endif
  1121. return 0;
  1122. }
  1123. void __init smp_cpus_done(unsigned int max_cpus)
  1124. {
  1125. #ifdef CONFIG_X86_IO_APIC
  1126. setup_ioapic_dest();
  1127. #endif
  1128. zap_low_mappings();
  1129. #ifndef CONFIG_HOTPLUG_CPU
  1130. /*
  1131. * Disable executability of the SMP trampoline:
  1132. */
  1133. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1134. #endif
  1135. }
  1136. void __init smp_intr_init(void)
  1137. {
  1138. /*
  1139. * IRQ0 must be given a fixed assignment and initialized,
  1140. * because it's used before the IO-APIC is set up.
  1141. */
  1142. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1143. /*
  1144. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1145. * IPI, driven by wakeup.
  1146. */
  1147. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1148. /* IPI for invalidation */
  1149. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1150. /* IPI for generic function call */
  1151. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1152. }
  1153. /*
  1154. * If the BIOS enumerates physical processors before logical,
  1155. * maxcpus=N at enumeration-time can be used to disable HT.
  1156. */
  1157. static int __init parse_maxcpus(char *arg)
  1158. {
  1159. extern unsigned int maxcpus;
  1160. maxcpus = simple_strtoul(arg, NULL, 0);
  1161. return 0;
  1162. }
  1163. early_param("maxcpus", parse_maxcpus);