dma.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499
  1. /* linux/arch/arm/plat-s3c24xx/dma.c
  2. *
  3. * Copyright (c) 2003-2005,2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C2410 DMA core
  7. *
  8. * http://armlinux.simtec.co.uk/
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #ifdef CONFIG_S3C2410_DMA_DEBUG
  15. #define DEBUG
  16. #endif
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/sched.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/sysdev.h>
  23. #include <linux/slab.h>
  24. #include <linux/errno.h>
  25. #include <linux/delay.h>
  26. #include <asm/system.h>
  27. #include <asm/irq.h>
  28. #include <asm/hardware.h>
  29. #include <asm/io.h>
  30. #include <asm/dma.h>
  31. #include <asm/mach/dma.h>
  32. #include <asm/arch/map.h>
  33. #include <asm/plat-s3c24xx/dma.h>
  34. /* io map for dma */
  35. static void __iomem *dma_base;
  36. static struct kmem_cache *dma_kmem;
  37. static int dma_channels;
  38. struct s3c24xx_dma_selection dma_sel;
  39. /* dma channel state information */
  40. struct s3c2410_dma_chan s3c2410_chans[S3C2410_DMA_CHANNELS];
  41. /* debugging functions */
  42. #define BUF_MAGIC (0xcafebabe)
  43. #define dmawarn(fmt...) printk(KERN_DEBUG fmt)
  44. #define dma_regaddr(chan, reg) ((chan)->regs + (reg))
  45. #if 1
  46. #define dma_wrreg(chan, reg, val) writel((val), (chan)->regs + (reg))
  47. #else
  48. static inline void
  49. dma_wrreg(struct s3c2410_dma_chan *chan, int reg, unsigned long val)
  50. {
  51. pr_debug("writing %08x to register %08x\n",(unsigned int)val,reg);
  52. writel(val, dma_regaddr(chan, reg));
  53. }
  54. #endif
  55. #define dma_rdreg(chan, reg) readl((chan)->regs + (reg))
  56. /* captured register state for debug */
  57. struct s3c2410_dma_regstate {
  58. unsigned long dcsrc;
  59. unsigned long disrc;
  60. unsigned long dstat;
  61. unsigned long dcon;
  62. unsigned long dmsktrig;
  63. };
  64. #ifdef CONFIG_S3C2410_DMA_DEBUG
  65. /* dmadbg_showregs
  66. *
  67. * simple debug routine to print the current state of the dma registers
  68. */
  69. static void
  70. dmadbg_capture(struct s3c2410_dma_chan *chan, struct s3c2410_dma_regstate *regs)
  71. {
  72. regs->dcsrc = dma_rdreg(chan, S3C2410_DMA_DCSRC);
  73. regs->disrc = dma_rdreg(chan, S3C2410_DMA_DISRC);
  74. regs->dstat = dma_rdreg(chan, S3C2410_DMA_DSTAT);
  75. regs->dcon = dma_rdreg(chan, S3C2410_DMA_DCON);
  76. regs->dmsktrig = dma_rdreg(chan, S3C2410_DMA_DMASKTRIG);
  77. }
  78. static void
  79. dmadbg_dumpregs(const char *fname, int line, struct s3c2410_dma_chan *chan,
  80. struct s3c2410_dma_regstate *regs)
  81. {
  82. printk(KERN_DEBUG "dma%d: %s:%d: DCSRC=%08lx, DISRC=%08lx, DSTAT=%08lx DMT=%02lx, DCON=%08lx\n",
  83. chan->number, fname, line,
  84. regs->dcsrc, regs->disrc, regs->dstat, regs->dmsktrig,
  85. regs->dcon);
  86. }
  87. static void
  88. dmadbg_showchan(const char *fname, int line, struct s3c2410_dma_chan *chan)
  89. {
  90. struct s3c2410_dma_regstate state;
  91. dmadbg_capture(chan, &state);
  92. printk(KERN_DEBUG "dma%d: %s:%d: ls=%d, cur=%p, %p %p\n",
  93. chan->number, fname, line, chan->load_state,
  94. chan->curr, chan->next, chan->end);
  95. dmadbg_dumpregs(fname, line, chan, &state);
  96. }
  97. static void
  98. dmadbg_showregs(const char *fname, int line, struct s3c2410_dma_chan *chan)
  99. {
  100. struct s3c2410_dma_regstate state;
  101. dmadbg_capture(chan, &state);
  102. dmadbg_dumpregs(fname, line, chan, &state);
  103. }
  104. #define dbg_showregs(chan) dmadbg_showregs(__FUNCTION__, __LINE__, (chan))
  105. #define dbg_showchan(chan) dmadbg_showchan(__FUNCTION__, __LINE__, (chan))
  106. #else
  107. #define dbg_showregs(chan) do { } while(0)
  108. #define dbg_showchan(chan) do { } while(0)
  109. #endif /* CONFIG_S3C2410_DMA_DEBUG */
  110. static struct s3c2410_dma_chan *dma_chan_map[DMACH_MAX];
  111. /* lookup_dma_channel
  112. *
  113. * change the dma channel number given into a real dma channel id
  114. */
  115. static struct s3c2410_dma_chan *lookup_dma_channel(unsigned int channel)
  116. {
  117. if (channel & DMACH_LOW_LEVEL)
  118. return &s3c2410_chans[channel & ~DMACH_LOW_LEVEL];
  119. else
  120. return dma_chan_map[channel];
  121. }
  122. /* s3c2410_dma_stats_timeout
  123. *
  124. * Update DMA stats from timeout info
  125. */
  126. static void
  127. s3c2410_dma_stats_timeout(struct s3c2410_dma_stats *stats, int val)
  128. {
  129. if (stats == NULL)
  130. return;
  131. if (val > stats->timeout_longest)
  132. stats->timeout_longest = val;
  133. if (val < stats->timeout_shortest)
  134. stats->timeout_shortest = val;
  135. stats->timeout_avg += val;
  136. }
  137. /* s3c2410_dma_waitforload
  138. *
  139. * wait for the DMA engine to load a buffer, and update the state accordingly
  140. */
  141. static int
  142. s3c2410_dma_waitforload(struct s3c2410_dma_chan *chan, int line)
  143. {
  144. int timeout = chan->load_timeout;
  145. int took;
  146. if (chan->load_state != S3C2410_DMALOAD_1LOADED) {
  147. printk(KERN_ERR "dma%d: s3c2410_dma_waitforload() called in loadstate %d from line %d\n", chan->number, chan->load_state, line);
  148. return 0;
  149. }
  150. if (chan->stats != NULL)
  151. chan->stats->loads++;
  152. while (--timeout > 0) {
  153. if ((dma_rdreg(chan, S3C2410_DMA_DSTAT) << (32-20)) != 0) {
  154. took = chan->load_timeout - timeout;
  155. s3c2410_dma_stats_timeout(chan->stats, took);
  156. switch (chan->load_state) {
  157. case S3C2410_DMALOAD_1LOADED:
  158. chan->load_state = S3C2410_DMALOAD_1RUNNING;
  159. break;
  160. default:
  161. printk(KERN_ERR "dma%d: unknown load_state in s3c2410_dma_waitforload() %d\n", chan->number, chan->load_state);
  162. }
  163. return 1;
  164. }
  165. }
  166. if (chan->stats != NULL) {
  167. chan->stats->timeout_failed++;
  168. }
  169. return 0;
  170. }
  171. /* s3c2410_dma_loadbuffer
  172. *
  173. * load a buffer, and update the channel state
  174. */
  175. static inline int
  176. s3c2410_dma_loadbuffer(struct s3c2410_dma_chan *chan,
  177. struct s3c2410_dma_buf *buf)
  178. {
  179. unsigned long reload;
  180. pr_debug("s3c2410_chan_loadbuffer: loading buff %p (0x%08lx,0x%06x)\n",
  181. buf, (unsigned long)buf->data, buf->size);
  182. if (buf == NULL) {
  183. dmawarn("buffer is NULL\n");
  184. return -EINVAL;
  185. }
  186. /* check the state of the channel before we do anything */
  187. if (chan->load_state == S3C2410_DMALOAD_1LOADED) {
  188. dmawarn("load_state is S3C2410_DMALOAD_1LOADED\n");
  189. }
  190. if (chan->load_state == S3C2410_DMALOAD_1LOADED_1RUNNING) {
  191. dmawarn("state is S3C2410_DMALOAD_1LOADED_1RUNNING\n");
  192. }
  193. /* it would seem sensible if we are the last buffer to not bother
  194. * with the auto-reload bit, so that the DMA engine will not try
  195. * and load another transfer after this one has finished...
  196. */
  197. if (chan->load_state == S3C2410_DMALOAD_NONE) {
  198. pr_debug("load_state is none, checking for noreload (next=%p)\n",
  199. buf->next);
  200. reload = (buf->next == NULL) ? S3C2410_DCON_NORELOAD : 0;
  201. } else {
  202. //pr_debug("load_state is %d => autoreload\n", chan->load_state);
  203. reload = S3C2410_DCON_AUTORELOAD;
  204. }
  205. if ((buf->data & 0xf0000000) != 0x30000000) {
  206. dmawarn("dmaload: buffer is %p\n", (void *)buf->data);
  207. }
  208. writel(buf->data, chan->addr_reg);
  209. dma_wrreg(chan, S3C2410_DMA_DCON,
  210. chan->dcon | reload | (buf->size/chan->xfer_unit));
  211. chan->next = buf->next;
  212. /* update the state of the channel */
  213. switch (chan->load_state) {
  214. case S3C2410_DMALOAD_NONE:
  215. chan->load_state = S3C2410_DMALOAD_1LOADED;
  216. break;
  217. case S3C2410_DMALOAD_1RUNNING:
  218. chan->load_state = S3C2410_DMALOAD_1LOADED_1RUNNING;
  219. break;
  220. default:
  221. dmawarn("dmaload: unknown state %d in loadbuffer\n",
  222. chan->load_state);
  223. break;
  224. }
  225. return 0;
  226. }
  227. /* s3c2410_dma_call_op
  228. *
  229. * small routine to call the op routine with the given op if it has been
  230. * registered
  231. */
  232. static void
  233. s3c2410_dma_call_op(struct s3c2410_dma_chan *chan, enum s3c2410_chan_op op)
  234. {
  235. if (chan->op_fn != NULL) {
  236. (chan->op_fn)(chan, op);
  237. }
  238. }
  239. /* s3c2410_dma_buffdone
  240. *
  241. * small wrapper to check if callback routine needs to be called, and
  242. * if so, call it
  243. */
  244. static inline void
  245. s3c2410_dma_buffdone(struct s3c2410_dma_chan *chan, struct s3c2410_dma_buf *buf,
  246. enum s3c2410_dma_buffresult result)
  247. {
  248. #if 0
  249. pr_debug("callback_fn=%p, buf=%p, id=%p, size=%d, result=%d\n",
  250. chan->callback_fn, buf, buf->id, buf->size, result);
  251. #endif
  252. if (chan->callback_fn != NULL) {
  253. (chan->callback_fn)(chan, buf->id, buf->size, result);
  254. }
  255. }
  256. /* s3c2410_dma_start
  257. *
  258. * start a dma channel going
  259. */
  260. static int s3c2410_dma_start(struct s3c2410_dma_chan *chan)
  261. {
  262. unsigned long tmp;
  263. unsigned long flags;
  264. pr_debug("s3c2410_start_dma: channel=%d\n", chan->number);
  265. local_irq_save(flags);
  266. if (chan->state == S3C2410_DMA_RUNNING) {
  267. pr_debug("s3c2410_start_dma: already running (%d)\n", chan->state);
  268. local_irq_restore(flags);
  269. return 0;
  270. }
  271. chan->state = S3C2410_DMA_RUNNING;
  272. /* check wether there is anything to load, and if not, see
  273. * if we can find anything to load
  274. */
  275. if (chan->load_state == S3C2410_DMALOAD_NONE) {
  276. if (chan->next == NULL) {
  277. printk(KERN_ERR "dma%d: channel has nothing loaded\n",
  278. chan->number);
  279. chan->state = S3C2410_DMA_IDLE;
  280. local_irq_restore(flags);
  281. return -EINVAL;
  282. }
  283. s3c2410_dma_loadbuffer(chan, chan->next);
  284. }
  285. dbg_showchan(chan);
  286. /* enable the channel */
  287. if (!chan->irq_enabled) {
  288. enable_irq(chan->irq);
  289. chan->irq_enabled = 1;
  290. }
  291. /* start the channel going */
  292. tmp = dma_rdreg(chan, S3C2410_DMA_DMASKTRIG);
  293. tmp &= ~S3C2410_DMASKTRIG_STOP;
  294. tmp |= S3C2410_DMASKTRIG_ON;
  295. dma_wrreg(chan, S3C2410_DMA_DMASKTRIG, tmp);
  296. pr_debug("dma%d: %08lx to DMASKTRIG\n", chan->number, tmp);
  297. #if 0
  298. /* the dma buffer loads should take care of clearing the AUTO
  299. * reloading feature */
  300. tmp = dma_rdreg(chan, S3C2410_DMA_DCON);
  301. tmp &= ~S3C2410_DCON_NORELOAD;
  302. dma_wrreg(chan, S3C2410_DMA_DCON, tmp);
  303. #endif
  304. s3c2410_dma_call_op(chan, S3C2410_DMAOP_START);
  305. dbg_showchan(chan);
  306. /* if we've only loaded one buffer onto the channel, then chec
  307. * to see if we have another, and if so, try and load it so when
  308. * the first buffer is finished, the new one will be loaded onto
  309. * the channel */
  310. if (chan->next != NULL) {
  311. if (chan->load_state == S3C2410_DMALOAD_1LOADED) {
  312. if (s3c2410_dma_waitforload(chan, __LINE__) == 0) {
  313. pr_debug("%s: buff not yet loaded, no more todo\n",
  314. __FUNCTION__);
  315. } else {
  316. chan->load_state = S3C2410_DMALOAD_1RUNNING;
  317. s3c2410_dma_loadbuffer(chan, chan->next);
  318. }
  319. } else if (chan->load_state == S3C2410_DMALOAD_1RUNNING) {
  320. s3c2410_dma_loadbuffer(chan, chan->next);
  321. }
  322. }
  323. local_irq_restore(flags);
  324. return 0;
  325. }
  326. /* s3c2410_dma_canload
  327. *
  328. * work out if we can queue another buffer into the DMA engine
  329. */
  330. static int
  331. s3c2410_dma_canload(struct s3c2410_dma_chan *chan)
  332. {
  333. if (chan->load_state == S3C2410_DMALOAD_NONE ||
  334. chan->load_state == S3C2410_DMALOAD_1RUNNING)
  335. return 1;
  336. return 0;
  337. }
  338. /* s3c2410_dma_enqueue
  339. *
  340. * queue an given buffer for dma transfer.
  341. *
  342. * id the device driver's id information for this buffer
  343. * data the physical address of the buffer data
  344. * size the size of the buffer in bytes
  345. *
  346. * If the channel is not running, then the flag S3C2410_DMAF_AUTOSTART
  347. * is checked, and if set, the channel is started. If this flag isn't set,
  348. * then an error will be returned.
  349. *
  350. * It is possible to queue more than one DMA buffer onto a channel at
  351. * once, and the code will deal with the re-loading of the next buffer
  352. * when necessary.
  353. */
  354. int s3c2410_dma_enqueue(unsigned int channel, void *id,
  355. dma_addr_t data, int size)
  356. {
  357. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  358. struct s3c2410_dma_buf *buf;
  359. unsigned long flags;
  360. if (chan == NULL)
  361. return -EINVAL;
  362. pr_debug("%s: id=%p, data=%08x, size=%d\n",
  363. __FUNCTION__, id, (unsigned int)data, size);
  364. buf = kmem_cache_alloc(dma_kmem, GFP_ATOMIC);
  365. if (buf == NULL) {
  366. pr_debug("%s: out of memory (%ld alloc)\n",
  367. __FUNCTION__, (long)sizeof(*buf));
  368. return -ENOMEM;
  369. }
  370. //pr_debug("%s: new buffer %p\n", __FUNCTION__, buf);
  371. //dbg_showchan(chan);
  372. buf->next = NULL;
  373. buf->data = buf->ptr = data;
  374. buf->size = size;
  375. buf->id = id;
  376. buf->magic = BUF_MAGIC;
  377. local_irq_save(flags);
  378. if (chan->curr == NULL) {
  379. /* we've got nothing loaded... */
  380. pr_debug("%s: buffer %p queued onto empty channel\n",
  381. __FUNCTION__, buf);
  382. chan->curr = buf;
  383. chan->end = buf;
  384. chan->next = NULL;
  385. } else {
  386. pr_debug("dma%d: %s: buffer %p queued onto non-empty channel\n",
  387. chan->number, __FUNCTION__, buf);
  388. if (chan->end == NULL)
  389. pr_debug("dma%d: %s: %p not empty, and chan->end==NULL?\n",
  390. chan->number, __FUNCTION__, chan);
  391. chan->end->next = buf;
  392. chan->end = buf;
  393. }
  394. /* if necessary, update the next buffer field */
  395. if (chan->next == NULL)
  396. chan->next = buf;
  397. /* check to see if we can load a buffer */
  398. if (chan->state == S3C2410_DMA_RUNNING) {
  399. if (chan->load_state == S3C2410_DMALOAD_1LOADED && 1) {
  400. if (s3c2410_dma_waitforload(chan, __LINE__) == 0) {
  401. printk(KERN_ERR "dma%d: loadbuffer:"
  402. "timeout loading buffer\n",
  403. chan->number);
  404. dbg_showchan(chan);
  405. local_irq_restore(flags);
  406. return -EINVAL;
  407. }
  408. }
  409. while (s3c2410_dma_canload(chan) && chan->next != NULL) {
  410. s3c2410_dma_loadbuffer(chan, chan->next);
  411. }
  412. } else if (chan->state == S3C2410_DMA_IDLE) {
  413. if (chan->flags & S3C2410_DMAF_AUTOSTART) {
  414. s3c2410_dma_ctrl(chan->number, S3C2410_DMAOP_START);
  415. }
  416. }
  417. local_irq_restore(flags);
  418. return 0;
  419. }
  420. EXPORT_SYMBOL(s3c2410_dma_enqueue);
  421. static inline void
  422. s3c2410_dma_freebuf(struct s3c2410_dma_buf *buf)
  423. {
  424. int magicok = (buf->magic == BUF_MAGIC);
  425. buf->magic = -1;
  426. if (magicok) {
  427. kmem_cache_free(dma_kmem, buf);
  428. } else {
  429. printk("s3c2410_dma_freebuf: buff %p with bad magic\n", buf);
  430. }
  431. }
  432. /* s3c2410_dma_lastxfer
  433. *
  434. * called when the system is out of buffers, to ensure that the channel
  435. * is prepared for shutdown.
  436. */
  437. static inline void
  438. s3c2410_dma_lastxfer(struct s3c2410_dma_chan *chan)
  439. {
  440. #if 0
  441. pr_debug("dma%d: s3c2410_dma_lastxfer: load_state %d\n",
  442. chan->number, chan->load_state);
  443. #endif
  444. switch (chan->load_state) {
  445. case S3C2410_DMALOAD_NONE:
  446. break;
  447. case S3C2410_DMALOAD_1LOADED:
  448. if (s3c2410_dma_waitforload(chan, __LINE__) == 0) {
  449. /* flag error? */
  450. printk(KERN_ERR "dma%d: timeout waiting for load (%s)\n",
  451. chan->number, __FUNCTION__);
  452. return;
  453. }
  454. break;
  455. case S3C2410_DMALOAD_1LOADED_1RUNNING:
  456. /* I belive in this case we do not have anything to do
  457. * until the next buffer comes along, and we turn off the
  458. * reload */
  459. return;
  460. default:
  461. pr_debug("dma%d: lastxfer: unhandled load_state %d with no next\n",
  462. chan->number, chan->load_state);
  463. return;
  464. }
  465. /* hopefully this'll shut the damned thing up after the transfer... */
  466. dma_wrreg(chan, S3C2410_DMA_DCON, chan->dcon | S3C2410_DCON_NORELOAD);
  467. }
  468. #define dmadbg2(x...)
  469. static irqreturn_t
  470. s3c2410_dma_irq(int irq, void *devpw)
  471. {
  472. struct s3c2410_dma_chan *chan = (struct s3c2410_dma_chan *)devpw;
  473. struct s3c2410_dma_buf *buf;
  474. buf = chan->curr;
  475. dbg_showchan(chan);
  476. /* modify the channel state */
  477. switch (chan->load_state) {
  478. case S3C2410_DMALOAD_1RUNNING:
  479. /* TODO - if we are running only one buffer, we probably
  480. * want to reload here, and then worry about the buffer
  481. * callback */
  482. chan->load_state = S3C2410_DMALOAD_NONE;
  483. break;
  484. case S3C2410_DMALOAD_1LOADED:
  485. /* iirc, we should go back to NONE loaded here, we
  486. * had a buffer, and it was never verified as being
  487. * loaded.
  488. */
  489. chan->load_state = S3C2410_DMALOAD_NONE;
  490. break;
  491. case S3C2410_DMALOAD_1LOADED_1RUNNING:
  492. /* we'll worry about checking to see if another buffer is
  493. * ready after we've called back the owner. This should
  494. * ensure we do not wait around too long for the DMA
  495. * engine to start the next transfer
  496. */
  497. chan->load_state = S3C2410_DMALOAD_1LOADED;
  498. break;
  499. case S3C2410_DMALOAD_NONE:
  500. printk(KERN_ERR "dma%d: IRQ with no loaded buffer?\n",
  501. chan->number);
  502. break;
  503. default:
  504. printk(KERN_ERR "dma%d: IRQ in invalid load_state %d\n",
  505. chan->number, chan->load_state);
  506. break;
  507. }
  508. if (buf != NULL) {
  509. /* update the chain to make sure that if we load any more
  510. * buffers when we call the callback function, things should
  511. * work properly */
  512. chan->curr = buf->next;
  513. buf->next = NULL;
  514. if (buf->magic != BUF_MAGIC) {
  515. printk(KERN_ERR "dma%d: %s: buf %p incorrect magic\n",
  516. chan->number, __FUNCTION__, buf);
  517. return IRQ_HANDLED;
  518. }
  519. s3c2410_dma_buffdone(chan, buf, S3C2410_RES_OK);
  520. /* free resouces */
  521. s3c2410_dma_freebuf(buf);
  522. } else {
  523. }
  524. /* only reload if the channel is still running... our buffer done
  525. * routine may have altered the state by requesting the dma channel
  526. * to stop or shutdown... */
  527. /* todo: check that when the channel is shut-down from inside this
  528. * function, we cope with unsetting reload, etc */
  529. if (chan->next != NULL && chan->state != S3C2410_DMA_IDLE) {
  530. unsigned long flags;
  531. switch (chan->load_state) {
  532. case S3C2410_DMALOAD_1RUNNING:
  533. /* don't need to do anything for this state */
  534. break;
  535. case S3C2410_DMALOAD_NONE:
  536. /* can load buffer immediately */
  537. break;
  538. case S3C2410_DMALOAD_1LOADED:
  539. if (s3c2410_dma_waitforload(chan, __LINE__) == 0) {
  540. /* flag error? */
  541. printk(KERN_ERR "dma%d: timeout waiting for load (%s)\n",
  542. chan->number, __FUNCTION__);
  543. return IRQ_HANDLED;
  544. }
  545. break;
  546. case S3C2410_DMALOAD_1LOADED_1RUNNING:
  547. goto no_load;
  548. default:
  549. printk(KERN_ERR "dma%d: unknown load_state in irq, %d\n",
  550. chan->number, chan->load_state);
  551. return IRQ_HANDLED;
  552. }
  553. local_irq_save(flags);
  554. s3c2410_dma_loadbuffer(chan, chan->next);
  555. local_irq_restore(flags);
  556. } else {
  557. s3c2410_dma_lastxfer(chan);
  558. /* see if we can stop this channel.. */
  559. if (chan->load_state == S3C2410_DMALOAD_NONE) {
  560. pr_debug("dma%d: end of transfer, stopping channel (%ld)\n",
  561. chan->number, jiffies);
  562. s3c2410_dma_ctrl(chan->number | DMACH_LOW_LEVEL,
  563. S3C2410_DMAOP_STOP);
  564. }
  565. }
  566. no_load:
  567. return IRQ_HANDLED;
  568. }
  569. static struct s3c2410_dma_chan *s3c2410_dma_map_channel(int channel);
  570. /* s3c2410_request_dma
  571. *
  572. * get control of an dma channel
  573. */
  574. int s3c2410_dma_request(unsigned int channel,
  575. struct s3c2410_dma_client *client,
  576. void *dev)
  577. {
  578. struct s3c2410_dma_chan *chan;
  579. unsigned long flags;
  580. int err;
  581. pr_debug("dma%d: s3c2410_request_dma: client=%s, dev=%p\n",
  582. channel, client->name, dev);
  583. local_irq_save(flags);
  584. chan = s3c2410_dma_map_channel(channel);
  585. if (chan == NULL) {
  586. local_irq_restore(flags);
  587. return -EBUSY;
  588. }
  589. dbg_showchan(chan);
  590. chan->client = client;
  591. chan->in_use = 1;
  592. if (!chan->irq_claimed) {
  593. pr_debug("dma%d: %s : requesting irq %d\n",
  594. channel, __FUNCTION__, chan->irq);
  595. chan->irq_claimed = 1;
  596. local_irq_restore(flags);
  597. err = request_irq(chan->irq, s3c2410_dma_irq, IRQF_DISABLED,
  598. client->name, (void *)chan);
  599. local_irq_save(flags);
  600. if (err) {
  601. chan->in_use = 0;
  602. chan->irq_claimed = 0;
  603. local_irq_restore(flags);
  604. printk(KERN_ERR "%s: cannot get IRQ %d for DMA %d\n",
  605. client->name, chan->irq, chan->number);
  606. return err;
  607. }
  608. chan->irq_enabled = 1;
  609. }
  610. local_irq_restore(flags);
  611. /* need to setup */
  612. pr_debug("%s: channel initialised, %p\n", __FUNCTION__, chan);
  613. return 0;
  614. }
  615. EXPORT_SYMBOL(s3c2410_dma_request);
  616. /* s3c2410_dma_free
  617. *
  618. * release the given channel back to the system, will stop and flush
  619. * any outstanding transfers, and ensure the channel is ready for the
  620. * next claimant.
  621. *
  622. * Note, although a warning is currently printed if the freeing client
  623. * info is not the same as the registrant's client info, the free is still
  624. * allowed to go through.
  625. */
  626. int s3c2410_dma_free(dmach_t channel, struct s3c2410_dma_client *client)
  627. {
  628. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  629. unsigned long flags;
  630. if (chan == NULL)
  631. return -EINVAL;
  632. local_irq_save(flags);
  633. if (chan->client != client) {
  634. printk(KERN_WARNING "dma%d: possible free from different client (channel %p, passed %p)\n",
  635. channel, chan->client, client);
  636. }
  637. /* sort out stopping and freeing the channel */
  638. if (chan->state != S3C2410_DMA_IDLE) {
  639. pr_debug("%s: need to stop dma channel %p\n",
  640. __FUNCTION__, chan);
  641. /* possibly flush the channel */
  642. s3c2410_dma_ctrl(channel, S3C2410_DMAOP_STOP);
  643. }
  644. chan->client = NULL;
  645. chan->in_use = 0;
  646. if (chan->irq_claimed)
  647. free_irq(chan->irq, (void *)chan);
  648. chan->irq_claimed = 0;
  649. if (!(channel & DMACH_LOW_LEVEL))
  650. dma_chan_map[channel] = NULL;
  651. local_irq_restore(flags);
  652. return 0;
  653. }
  654. EXPORT_SYMBOL(s3c2410_dma_free);
  655. static int s3c2410_dma_dostop(struct s3c2410_dma_chan *chan)
  656. {
  657. unsigned long flags;
  658. unsigned long tmp;
  659. pr_debug("%s:\n", __FUNCTION__);
  660. dbg_showchan(chan);
  661. local_irq_save(flags);
  662. s3c2410_dma_call_op(chan, S3C2410_DMAOP_STOP);
  663. tmp = dma_rdreg(chan, S3C2410_DMA_DMASKTRIG);
  664. tmp |= S3C2410_DMASKTRIG_STOP;
  665. //tmp &= ~S3C2410_DMASKTRIG_ON;
  666. dma_wrreg(chan, S3C2410_DMA_DMASKTRIG, tmp);
  667. #if 0
  668. /* should also clear interrupts, according to WinCE BSP */
  669. tmp = dma_rdreg(chan, S3C2410_DMA_DCON);
  670. tmp |= S3C2410_DCON_NORELOAD;
  671. dma_wrreg(chan, S3C2410_DMA_DCON, tmp);
  672. #endif
  673. /* should stop do this, or should we wait for flush? */
  674. chan->state = S3C2410_DMA_IDLE;
  675. chan->load_state = S3C2410_DMALOAD_NONE;
  676. local_irq_restore(flags);
  677. return 0;
  678. }
  679. void s3c2410_dma_waitforstop(struct s3c2410_dma_chan *chan)
  680. {
  681. unsigned long tmp;
  682. unsigned int timeout = 0x10000;
  683. while (timeout-- > 0) {
  684. tmp = dma_rdreg(chan, S3C2410_DMA_DMASKTRIG);
  685. if (!(tmp & S3C2410_DMASKTRIG_ON))
  686. return;
  687. }
  688. pr_debug("dma%d: failed to stop?\n", chan->number);
  689. }
  690. /* s3c2410_dma_flush
  691. *
  692. * stop the channel, and remove all current and pending transfers
  693. */
  694. static int s3c2410_dma_flush(struct s3c2410_dma_chan *chan)
  695. {
  696. struct s3c2410_dma_buf *buf, *next;
  697. unsigned long flags;
  698. pr_debug("%s: chan %p (%d)\n", __FUNCTION__, chan, chan->number);
  699. dbg_showchan(chan);
  700. local_irq_save(flags);
  701. if (chan->state != S3C2410_DMA_IDLE) {
  702. pr_debug("%s: stopping channel...\n", __FUNCTION__ );
  703. s3c2410_dma_ctrl(chan->number, S3C2410_DMAOP_STOP);
  704. }
  705. buf = chan->curr;
  706. if (buf == NULL)
  707. buf = chan->next;
  708. chan->curr = chan->next = chan->end = NULL;
  709. if (buf != NULL) {
  710. for ( ; buf != NULL; buf = next) {
  711. next = buf->next;
  712. pr_debug("%s: free buffer %p, next %p\n",
  713. __FUNCTION__, buf, buf->next);
  714. s3c2410_dma_buffdone(chan, buf, S3C2410_RES_ABORT);
  715. s3c2410_dma_freebuf(buf);
  716. }
  717. }
  718. dbg_showregs(chan);
  719. s3c2410_dma_waitforstop(chan);
  720. #if 0
  721. /* should also clear interrupts, according to WinCE BSP */
  722. {
  723. unsigned long tmp;
  724. tmp = dma_rdreg(chan, S3C2410_DMA_DCON);
  725. tmp |= S3C2410_DCON_NORELOAD;
  726. dma_wrreg(chan, S3C2410_DMA_DCON, tmp);
  727. }
  728. #endif
  729. dbg_showregs(chan);
  730. local_irq_restore(flags);
  731. return 0;
  732. }
  733. int
  734. s3c2410_dma_started(struct s3c2410_dma_chan *chan)
  735. {
  736. unsigned long flags;
  737. local_irq_save(flags);
  738. dbg_showchan(chan);
  739. /* if we've only loaded one buffer onto the channel, then chec
  740. * to see if we have another, and if so, try and load it so when
  741. * the first buffer is finished, the new one will be loaded onto
  742. * the channel */
  743. if (chan->next != NULL) {
  744. if (chan->load_state == S3C2410_DMALOAD_1LOADED) {
  745. if (s3c2410_dma_waitforload(chan, __LINE__) == 0) {
  746. pr_debug("%s: buff not yet loaded, no more todo\n",
  747. __FUNCTION__);
  748. } else {
  749. chan->load_state = S3C2410_DMALOAD_1RUNNING;
  750. s3c2410_dma_loadbuffer(chan, chan->next);
  751. }
  752. } else if (chan->load_state == S3C2410_DMALOAD_1RUNNING) {
  753. s3c2410_dma_loadbuffer(chan, chan->next);
  754. }
  755. }
  756. local_irq_restore(flags);
  757. return 0;
  758. }
  759. int
  760. s3c2410_dma_ctrl(dmach_t channel, enum s3c2410_chan_op op)
  761. {
  762. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  763. if (chan == NULL)
  764. return -EINVAL;
  765. switch (op) {
  766. case S3C2410_DMAOP_START:
  767. return s3c2410_dma_start(chan);
  768. case S3C2410_DMAOP_STOP:
  769. return s3c2410_dma_dostop(chan);
  770. case S3C2410_DMAOP_PAUSE:
  771. case S3C2410_DMAOP_RESUME:
  772. return -ENOENT;
  773. case S3C2410_DMAOP_FLUSH:
  774. return s3c2410_dma_flush(chan);
  775. case S3C2410_DMAOP_STARTED:
  776. return s3c2410_dma_started(chan);
  777. case S3C2410_DMAOP_TIMEOUT:
  778. return 0;
  779. }
  780. return -ENOENT; /* unknown, don't bother */
  781. }
  782. EXPORT_SYMBOL(s3c2410_dma_ctrl);
  783. /* DMA configuration for each channel
  784. *
  785. * DISRCC -> source of the DMA (AHB,APB)
  786. * DISRC -> source address of the DMA
  787. * DIDSTC -> destination of the DMA (AHB,APD)
  788. * DIDST -> destination address of the DMA
  789. */
  790. /* s3c2410_dma_config
  791. *
  792. * xfersize: size of unit in bytes (1,2,4)
  793. * dcon: base value of the DCONx register
  794. */
  795. int s3c2410_dma_config(dmach_t channel,
  796. int xferunit,
  797. int dcon)
  798. {
  799. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  800. pr_debug("%s: chan=%d, xfer_unit=%d, dcon=%08x\n",
  801. __FUNCTION__, channel, xferunit, dcon);
  802. if (chan == NULL)
  803. return -EINVAL;
  804. pr_debug("%s: Initial dcon is %08x\n", __FUNCTION__, dcon);
  805. dcon |= chan->dcon & dma_sel.dcon_mask;
  806. pr_debug("%s: New dcon is %08x\n", __FUNCTION__, dcon);
  807. switch (xferunit) {
  808. case 1:
  809. dcon |= S3C2410_DCON_BYTE;
  810. break;
  811. case 2:
  812. dcon |= S3C2410_DCON_HALFWORD;
  813. break;
  814. case 4:
  815. dcon |= S3C2410_DCON_WORD;
  816. break;
  817. default:
  818. pr_debug("%s: bad transfer size %d\n", __FUNCTION__, xferunit);
  819. return -EINVAL;
  820. }
  821. dcon |= S3C2410_DCON_HWTRIG;
  822. dcon |= S3C2410_DCON_INTREQ;
  823. pr_debug("%s: dcon now %08x\n", __FUNCTION__, dcon);
  824. chan->dcon = dcon;
  825. chan->xfer_unit = xferunit;
  826. return 0;
  827. }
  828. EXPORT_SYMBOL(s3c2410_dma_config);
  829. int s3c2410_dma_setflags(dmach_t channel, unsigned int flags)
  830. {
  831. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  832. if (chan == NULL)
  833. return -EINVAL;
  834. pr_debug("%s: chan=%p, flags=%08x\n", __FUNCTION__, chan, flags);
  835. chan->flags = flags;
  836. return 0;
  837. }
  838. EXPORT_SYMBOL(s3c2410_dma_setflags);
  839. /* do we need to protect the settings of the fields from
  840. * irq?
  841. */
  842. int s3c2410_dma_set_opfn(dmach_t channel, s3c2410_dma_opfn_t rtn)
  843. {
  844. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  845. if (chan == NULL)
  846. return -EINVAL;
  847. pr_debug("%s: chan=%p, op rtn=%p\n", __FUNCTION__, chan, rtn);
  848. chan->op_fn = rtn;
  849. return 0;
  850. }
  851. EXPORT_SYMBOL(s3c2410_dma_set_opfn);
  852. int s3c2410_dma_set_buffdone_fn(dmach_t channel, s3c2410_dma_cbfn_t rtn)
  853. {
  854. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  855. if (chan == NULL)
  856. return -EINVAL;
  857. pr_debug("%s: chan=%p, callback rtn=%p\n", __FUNCTION__, chan, rtn);
  858. chan->callback_fn = rtn;
  859. return 0;
  860. }
  861. EXPORT_SYMBOL(s3c2410_dma_set_buffdone_fn);
  862. /* s3c2410_dma_devconfig
  863. *
  864. * configure the dma source/destination hardware type and address
  865. *
  866. * source: S3C2410_DMASRC_HW: source is hardware
  867. * S3C2410_DMASRC_MEM: source is memory
  868. *
  869. * hwcfg: the value for xxxSTCn register,
  870. * bit 0: 0=increment pointer, 1=leave pointer
  871. * bit 1: 0=soucre is AHB, 1=soucre is APB
  872. *
  873. * devaddr: physical address of the source
  874. */
  875. int s3c2410_dma_devconfig(int channel,
  876. enum s3c2410_dmasrc source,
  877. int hwcfg,
  878. unsigned long devaddr)
  879. {
  880. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  881. if (chan == NULL)
  882. return -EINVAL;
  883. pr_debug("%s: source=%d, hwcfg=%08x, devaddr=%08lx\n",
  884. __FUNCTION__, (int)source, hwcfg, devaddr);
  885. chan->source = source;
  886. chan->dev_addr = devaddr;
  887. switch (source) {
  888. case S3C2410_DMASRC_HW:
  889. /* source is hardware */
  890. pr_debug("%s: hw source, devaddr=%08lx, hwcfg=%d\n",
  891. __FUNCTION__, devaddr, hwcfg);
  892. dma_wrreg(chan, S3C2410_DMA_DISRCC, hwcfg & 3);
  893. dma_wrreg(chan, S3C2410_DMA_DISRC, devaddr);
  894. dma_wrreg(chan, S3C2410_DMA_DIDSTC, (0<<1) | (0<<0));
  895. chan->addr_reg = dma_regaddr(chan, S3C2410_DMA_DIDST);
  896. return 0;
  897. case S3C2410_DMASRC_MEM:
  898. /* source is memory */
  899. pr_debug( "%s: mem source, devaddr=%08lx, hwcfg=%d\n",
  900. __FUNCTION__, devaddr, hwcfg);
  901. dma_wrreg(chan, S3C2410_DMA_DISRCC, (0<<1) | (0<<0));
  902. dma_wrreg(chan, S3C2410_DMA_DIDST, devaddr);
  903. dma_wrreg(chan, S3C2410_DMA_DIDSTC, hwcfg & 3);
  904. chan->addr_reg = dma_regaddr(chan, S3C2410_DMA_DISRC);
  905. return 0;
  906. }
  907. printk(KERN_ERR "dma%d: invalid source type (%d)\n", channel, source);
  908. return -EINVAL;
  909. }
  910. EXPORT_SYMBOL(s3c2410_dma_devconfig);
  911. /* s3c2410_dma_getposition
  912. *
  913. * returns the current transfer points for the dma source and destination
  914. */
  915. int s3c2410_dma_getposition(dmach_t channel, dma_addr_t *src, dma_addr_t *dst)
  916. {
  917. struct s3c2410_dma_chan *chan = lookup_dma_channel(channel);
  918. if (chan == NULL)
  919. return -EINVAL;
  920. if (src != NULL)
  921. *src = dma_rdreg(chan, S3C2410_DMA_DCSRC);
  922. if (dst != NULL)
  923. *dst = dma_rdreg(chan, S3C2410_DMA_DCDST);
  924. return 0;
  925. }
  926. EXPORT_SYMBOL(s3c2410_dma_getposition);
  927. /* system device class */
  928. #ifdef CONFIG_PM
  929. static int s3c2410_dma_suspend(struct sys_device *dev, pm_message_t state)
  930. {
  931. struct s3c2410_dma_chan *cp = container_of(dev, struct s3c2410_dma_chan, dev);
  932. printk(KERN_DEBUG "suspending dma channel %d\n", cp->number);
  933. if (dma_rdreg(cp, S3C2410_DMA_DMASKTRIG) & S3C2410_DMASKTRIG_ON) {
  934. /* the dma channel is still working, which is probably
  935. * a bad thing to do over suspend/resume. We stop the
  936. * channel and assume that the client is either going to
  937. * retry after resume, or that it is broken.
  938. */
  939. printk(KERN_INFO "dma: stopping channel %d due to suspend\n",
  940. cp->number);
  941. s3c2410_dma_dostop(cp);
  942. }
  943. return 0;
  944. }
  945. static int s3c2410_dma_resume(struct sys_device *dev)
  946. {
  947. return 0;
  948. }
  949. #else
  950. #define s3c2410_dma_suspend NULL
  951. #define s3c2410_dma_resume NULL
  952. #endif /* CONFIG_PM */
  953. struct sysdev_class dma_sysclass = {
  954. set_kset_name("s3c24xx-dma"),
  955. .suspend = s3c2410_dma_suspend,
  956. .resume = s3c2410_dma_resume,
  957. };
  958. /* kmem cache implementation */
  959. static void s3c2410_dma_cache_ctor(void *p, struct kmem_cache *c, unsigned long f)
  960. {
  961. memset(p, 0, sizeof(struct s3c2410_dma_buf));
  962. }
  963. /* initialisation code */
  964. int __init s3c24xx_dma_sysclass_init(void)
  965. {
  966. int ret = sysdev_class_register(&dma_sysclass);
  967. if (ret != 0)
  968. printk(KERN_ERR "dma sysclass registration failed\n");
  969. return ret;
  970. }
  971. core_initcall(s3c24xx_dma_sysclass_init);
  972. int __init s3c24xx_dma_sysdev_register(void)
  973. {
  974. struct s3c2410_dma_chan *cp = s3c2410_chans;
  975. int channel, ret;
  976. for (channel = 0; channel < dma_channels; cp++, channel++) {
  977. cp->dev.cls = &dma_sysclass;
  978. cp->dev.id = channel;
  979. ret = sysdev_register(&cp->dev);
  980. if (ret) {
  981. printk(KERN_ERR "error registering dev for dma %d\n",
  982. channel);
  983. return ret;
  984. }
  985. }
  986. return 0;
  987. }
  988. late_initcall(s3c24xx_dma_sysdev_register);
  989. int __init s3c24xx_dma_init(unsigned int channels, unsigned int irq,
  990. unsigned int stride)
  991. {
  992. struct s3c2410_dma_chan *cp;
  993. int channel;
  994. int ret;
  995. printk("S3C24XX DMA Driver, (c) 2003-2004,2006 Simtec Electronics\n");
  996. dma_channels = channels;
  997. dma_base = ioremap(S3C24XX_PA_DMA, stride * channels);
  998. if (dma_base == NULL) {
  999. printk(KERN_ERR "dma failed to remap register block\n");
  1000. return -ENOMEM;
  1001. }
  1002. dma_kmem = kmem_cache_create("dma_desc",
  1003. sizeof(struct s3c2410_dma_buf), 0,
  1004. SLAB_HWCACHE_ALIGN,
  1005. s3c2410_dma_cache_ctor, NULL);
  1006. if (dma_kmem == NULL) {
  1007. printk(KERN_ERR "dma failed to make kmem cache\n");
  1008. ret = -ENOMEM;
  1009. goto err;
  1010. }
  1011. for (channel = 0; channel < channels; channel++) {
  1012. cp = &s3c2410_chans[channel];
  1013. memset(cp, 0, sizeof(struct s3c2410_dma_chan));
  1014. /* dma channel irqs are in order.. */
  1015. cp->number = channel;
  1016. cp->irq = channel + irq;
  1017. cp->regs = dma_base + (channel * stride);
  1018. /* point current stats somewhere */
  1019. cp->stats = &cp->stats_store;
  1020. cp->stats_store.timeout_shortest = LONG_MAX;
  1021. /* basic channel configuration */
  1022. cp->load_timeout = 1<<18;
  1023. printk("DMA channel %d at %p, irq %d\n",
  1024. cp->number, cp->regs, cp->irq);
  1025. }
  1026. return 0;
  1027. err:
  1028. kmem_cache_destroy(dma_kmem);
  1029. iounmap(dma_base);
  1030. dma_base = NULL;
  1031. return ret;
  1032. }
  1033. int s3c2410_dma_init(void)
  1034. {
  1035. return s3c24xx_dma_init(4, IRQ_DMA0, 0x40);
  1036. }
  1037. static inline int is_channel_valid(unsigned int channel)
  1038. {
  1039. return (channel & DMA_CH_VALID);
  1040. }
  1041. static struct s3c24xx_dma_order *dma_order;
  1042. /* s3c2410_dma_map_channel()
  1043. *
  1044. * turn the virtual channel number into a real, and un-used hardware
  1045. * channel.
  1046. *
  1047. * first, try the dma ordering given to us by either the relevant
  1048. * dma code, or the board. Then just find the first usable free
  1049. * channel
  1050. */
  1051. struct s3c2410_dma_chan *s3c2410_dma_map_channel(int channel)
  1052. {
  1053. struct s3c24xx_dma_order_ch *ord = NULL;
  1054. struct s3c24xx_dma_map *ch_map;
  1055. struct s3c2410_dma_chan *dmach;
  1056. int ch;
  1057. if (dma_sel.map == NULL || channel > dma_sel.map_size)
  1058. return NULL;
  1059. ch_map = dma_sel.map + channel;
  1060. /* first, try the board mapping */
  1061. if (dma_order) {
  1062. ord = &dma_order->channels[channel];
  1063. for (ch = 0; ch < dma_channels; ch++) {
  1064. if (!is_channel_valid(ord->list[ch]))
  1065. continue;
  1066. if (s3c2410_chans[ord->list[ch]].in_use == 0) {
  1067. ch = ord->list[ch] & ~DMA_CH_VALID;
  1068. goto found;
  1069. }
  1070. }
  1071. if (ord->flags & DMA_CH_NEVER)
  1072. return NULL;
  1073. }
  1074. /* second, search the channel map for first free */
  1075. for (ch = 0; ch < dma_channels; ch++) {
  1076. if (!is_channel_valid(ch_map->channels[ch]))
  1077. continue;
  1078. if (s3c2410_chans[ch].in_use == 0) {
  1079. printk("mapped channel %d to %d\n", channel, ch);
  1080. break;
  1081. }
  1082. }
  1083. if (ch >= dma_channels)
  1084. return NULL;
  1085. /* update our channel mapping */
  1086. found:
  1087. dmach = &s3c2410_chans[ch];
  1088. dma_chan_map[channel] = dmach;
  1089. /* select the channel */
  1090. (dma_sel.select)(dmach, ch_map);
  1091. return dmach;
  1092. }
  1093. static int s3c24xx_dma_check_entry(struct s3c24xx_dma_map *map, int ch)
  1094. {
  1095. return 0;
  1096. }
  1097. int __init s3c24xx_dma_init_map(struct s3c24xx_dma_selection *sel)
  1098. {
  1099. struct s3c24xx_dma_map *nmap;
  1100. size_t map_sz = sizeof(*nmap) * sel->map_size;
  1101. int ptr;
  1102. nmap = kmalloc(map_sz, GFP_KERNEL);
  1103. if (nmap == NULL)
  1104. return -ENOMEM;
  1105. memcpy(nmap, sel->map, map_sz);
  1106. memcpy(&dma_sel, sel, sizeof(*sel));
  1107. dma_sel.map = nmap;
  1108. for (ptr = 0; ptr < sel->map_size; ptr++)
  1109. s3c24xx_dma_check_entry(nmap+ptr, ptr);
  1110. return 0;
  1111. }
  1112. int __init s3c24xx_dma_order_set(struct s3c24xx_dma_order *ord)
  1113. {
  1114. struct s3c24xx_dma_order *nord = dma_order;
  1115. if (nord == NULL)
  1116. nord = kmalloc(sizeof(struct s3c24xx_dma_order), GFP_KERNEL);
  1117. if (nord == NULL) {
  1118. printk(KERN_ERR "no memory to store dma channel order\n");
  1119. return -ENOMEM;
  1120. }
  1121. dma_order = nord;
  1122. memcpy(nord, ord, sizeof(struct s3c24xx_dma_order));
  1123. return 0;
  1124. }