clock.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * arch/arm/mach-ep93xx/clock.c
  3. * Clock control for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or (at
  10. * your option) any later version.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <asm/div64.h>
  18. #include <asm/hardware.h>
  19. #include <asm/io.h>
  20. struct clk {
  21. char *name;
  22. unsigned long rate;
  23. int users;
  24. u32 enable_reg;
  25. u32 enable_mask;
  26. };
  27. static struct clk clk_pll1 = {
  28. .name = "pll1",
  29. };
  30. static struct clk clk_f = {
  31. .name = "fclk",
  32. };
  33. static struct clk clk_h = {
  34. .name = "hclk",
  35. };
  36. static struct clk clk_p = {
  37. .name = "pclk",
  38. };
  39. static struct clk clk_pll2 = {
  40. .name = "pll2",
  41. };
  42. static struct clk clk_usb_host = {
  43. .name = "usb_host",
  44. .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
  45. .enable_mask = EP93XX_SYSCON_CLOCK_USH_EN,
  46. };
  47. static struct clk *clocks[] = {
  48. &clk_pll1,
  49. &clk_f,
  50. &clk_h,
  51. &clk_p,
  52. &clk_pll2,
  53. &clk_usb_host,
  54. };
  55. struct clk *clk_get(struct device *dev, const char *id)
  56. {
  57. int i;
  58. for (i = 0; i < ARRAY_SIZE(clocks); i++) {
  59. if (!strcmp(clocks[i]->name, id))
  60. return clocks[i];
  61. }
  62. return ERR_PTR(-ENOENT);
  63. }
  64. int clk_enable(struct clk *clk)
  65. {
  66. if (!clk->users++ && clk->enable_reg) {
  67. u32 value;
  68. value = __raw_readl(clk->enable_reg);
  69. __raw_writel(value | clk->enable_mask, clk->enable_reg);
  70. }
  71. return 0;
  72. }
  73. void clk_disable(struct clk *clk)
  74. {
  75. if (!--clk->users && clk->enable_reg) {
  76. u32 value;
  77. value = __raw_readl(clk->enable_reg);
  78. __raw_writel(value & ~clk->enable_mask, clk->enable_reg);
  79. }
  80. }
  81. unsigned long clk_get_rate(struct clk *clk)
  82. {
  83. return clk->rate;
  84. }
  85. void clk_put(struct clk *clk)
  86. {
  87. }
  88. static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
  89. static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
  90. static char pclk_divisors[] = { 1, 2, 4, 8 };
  91. /*
  92. * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
  93. */
  94. static unsigned long calc_pll_rate(u32 config_word)
  95. {
  96. unsigned long long rate;
  97. int i;
  98. rate = 14745600;
  99. rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
  100. rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
  101. do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
  102. for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
  103. rate >>= 1;
  104. return (unsigned long)rate;
  105. }
  106. static int __init ep93xx_clock_init(void)
  107. {
  108. u32 value;
  109. value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
  110. if (!(value & 0x00800000)) { /* PLL1 bypassed? */
  111. clk_pll1.rate = 14745600;
  112. } else {
  113. clk_pll1.rate = calc_pll_rate(value);
  114. }
  115. clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
  116. clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
  117. clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
  118. value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
  119. if (!(value & 0x00080000)) { /* PLL2 bypassed? */
  120. clk_pll2.rate = 14745600;
  121. } else if (value & 0x00040000) { /* PLL2 enabled? */
  122. clk_pll2.rate = calc_pll_rate(value);
  123. } else {
  124. clk_pll2.rate = 0;
  125. }
  126. clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
  127. printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
  128. clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
  129. printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
  130. clk_f.rate / 1000000, clk_h.rate / 1000000,
  131. clk_p.rate / 1000000);
  132. return 0;
  133. }
  134. arch_initcall(ep93xx_clock_init);