at91rm9200.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/arch/at91rm9200.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_st.h>
  18. #include "generic.h"
  19. #include "clock.h"
  20. static struct map_desc at91rm9200_io_desc[] __initdata = {
  21. {
  22. .virtual = AT91_VA_BASE_SYS,
  23. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  24. .length = SZ_4K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = AT91_VA_BASE_EMAC,
  28. .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
  29. .length = SZ_16K,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = AT91_IO_VIRT_BASE - AT91RM9200_SRAM_SIZE,
  33. .pfn = __phys_to_pfn(AT91RM9200_SRAM_BASE),
  34. .length = AT91RM9200_SRAM_SIZE,
  35. .type = MT_DEVICE,
  36. },
  37. };
  38. /* --------------------------------------------------------------------
  39. * Clocks
  40. * -------------------------------------------------------------------- */
  41. /*
  42. * The peripheral clocks.
  43. */
  44. static struct clk udc_clk = {
  45. .name = "udc_clk",
  46. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  47. .type = CLK_TYPE_PERIPHERAL,
  48. };
  49. static struct clk ohci_clk = {
  50. .name = "ohci_clk",
  51. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  52. .type = CLK_TYPE_PERIPHERAL,
  53. };
  54. static struct clk ether_clk = {
  55. .name = "ether_clk",
  56. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  57. .type = CLK_TYPE_PERIPHERAL,
  58. };
  59. static struct clk mmc_clk = {
  60. .name = "mci_clk",
  61. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  62. .type = CLK_TYPE_PERIPHERAL,
  63. };
  64. static struct clk twi_clk = {
  65. .name = "twi_clk",
  66. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk usart0_clk = {
  70. .name = "usart0_clk",
  71. .pmc_mask = 1 << AT91RM9200_ID_US0,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk usart1_clk = {
  75. .name = "usart1_clk",
  76. .pmc_mask = 1 << AT91RM9200_ID_US1,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk usart2_clk = {
  80. .name = "usart2_clk",
  81. .pmc_mask = 1 << AT91RM9200_ID_US2,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk usart3_clk = {
  85. .name = "usart3_clk",
  86. .pmc_mask = 1 << AT91RM9200_ID_US3,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk spi_clk = {
  90. .name = "spi_clk",
  91. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk pioA_clk = {
  95. .name = "pioA_clk",
  96. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk pioB_clk = {
  100. .name = "pioB_clk",
  101. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk pioC_clk = {
  105. .name = "pioC_clk",
  106. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk pioD_clk = {
  110. .name = "pioD_clk",
  111. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk tc0_clk = {
  115. .name = "tc0_clk",
  116. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk tc1_clk = {
  120. .name = "tc1_clk",
  121. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk tc2_clk = {
  125. .name = "tc2_clk",
  126. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk tc3_clk = {
  130. .name = "tc3_clk",
  131. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk tc4_clk = {
  135. .name = "tc4_clk",
  136. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  137. .type = CLK_TYPE_PERIPHERAL,
  138. };
  139. static struct clk tc5_clk = {
  140. .name = "tc5_clk",
  141. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  142. .type = CLK_TYPE_PERIPHERAL,
  143. };
  144. static struct clk *periph_clocks[] __initdata = {
  145. &pioA_clk,
  146. &pioB_clk,
  147. &pioC_clk,
  148. &pioD_clk,
  149. &usart0_clk,
  150. &usart1_clk,
  151. &usart2_clk,
  152. &usart3_clk,
  153. &mmc_clk,
  154. &udc_clk,
  155. &twi_clk,
  156. &spi_clk,
  157. // ssc 0 .. ssc2
  158. &tc0_clk,
  159. &tc1_clk,
  160. &tc2_clk,
  161. &tc3_clk,
  162. &tc4_clk,
  163. &tc5_clk,
  164. &ohci_clk,
  165. &ether_clk,
  166. // irq0 .. irq6
  167. };
  168. /*
  169. * The four programmable clocks.
  170. * You must configure pin multiplexing to bring these signals out.
  171. */
  172. static struct clk pck0 = {
  173. .name = "pck0",
  174. .pmc_mask = AT91_PMC_PCK0,
  175. .type = CLK_TYPE_PROGRAMMABLE,
  176. .id = 0,
  177. };
  178. static struct clk pck1 = {
  179. .name = "pck1",
  180. .pmc_mask = AT91_PMC_PCK1,
  181. .type = CLK_TYPE_PROGRAMMABLE,
  182. .id = 1,
  183. };
  184. static struct clk pck2 = {
  185. .name = "pck2",
  186. .pmc_mask = AT91_PMC_PCK2,
  187. .type = CLK_TYPE_PROGRAMMABLE,
  188. .id = 2,
  189. };
  190. static struct clk pck3 = {
  191. .name = "pck3",
  192. .pmc_mask = AT91_PMC_PCK3,
  193. .type = CLK_TYPE_PROGRAMMABLE,
  194. .id = 3,
  195. };
  196. static void __init at91rm9200_register_clocks(void)
  197. {
  198. int i;
  199. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  200. clk_register(periph_clocks[i]);
  201. clk_register(&pck0);
  202. clk_register(&pck1);
  203. clk_register(&pck2);
  204. clk_register(&pck3);
  205. }
  206. /* --------------------------------------------------------------------
  207. * GPIO
  208. * -------------------------------------------------------------------- */
  209. static struct at91_gpio_bank at91rm9200_gpio[] = {
  210. {
  211. .id = AT91RM9200_ID_PIOA,
  212. .offset = AT91_PIOA,
  213. .clock = &pioA_clk,
  214. }, {
  215. .id = AT91RM9200_ID_PIOB,
  216. .offset = AT91_PIOB,
  217. .clock = &pioB_clk,
  218. }, {
  219. .id = AT91RM9200_ID_PIOC,
  220. .offset = AT91_PIOC,
  221. .clock = &pioC_clk,
  222. }, {
  223. .id = AT91RM9200_ID_PIOD,
  224. .offset = AT91_PIOD,
  225. .clock = &pioD_clk,
  226. }
  227. };
  228. static void at91rm9200_reset(void)
  229. {
  230. /*
  231. * Perform a hardware reset with the use of the Watchdog timer.
  232. */
  233. at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  234. at91_sys_write(AT91_ST_CR, AT91_ST_WDRST);
  235. }
  236. /* --------------------------------------------------------------------
  237. * AT91RM9200 processor initialization
  238. * -------------------------------------------------------------------- */
  239. void __init at91rm9200_initialize(unsigned long main_clock, unsigned short banks)
  240. {
  241. /* Map peripherals */
  242. iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
  243. at91_arch_reset = at91rm9200_reset;
  244. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  245. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  246. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  247. | (1 << AT91RM9200_ID_IRQ6);
  248. /* Init clock subsystem */
  249. at91_clock_init(main_clock);
  250. /* Register the processor-specific clocks */
  251. at91rm9200_register_clocks();
  252. /* Initialize GPIO subsystem */
  253. at91_gpio_init(at91rm9200_gpio, banks);
  254. }
  255. /* --------------------------------------------------------------------
  256. * Interrupt initialization
  257. * -------------------------------------------------------------------- */
  258. /*
  259. * The default interrupt priority levels (0 = lowest, 7 = highest).
  260. */
  261. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  262. 7, /* Advanced Interrupt Controller (FIQ) */
  263. 7, /* System Peripherals */
  264. 0, /* Parallel IO Controller A */
  265. 0, /* Parallel IO Controller B */
  266. 0, /* Parallel IO Controller C */
  267. 0, /* Parallel IO Controller D */
  268. 6, /* USART 0 */
  269. 6, /* USART 1 */
  270. 6, /* USART 2 */
  271. 6, /* USART 3 */
  272. 0, /* Multimedia Card Interface */
  273. 4, /* USB Device Port */
  274. 0, /* Two-Wire Interface */
  275. 6, /* Serial Peripheral Interface */
  276. 5, /* Serial Synchronous Controller 0 */
  277. 5, /* Serial Synchronous Controller 1 */
  278. 5, /* Serial Synchronous Controller 2 */
  279. 0, /* Timer Counter 0 */
  280. 0, /* Timer Counter 1 */
  281. 0, /* Timer Counter 2 */
  282. 0, /* Timer Counter 3 */
  283. 0, /* Timer Counter 4 */
  284. 0, /* Timer Counter 5 */
  285. 3, /* USB Host port */
  286. 3, /* Ethernet MAC */
  287. 0, /* Advanced Interrupt Controller (IRQ0) */
  288. 0, /* Advanced Interrupt Controller (IRQ1) */
  289. 0, /* Advanced Interrupt Controller (IRQ2) */
  290. 0, /* Advanced Interrupt Controller (IRQ3) */
  291. 0, /* Advanced Interrupt Controller (IRQ4) */
  292. 0, /* Advanced Interrupt Controller (IRQ5) */
  293. 0 /* Advanced Interrupt Controller (IRQ6) */
  294. };
  295. void __init at91rm9200_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  296. {
  297. if (!priority)
  298. priority = at91rm9200_default_irq_priority;
  299. /* Initialize the AIC interrupt controller */
  300. at91_aic_init(priority);
  301. /* Enable GPIO interrupts */
  302. at91_gpio_irq_setup();
  303. }