intel-gtt.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. static const struct aper_size_info_fixed intel_i810_sizes[] =
  42. {
  43. {64, 16384, 4},
  44. /* The 32M mode still requires a 64k gatt */
  45. {32, 8192, 4}
  46. };
  47. #define AGP_DCACHE_MEMORY 1
  48. #define AGP_PHYS_MEMORY 2
  49. #define INTEL_AGP_CACHED_MEMORY 3
  50. static struct gatt_mask intel_i810_masks[] =
  51. {
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  54. {.mask = I810_PTE_VALID, .type = 0},
  55. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  56. .type = INTEL_AGP_CACHED_MEMORY}
  57. };
  58. #define INTEL_AGP_UNCACHED_MEMORY 0
  59. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  63. struct intel_gtt_driver {
  64. unsigned int gen : 8;
  65. unsigned int is_g33 : 1;
  66. unsigned int is_pineview : 1;
  67. unsigned int is_ironlake : 1;
  68. unsigned int dma_mask_size : 8;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. /* This should undo anything done in ->setup() save the unmapping
  72. * of the mmio register file, that's done in the generic code. */
  73. void (*cleanup)(void);
  74. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  75. /* Flags is a more or less chipset specific opaque value.
  76. * For chipsets that need to support old ums (non-gem) code, this
  77. * needs to be identical to the various supported agp memory types! */
  78. bool (*check_flags)(unsigned int flags);
  79. void (*chipset_flush)(void);
  80. };
  81. static struct _intel_private {
  82. struct intel_gtt base;
  83. const struct intel_gtt_driver *driver;
  84. struct pci_dev *pcidev; /* device one */
  85. struct pci_dev *bridge_dev;
  86. u8 __iomem *registers;
  87. phys_addr_t gtt_bus_addr;
  88. phys_addr_t gma_bus_addr;
  89. phys_addr_t pte_bus_addr;
  90. u32 __iomem *gtt; /* I915G */
  91. int num_dcache_entries;
  92. union {
  93. void __iomem *i9xx_flush_page;
  94. void *i8xx_flush_page;
  95. };
  96. struct page *i8xx_page;
  97. struct resource ifp_resource;
  98. int resource_valid;
  99. struct page *scratch_page;
  100. dma_addr_t scratch_page_dma;
  101. } intel_private;
  102. #define INTEL_GTT_GEN intel_private.driver->gen
  103. #define IS_G33 intel_private.driver->is_g33
  104. #define IS_PINEVIEW intel_private.driver->is_pineview
  105. #define IS_IRONLAKE intel_private.driver->is_ironlake
  106. static void intel_agp_free_sglist(struct agp_memory *mem)
  107. {
  108. struct sg_table st;
  109. st.sgl = mem->sg_list;
  110. st.orig_nents = st.nents = mem->page_count;
  111. sg_free_table(&st);
  112. mem->sg_list = NULL;
  113. mem->num_sg = 0;
  114. }
  115. static int intel_agp_map_memory(struct agp_memory *mem)
  116. {
  117. struct sg_table st;
  118. struct scatterlist *sg;
  119. int i;
  120. if (mem->sg_list)
  121. return 0; /* already mapped (for e.g. resume */
  122. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  123. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  124. goto err;
  125. mem->sg_list = sg = st.sgl;
  126. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  127. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  128. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  129. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  130. if (unlikely(!mem->num_sg))
  131. goto err;
  132. return 0;
  133. err:
  134. sg_free_table(&st);
  135. return -ENOMEM;
  136. }
  137. static void intel_agp_unmap_memory(struct agp_memory *mem)
  138. {
  139. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  140. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  141. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  142. intel_agp_free_sglist(mem);
  143. }
  144. static int intel_i810_fetch_size(void)
  145. {
  146. u32 smram_miscc;
  147. struct aper_size_info_fixed *values;
  148. pci_read_config_dword(intel_private.bridge_dev,
  149. I810_SMRAM_MISCC, &smram_miscc);
  150. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  151. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  152. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  153. return 0;
  154. }
  155. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  156. agp_bridge->current_size = (void *) (values + 1);
  157. agp_bridge->aperture_size_idx = 1;
  158. return values[1].size;
  159. } else {
  160. agp_bridge->current_size = (void *) (values);
  161. agp_bridge->aperture_size_idx = 0;
  162. return values[0].size;
  163. }
  164. return 0;
  165. }
  166. static int intel_i810_configure(void)
  167. {
  168. struct aper_size_info_fixed *current_size;
  169. u32 temp;
  170. int i;
  171. current_size = A_SIZE_FIX(agp_bridge->current_size);
  172. if (!intel_private.registers) {
  173. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  174. temp &= 0xfff80000;
  175. intel_private.registers = ioremap(temp, 128 * 4096);
  176. if (!intel_private.registers) {
  177. dev_err(&intel_private.pcidev->dev,
  178. "can't remap memory\n");
  179. return -ENOMEM;
  180. }
  181. }
  182. if ((readl(intel_private.registers+I810_DRAM_CTL)
  183. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  184. /* This will need to be dynamically assigned */
  185. dev_info(&intel_private.pcidev->dev,
  186. "detected 4MB dedicated video ram\n");
  187. intel_private.num_dcache_entries = 1024;
  188. }
  189. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  190. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  191. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  192. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  193. if (agp_bridge->driver->needs_scratch_page) {
  194. for (i = 0; i < current_size->num_entries; i++) {
  195. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  196. }
  197. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  198. }
  199. global_cache_flush();
  200. return 0;
  201. }
  202. static void intel_i810_cleanup(void)
  203. {
  204. writel(0, intel_private.registers+I810_PGETBL_CTL);
  205. readl(intel_private.registers); /* PCI Posting. */
  206. iounmap(intel_private.registers);
  207. }
  208. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  209. {
  210. return;
  211. }
  212. /* Exists to support ARGB cursors */
  213. static struct page *i8xx_alloc_pages(void)
  214. {
  215. struct page *page;
  216. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  217. if (page == NULL)
  218. return NULL;
  219. if (set_pages_uc(page, 4) < 0) {
  220. set_pages_wb(page, 4);
  221. __free_pages(page, 2);
  222. return NULL;
  223. }
  224. get_page(page);
  225. atomic_inc(&agp_bridge->current_memory_agp);
  226. return page;
  227. }
  228. static void i8xx_destroy_pages(struct page *page)
  229. {
  230. if (page == NULL)
  231. return;
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  238. int type)
  239. {
  240. int i, j, num_entries;
  241. void *temp;
  242. int ret = -EINVAL;
  243. int mask_type;
  244. if (mem->page_count == 0)
  245. goto out;
  246. temp = agp_bridge->current_size;
  247. num_entries = A_SIZE_FIX(temp)->num_entries;
  248. if ((pg_start + mem->page_count) > num_entries)
  249. goto out_err;
  250. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  251. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  252. ret = -EBUSY;
  253. goto out_err;
  254. }
  255. }
  256. if (type != mem->type)
  257. goto out_err;
  258. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  259. switch (mask_type) {
  260. case AGP_DCACHE_MEMORY:
  261. if (!mem->is_flushed)
  262. global_cache_flush();
  263. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  264. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  265. intel_private.registers+I810_PTE_BASE+(i*4));
  266. }
  267. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  268. break;
  269. case AGP_PHYS_MEMORY:
  270. case AGP_NORMAL_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  274. writel(agp_bridge->driver->mask_memory(agp_bridge,
  275. page_to_phys(mem->pages[i]), mask_type),
  276. intel_private.registers+I810_PTE_BASE+(j*4));
  277. }
  278. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  279. break;
  280. default:
  281. goto out_err;
  282. }
  283. out:
  284. ret = 0;
  285. out_err:
  286. mem->is_flushed = true;
  287. return ret;
  288. }
  289. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  290. int type)
  291. {
  292. int i;
  293. if (mem->page_count == 0)
  294. return 0;
  295. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  296. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  297. }
  298. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  299. return 0;
  300. }
  301. /*
  302. * The i810/i830 requires a physical address to program its mouse
  303. * pointer into hardware.
  304. * However the Xserver still writes to it through the agp aperture.
  305. */
  306. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  307. {
  308. struct agp_memory *new;
  309. struct page *page;
  310. switch (pg_count) {
  311. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  312. break;
  313. case 4:
  314. /* kludge to get 4 physical pages for ARGB cursor */
  315. page = i8xx_alloc_pages();
  316. break;
  317. default:
  318. return NULL;
  319. }
  320. if (page == NULL)
  321. return NULL;
  322. new = agp_create_memory(pg_count);
  323. if (new == NULL)
  324. return NULL;
  325. new->pages[0] = page;
  326. if (pg_count == 4) {
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. new->pages[1] = new->pages[0] + 1;
  329. new->pages[2] = new->pages[1] + 1;
  330. new->pages[3] = new->pages[2] + 1;
  331. }
  332. new->page_count = pg_count;
  333. new->num_scratch_pages = pg_count;
  334. new->type = AGP_PHYS_MEMORY;
  335. new->physical = page_to_phys(new->pages[0]);
  336. return new;
  337. }
  338. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  339. {
  340. struct agp_memory *new;
  341. if (type == AGP_DCACHE_MEMORY) {
  342. if (pg_count != intel_private.num_dcache_entries)
  343. return NULL;
  344. new = agp_create_memory(1);
  345. if (new == NULL)
  346. return NULL;
  347. new->type = AGP_DCACHE_MEMORY;
  348. new->page_count = pg_count;
  349. new->num_scratch_pages = 0;
  350. agp_free_page_array(new);
  351. return new;
  352. }
  353. if (type == AGP_PHYS_MEMORY)
  354. return alloc_agpphysmem_i8xx(pg_count, type);
  355. return NULL;
  356. }
  357. static void intel_i810_free_by_type(struct agp_memory *curr)
  358. {
  359. agp_free_key(curr->key);
  360. if (curr->type == AGP_PHYS_MEMORY) {
  361. if (curr->page_count == 4)
  362. i8xx_destroy_pages(curr->pages[0]);
  363. else {
  364. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  365. AGP_PAGE_DESTROY_UNMAP);
  366. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  367. AGP_PAGE_DESTROY_FREE);
  368. }
  369. agp_free_page_array(curr);
  370. }
  371. kfree(curr);
  372. }
  373. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  374. dma_addr_t addr, int type)
  375. {
  376. /* Type checking must be done elsewhere */
  377. return addr | bridge->driver->masks[type].mask;
  378. }
  379. static int intel_gtt_setup_scratch_page(void)
  380. {
  381. struct page *page;
  382. dma_addr_t dma_addr;
  383. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  384. if (page == NULL)
  385. return -ENOMEM;
  386. get_page(page);
  387. set_pages_uc(page, 1);
  388. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  389. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  390. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  391. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  392. return -EINVAL;
  393. intel_private.scratch_page_dma = dma_addr;
  394. } else
  395. intel_private.scratch_page_dma = page_to_phys(page);
  396. intel_private.scratch_page = page;
  397. return 0;
  398. }
  399. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  400. {128, 32768, 5},
  401. /* The 64M mode still requires a 128k gatt */
  402. {64, 16384, 5},
  403. {256, 65536, 6},
  404. {512, 131072, 7},
  405. };
  406. static unsigned int intel_gtt_stolen_entries(void)
  407. {
  408. u16 gmch_ctrl;
  409. u8 rdct;
  410. int local = 0;
  411. static const int ddt[4] = { 0, 16, 32, 64 };
  412. unsigned int overhead_entries, stolen_entries;
  413. unsigned int stolen_size = 0;
  414. pci_read_config_word(intel_private.bridge_dev,
  415. I830_GMCH_CTRL, &gmch_ctrl);
  416. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  417. overhead_entries = 0;
  418. else
  419. overhead_entries = intel_private.base.gtt_mappable_entries
  420. / 1024;
  421. overhead_entries += 1; /* BIOS popup */
  422. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  423. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  424. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  425. case I830_GMCH_GMS_STOLEN_512:
  426. stolen_size = KB(512);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_1024:
  429. stolen_size = MB(1);
  430. break;
  431. case I830_GMCH_GMS_STOLEN_8192:
  432. stolen_size = MB(8);
  433. break;
  434. case I830_GMCH_GMS_LOCAL:
  435. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  436. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  437. MB(ddt[I830_RDRAM_DDT(rdct)]);
  438. local = 1;
  439. break;
  440. default:
  441. stolen_size = 0;
  442. break;
  443. }
  444. } else if (INTEL_GTT_GEN == 6) {
  445. /*
  446. * SandyBridge has new memory control reg at 0x50.w
  447. */
  448. u16 snb_gmch_ctl;
  449. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  450. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  451. case SNB_GMCH_GMS_STOLEN_32M:
  452. stolen_size = MB(32);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_64M:
  455. stolen_size = MB(64);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_96M:
  458. stolen_size = MB(96);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_128M:
  461. stolen_size = MB(128);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_160M:
  464. stolen_size = MB(160);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_192M:
  467. stolen_size = MB(192);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_224M:
  470. stolen_size = MB(224);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_256M:
  473. stolen_size = MB(256);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_288M:
  476. stolen_size = MB(288);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_320M:
  479. stolen_size = MB(320);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_352M:
  482. stolen_size = MB(352);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_384M:
  485. stolen_size = MB(384);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_416M:
  488. stolen_size = MB(416);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_448M:
  491. stolen_size = MB(448);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_480M:
  494. stolen_size = MB(480);
  495. break;
  496. case SNB_GMCH_GMS_STOLEN_512M:
  497. stolen_size = MB(512);
  498. break;
  499. }
  500. } else {
  501. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  502. case I855_GMCH_GMS_STOLEN_1M:
  503. stolen_size = MB(1);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_4M:
  506. stolen_size = MB(4);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_8M:
  509. stolen_size = MB(8);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_16M:
  512. stolen_size = MB(16);
  513. break;
  514. case I855_GMCH_GMS_STOLEN_32M:
  515. stolen_size = MB(32);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_48M:
  518. stolen_size = MB(48);
  519. break;
  520. case I915_GMCH_GMS_STOLEN_64M:
  521. stolen_size = MB(64);
  522. break;
  523. case G33_GMCH_GMS_STOLEN_128M:
  524. stolen_size = MB(128);
  525. break;
  526. case G33_GMCH_GMS_STOLEN_256M:
  527. stolen_size = MB(256);
  528. break;
  529. case INTEL_GMCH_GMS_STOLEN_96M:
  530. stolen_size = MB(96);
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_160M:
  533. stolen_size = MB(160);
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_224M:
  536. stolen_size = MB(224);
  537. break;
  538. case INTEL_GMCH_GMS_STOLEN_352M:
  539. stolen_size = MB(352);
  540. break;
  541. default:
  542. stolen_size = 0;
  543. break;
  544. }
  545. }
  546. if (!local && stolen_size > intel_max_stolen) {
  547. dev_info(&intel_private.bridge_dev->dev,
  548. "detected %dK stolen memory, trimming to %dK\n",
  549. stolen_size / KB(1), intel_max_stolen / KB(1));
  550. stolen_size = intel_max_stolen;
  551. } else if (stolen_size > 0) {
  552. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  553. stolen_size / KB(1), local ? "local" : "stolen");
  554. } else {
  555. dev_info(&intel_private.bridge_dev->dev,
  556. "no pre-allocated video memory detected\n");
  557. stolen_size = 0;
  558. }
  559. stolen_entries = stolen_size/KB(4) - overhead_entries;
  560. return stolen_entries;
  561. }
  562. static unsigned int intel_gtt_total_entries(void)
  563. {
  564. int size;
  565. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  566. u32 pgetbl_ctl;
  567. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  568. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  569. case I965_PGETBL_SIZE_128KB:
  570. size = KB(128);
  571. break;
  572. case I965_PGETBL_SIZE_256KB:
  573. size = KB(256);
  574. break;
  575. case I965_PGETBL_SIZE_512KB:
  576. size = KB(512);
  577. break;
  578. case I965_PGETBL_SIZE_1MB:
  579. size = KB(1024);
  580. break;
  581. case I965_PGETBL_SIZE_2MB:
  582. size = KB(2048);
  583. break;
  584. case I965_PGETBL_SIZE_1_5MB:
  585. size = KB(1024 + 512);
  586. break;
  587. default:
  588. dev_info(&intel_private.pcidev->dev,
  589. "unknown page table size, assuming 512KB\n");
  590. size = KB(512);
  591. }
  592. return size/4;
  593. } else if (INTEL_GTT_GEN == 6) {
  594. u16 snb_gmch_ctl;
  595. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  596. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  597. default:
  598. case SNB_GTT_SIZE_0M:
  599. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  600. size = MB(0);
  601. break;
  602. case SNB_GTT_SIZE_1M:
  603. size = MB(1);
  604. break;
  605. case SNB_GTT_SIZE_2M:
  606. size = MB(2);
  607. break;
  608. }
  609. return size/4;
  610. } else {
  611. /* On previous hardware, the GTT size was just what was
  612. * required to map the aperture.
  613. */
  614. return intel_private.base.gtt_mappable_entries;
  615. }
  616. }
  617. static unsigned int intel_gtt_mappable_entries(void)
  618. {
  619. unsigned int aperture_size;
  620. if (INTEL_GTT_GEN == 2) {
  621. u16 gmch_ctrl;
  622. pci_read_config_word(intel_private.bridge_dev,
  623. I830_GMCH_CTRL, &gmch_ctrl);
  624. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  625. aperture_size = MB(64);
  626. else
  627. aperture_size = MB(128);
  628. } else {
  629. /* 9xx supports large sizes, just look at the length */
  630. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  631. }
  632. return aperture_size >> PAGE_SHIFT;
  633. }
  634. static void intel_gtt_teardown_scratch_page(void)
  635. {
  636. set_pages_wb(intel_private.scratch_page, 1);
  637. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  638. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  639. put_page(intel_private.scratch_page);
  640. __free_page(intel_private.scratch_page);
  641. }
  642. static void intel_gtt_cleanup(void)
  643. {
  644. intel_private.driver->cleanup();
  645. iounmap(intel_private.gtt);
  646. iounmap(intel_private.registers);
  647. intel_gtt_teardown_scratch_page();
  648. }
  649. static int intel_gtt_init(void)
  650. {
  651. u32 gtt_map_size;
  652. int ret;
  653. ret = intel_private.driver->setup();
  654. if (ret != 0)
  655. return ret;
  656. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  657. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  658. dev_info(&intel_private.bridge_dev->dev,
  659. "detected gtt size: %dK total, %dK mappable\n",
  660. intel_private.base.gtt_total_entries * 4,
  661. intel_private.base.gtt_mappable_entries * 4);
  662. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  663. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  664. gtt_map_size);
  665. if (!intel_private.gtt) {
  666. intel_private.driver->cleanup();
  667. iounmap(intel_private.registers);
  668. return -ENOMEM;
  669. }
  670. global_cache_flush(); /* FIXME: ? */
  671. /* we have to call this as early as possible after the MMIO base address is known */
  672. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  673. if (intel_private.base.gtt_stolen_entries == 0) {
  674. intel_private.driver->cleanup();
  675. iounmap(intel_private.registers);
  676. iounmap(intel_private.gtt);
  677. return -ENOMEM;
  678. }
  679. ret = intel_gtt_setup_scratch_page();
  680. if (ret != 0) {
  681. intel_gtt_cleanup();
  682. return ret;
  683. }
  684. return 0;
  685. }
  686. static int intel_fake_agp_fetch_size(void)
  687. {
  688. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  689. unsigned int aper_size;
  690. int i;
  691. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  692. / MB(1);
  693. for (i = 0; i < num_sizes; i++) {
  694. if (aper_size == intel_fake_agp_sizes[i].size) {
  695. agp_bridge->current_size =
  696. (void *) (intel_fake_agp_sizes + i);
  697. return aper_size;
  698. }
  699. }
  700. return 0;
  701. }
  702. static void i830_cleanup(void)
  703. {
  704. if (intel_private.i8xx_flush_page) {
  705. kunmap(intel_private.i8xx_flush_page);
  706. intel_private.i8xx_flush_page = NULL;
  707. }
  708. __free_page(intel_private.i8xx_page);
  709. intel_private.i8xx_page = NULL;
  710. }
  711. static void intel_i830_setup_flush(void)
  712. {
  713. /* return if we've already set the flush mechanism up */
  714. if (intel_private.i8xx_page)
  715. return;
  716. intel_private.i8xx_page = alloc_page(GFP_KERNEL);
  717. if (!intel_private.i8xx_page)
  718. return;
  719. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  720. if (!intel_private.i8xx_flush_page)
  721. i830_cleanup();
  722. }
  723. /* The chipset_flush interface needs to get data that has already been
  724. * flushed out of the CPU all the way out to main memory, because the GPU
  725. * doesn't snoop those buffers.
  726. *
  727. * The 8xx series doesn't have the same lovely interface for flushing the
  728. * chipset write buffers that the later chips do. According to the 865
  729. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  730. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  731. * that it'll push whatever was in there out. It appears to work.
  732. */
  733. static void i830_chipset_flush(void)
  734. {
  735. unsigned int *pg = intel_private.i8xx_flush_page;
  736. memset(pg, 0, 1024);
  737. if (cpu_has_clflush)
  738. clflush_cache_range(pg, 1024);
  739. else if (wbinvd_on_all_cpus() != 0)
  740. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  741. }
  742. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  743. unsigned int flags)
  744. {
  745. u32 pte_flags = I810_PTE_VALID;
  746. switch (flags) {
  747. case AGP_DCACHE_MEMORY:
  748. pte_flags |= I810_PTE_LOCAL;
  749. break;
  750. case AGP_USER_CACHED_MEMORY:
  751. pte_flags |= I830_PTE_SYSTEM_CACHED;
  752. break;
  753. }
  754. writel(addr | pte_flags, intel_private.gtt + entry);
  755. }
  756. static void intel_enable_gtt(void)
  757. {
  758. u32 gma_addr;
  759. u16 gmch_ctrl;
  760. if (INTEL_GTT_GEN == 2)
  761. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  762. &gma_addr);
  763. else
  764. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  765. &gma_addr);
  766. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  767. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  768. gmch_ctrl |= I830_GMCH_ENABLED;
  769. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  770. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  771. intel_private.registers+I810_PGETBL_CTL);
  772. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  773. }
  774. static int i830_setup(void)
  775. {
  776. u32 reg_addr;
  777. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  778. reg_addr &= 0xfff80000;
  779. intel_private.registers = ioremap(reg_addr, KB(64));
  780. if (!intel_private.registers)
  781. return -ENOMEM;
  782. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  783. intel_private.pte_bus_addr =
  784. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  785. intel_i830_setup_flush();
  786. return 0;
  787. }
  788. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  789. {
  790. agp_bridge->gatt_table_real = NULL;
  791. agp_bridge->gatt_table = NULL;
  792. agp_bridge->gatt_bus_addr = 0;
  793. return 0;
  794. }
  795. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  796. {
  797. return 0;
  798. }
  799. static int intel_fake_agp_configure(void)
  800. {
  801. int i;
  802. intel_enable_gtt();
  803. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  804. for (i = intel_private.base.gtt_stolen_entries;
  805. i < intel_private.base.gtt_total_entries; i++) {
  806. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  807. i, 0);
  808. }
  809. readl(intel_private.gtt+i-1); /* PCI Posting. */
  810. global_cache_flush();
  811. return 0;
  812. }
  813. static bool i830_check_flags(unsigned int flags)
  814. {
  815. switch (flags) {
  816. case 0:
  817. case AGP_PHYS_MEMORY:
  818. case AGP_USER_CACHED_MEMORY:
  819. case AGP_USER_MEMORY:
  820. return true;
  821. }
  822. return false;
  823. }
  824. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  825. unsigned int sg_len,
  826. unsigned int pg_start,
  827. unsigned int flags)
  828. {
  829. struct scatterlist *sg;
  830. unsigned int len, m;
  831. int i, j;
  832. j = pg_start;
  833. /* sg may merge pages, but we have to separate
  834. * per-page addr for GTT */
  835. for_each_sg(sg_list, sg, sg_len, i) {
  836. len = sg_dma_len(sg) >> PAGE_SHIFT;
  837. for (m = 0; m < len; m++) {
  838. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  839. intel_private.driver->write_entry(addr,
  840. j, flags);
  841. j++;
  842. }
  843. }
  844. readl(intel_private.gtt+j-1);
  845. }
  846. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  847. off_t pg_start, int type)
  848. {
  849. int i, j;
  850. int ret = -EINVAL;
  851. if (mem->page_count == 0)
  852. goto out;
  853. if (pg_start < intel_private.base.gtt_stolen_entries) {
  854. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  855. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  856. pg_start, intel_private.base.gtt_stolen_entries);
  857. dev_info(&intel_private.pcidev->dev,
  858. "trying to insert into local/stolen memory\n");
  859. goto out_err;
  860. }
  861. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  862. goto out_err;
  863. if (type != mem->type)
  864. goto out_err;
  865. if (!intel_private.driver->check_flags(type))
  866. goto out_err;
  867. if (!mem->is_flushed)
  868. global_cache_flush();
  869. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  870. ret = intel_agp_map_memory(mem);
  871. if (ret != 0)
  872. return ret;
  873. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  874. pg_start, type);
  875. } else {
  876. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  877. dma_addr_t addr = page_to_phys(mem->pages[i]);
  878. intel_private.driver->write_entry(addr,
  879. j, type);
  880. }
  881. readl(intel_private.gtt+j-1);
  882. }
  883. out:
  884. ret = 0;
  885. out_err:
  886. mem->is_flushed = true;
  887. return ret;
  888. }
  889. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  890. off_t pg_start, int type)
  891. {
  892. int i;
  893. if (mem->page_count == 0)
  894. return 0;
  895. if (pg_start < intel_private.base.gtt_stolen_entries) {
  896. dev_info(&intel_private.pcidev->dev,
  897. "trying to disable local/stolen memory\n");
  898. return -EINVAL;
  899. }
  900. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  901. intel_agp_unmap_memory(mem);
  902. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  903. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  904. i, 0);
  905. }
  906. readl(intel_private.gtt+i-1);
  907. return 0;
  908. }
  909. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  910. {
  911. intel_private.driver->chipset_flush();
  912. }
  913. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  914. int type)
  915. {
  916. if (type == AGP_PHYS_MEMORY)
  917. return alloc_agpphysmem_i8xx(pg_count, type);
  918. /* always return NULL for other allocation types for now */
  919. return NULL;
  920. }
  921. static int intel_alloc_chipset_flush_resource(void)
  922. {
  923. int ret;
  924. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  925. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  926. pcibios_align_resource, intel_private.bridge_dev);
  927. return ret;
  928. }
  929. static void intel_i915_setup_chipset_flush(void)
  930. {
  931. int ret;
  932. u32 temp;
  933. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  934. if (!(temp & 0x1)) {
  935. intel_alloc_chipset_flush_resource();
  936. intel_private.resource_valid = 1;
  937. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  938. } else {
  939. temp &= ~1;
  940. intel_private.resource_valid = 1;
  941. intel_private.ifp_resource.start = temp;
  942. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  943. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  944. /* some BIOSes reserve this area in a pnp some don't */
  945. if (ret)
  946. intel_private.resource_valid = 0;
  947. }
  948. }
  949. static void intel_i965_g33_setup_chipset_flush(void)
  950. {
  951. u32 temp_hi, temp_lo;
  952. int ret;
  953. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  954. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  955. if (!(temp_lo & 0x1)) {
  956. intel_alloc_chipset_flush_resource();
  957. intel_private.resource_valid = 1;
  958. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  959. upper_32_bits(intel_private.ifp_resource.start));
  960. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  961. } else {
  962. u64 l64;
  963. temp_lo &= ~0x1;
  964. l64 = ((u64)temp_hi << 32) | temp_lo;
  965. intel_private.resource_valid = 1;
  966. intel_private.ifp_resource.start = l64;
  967. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  968. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  969. /* some BIOSes reserve this area in a pnp some don't */
  970. if (ret)
  971. intel_private.resource_valid = 0;
  972. }
  973. }
  974. static void intel_i9xx_setup_flush(void)
  975. {
  976. /* return if already configured */
  977. if (intel_private.ifp_resource.start)
  978. return;
  979. if (INTEL_GTT_GEN == 6)
  980. return;
  981. /* setup a resource for this object */
  982. intel_private.ifp_resource.name = "Intel Flush Page";
  983. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  984. /* Setup chipset flush for 915 */
  985. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  986. intel_i965_g33_setup_chipset_flush();
  987. } else {
  988. intel_i915_setup_chipset_flush();
  989. }
  990. if (intel_private.ifp_resource.start)
  991. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  992. if (!intel_private.i9xx_flush_page)
  993. dev_err(&intel_private.pcidev->dev,
  994. "can't ioremap flush page - no chipset flushing\n");
  995. }
  996. static void i9xx_cleanup(void)
  997. {
  998. if (intel_private.i9xx_flush_page)
  999. iounmap(intel_private.i9xx_flush_page);
  1000. if (intel_private.resource_valid)
  1001. release_resource(&intel_private.ifp_resource);
  1002. intel_private.ifp_resource.start = 0;
  1003. intel_private.resource_valid = 0;
  1004. }
  1005. static void i9xx_chipset_flush(void)
  1006. {
  1007. if (intel_private.i9xx_flush_page)
  1008. writel(1, intel_private.i9xx_flush_page);
  1009. }
  1010. static void i965_write_entry(dma_addr_t addr,
  1011. unsigned int entry,
  1012. unsigned int flags)
  1013. {
  1014. u32 pte_flags;
  1015. pte_flags = I810_PTE_VALID;
  1016. if (flags == AGP_USER_CACHED_MEMORY)
  1017. pte_flags |= I830_PTE_SYSTEM_CACHED;
  1018. /* Shift high bits down */
  1019. addr |= (addr >> 28) & 0xf0;
  1020. writel(addr | pte_flags, intel_private.gtt + entry);
  1021. }
  1022. static bool gen6_check_flags(unsigned int flags)
  1023. {
  1024. return true;
  1025. }
  1026. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1027. unsigned int flags)
  1028. {
  1029. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1030. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1031. u32 pte_flags;
  1032. if (type_mask == AGP_USER_MEMORY)
  1033. pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
  1034. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1035. pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
  1036. if (gfdt)
  1037. pte_flags |= GEN6_PTE_GFDT;
  1038. } else { /* set 'normal'/'cached' to LLC by default */
  1039. pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
  1040. if (gfdt)
  1041. pte_flags |= GEN6_PTE_GFDT;
  1042. }
  1043. /* gen6 has bit11-4 for physical addr bit39-32 */
  1044. addr |= (addr >> 28) & 0xff0;
  1045. writel(addr | pte_flags, intel_private.gtt + entry);
  1046. }
  1047. static void gen6_cleanup(void)
  1048. {
  1049. }
  1050. static int i9xx_setup(void)
  1051. {
  1052. u32 reg_addr;
  1053. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1054. reg_addr &= 0xfff80000;
  1055. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1056. if (!intel_private.registers)
  1057. return -ENOMEM;
  1058. if (INTEL_GTT_GEN == 3) {
  1059. u32 gtt_addr;
  1060. pci_read_config_dword(intel_private.pcidev,
  1061. I915_PTEADDR, &gtt_addr);
  1062. intel_private.gtt_bus_addr = gtt_addr;
  1063. } else {
  1064. u32 gtt_offset;
  1065. switch (INTEL_GTT_GEN) {
  1066. case 5:
  1067. case 6:
  1068. gtt_offset = MB(2);
  1069. break;
  1070. case 4:
  1071. default:
  1072. gtt_offset = KB(512);
  1073. break;
  1074. }
  1075. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1076. }
  1077. intel_private.pte_bus_addr =
  1078. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1079. intel_i9xx_setup_flush();
  1080. return 0;
  1081. }
  1082. static const struct agp_bridge_driver intel_810_driver = {
  1083. .owner = THIS_MODULE,
  1084. .aperture_sizes = intel_i810_sizes,
  1085. .size_type = FIXED_APER_SIZE,
  1086. .num_aperture_sizes = 2,
  1087. .needs_scratch_page = true,
  1088. .configure = intel_i810_configure,
  1089. .fetch_size = intel_i810_fetch_size,
  1090. .cleanup = intel_i810_cleanup,
  1091. .mask_memory = intel_i810_mask_memory,
  1092. .masks = intel_i810_masks,
  1093. .agp_enable = intel_fake_agp_enable,
  1094. .cache_flush = global_cache_flush,
  1095. .create_gatt_table = agp_generic_create_gatt_table,
  1096. .free_gatt_table = agp_generic_free_gatt_table,
  1097. .insert_memory = intel_i810_insert_entries,
  1098. .remove_memory = intel_i810_remove_entries,
  1099. .alloc_by_type = intel_i810_alloc_by_type,
  1100. .free_by_type = intel_i810_free_by_type,
  1101. .agp_alloc_page = agp_generic_alloc_page,
  1102. .agp_alloc_pages = agp_generic_alloc_pages,
  1103. .agp_destroy_page = agp_generic_destroy_page,
  1104. .agp_destroy_pages = agp_generic_destroy_pages,
  1105. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1106. };
  1107. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1108. .owner = THIS_MODULE,
  1109. .size_type = FIXED_APER_SIZE,
  1110. .aperture_sizes = intel_fake_agp_sizes,
  1111. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1112. .configure = intel_fake_agp_configure,
  1113. .fetch_size = intel_fake_agp_fetch_size,
  1114. .cleanup = intel_gtt_cleanup,
  1115. .agp_enable = intel_fake_agp_enable,
  1116. .cache_flush = global_cache_flush,
  1117. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1118. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1119. .insert_memory = intel_fake_agp_insert_entries,
  1120. .remove_memory = intel_fake_agp_remove_entries,
  1121. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1122. .free_by_type = intel_i810_free_by_type,
  1123. .agp_alloc_page = agp_generic_alloc_page,
  1124. .agp_alloc_pages = agp_generic_alloc_pages,
  1125. .agp_destroy_page = agp_generic_destroy_page,
  1126. .agp_destroy_pages = agp_generic_destroy_pages,
  1127. .chipset_flush = intel_fake_agp_chipset_flush,
  1128. };
  1129. static const struct intel_gtt_driver i81x_gtt_driver = {
  1130. .gen = 1,
  1131. .dma_mask_size = 32,
  1132. };
  1133. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1134. .gen = 2,
  1135. .setup = i830_setup,
  1136. .cleanup = i830_cleanup,
  1137. .write_entry = i830_write_entry,
  1138. .dma_mask_size = 32,
  1139. .check_flags = i830_check_flags,
  1140. .chipset_flush = i830_chipset_flush,
  1141. };
  1142. static const struct intel_gtt_driver i915_gtt_driver = {
  1143. .gen = 3,
  1144. .setup = i9xx_setup,
  1145. .cleanup = i9xx_cleanup,
  1146. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1147. .write_entry = i830_write_entry,
  1148. .dma_mask_size = 32,
  1149. .check_flags = i830_check_flags,
  1150. .chipset_flush = i9xx_chipset_flush,
  1151. };
  1152. static const struct intel_gtt_driver g33_gtt_driver = {
  1153. .gen = 3,
  1154. .is_g33 = 1,
  1155. .setup = i9xx_setup,
  1156. .cleanup = i9xx_cleanup,
  1157. .write_entry = i965_write_entry,
  1158. .dma_mask_size = 36,
  1159. .check_flags = i830_check_flags,
  1160. .chipset_flush = i9xx_chipset_flush,
  1161. };
  1162. static const struct intel_gtt_driver pineview_gtt_driver = {
  1163. .gen = 3,
  1164. .is_pineview = 1, .is_g33 = 1,
  1165. .setup = i9xx_setup,
  1166. .cleanup = i9xx_cleanup,
  1167. .write_entry = i965_write_entry,
  1168. .dma_mask_size = 36,
  1169. .check_flags = i830_check_flags,
  1170. .chipset_flush = i9xx_chipset_flush,
  1171. };
  1172. static const struct intel_gtt_driver i965_gtt_driver = {
  1173. .gen = 4,
  1174. .setup = i9xx_setup,
  1175. .cleanup = i9xx_cleanup,
  1176. .write_entry = i965_write_entry,
  1177. .dma_mask_size = 36,
  1178. .check_flags = i830_check_flags,
  1179. .chipset_flush = i9xx_chipset_flush,
  1180. };
  1181. static const struct intel_gtt_driver g4x_gtt_driver = {
  1182. .gen = 5,
  1183. .setup = i9xx_setup,
  1184. .cleanup = i9xx_cleanup,
  1185. .write_entry = i965_write_entry,
  1186. .dma_mask_size = 36,
  1187. .check_flags = i830_check_flags,
  1188. .chipset_flush = i9xx_chipset_flush,
  1189. };
  1190. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1191. .gen = 5,
  1192. .is_ironlake = 1,
  1193. .setup = i9xx_setup,
  1194. .cleanup = i9xx_cleanup,
  1195. .write_entry = i965_write_entry,
  1196. .dma_mask_size = 36,
  1197. .check_flags = i830_check_flags,
  1198. .chipset_flush = i9xx_chipset_flush,
  1199. };
  1200. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1201. .gen = 6,
  1202. .setup = i9xx_setup,
  1203. .cleanup = gen6_cleanup,
  1204. .write_entry = gen6_write_entry,
  1205. .dma_mask_size = 40,
  1206. .check_flags = gen6_check_flags,
  1207. .chipset_flush = i9xx_chipset_flush,
  1208. };
  1209. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1210. * driver and gmch_driver must be non-null, and find_gmch will determine
  1211. * which one should be used if a gmch_chip_id is present.
  1212. */
  1213. static const struct intel_gtt_driver_description {
  1214. unsigned int gmch_chip_id;
  1215. char *name;
  1216. const struct agp_bridge_driver *gmch_driver;
  1217. const struct intel_gtt_driver *gtt_driver;
  1218. } intel_gtt_chipsets[] = {
  1219. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1220. &i81x_gtt_driver},
  1221. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1222. &i81x_gtt_driver},
  1223. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1224. &i81x_gtt_driver},
  1225. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1226. &i81x_gtt_driver},
  1227. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1228. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1229. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1230. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1231. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1232. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1233. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1234. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1235. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1236. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1237. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1238. &intel_fake_agp_driver, &i915_gtt_driver },
  1239. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1240. &intel_fake_agp_driver, &i915_gtt_driver },
  1241. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1242. &intel_fake_agp_driver, &i915_gtt_driver },
  1243. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1244. &intel_fake_agp_driver, &i915_gtt_driver },
  1245. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1246. &intel_fake_agp_driver, &i915_gtt_driver },
  1247. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1248. &intel_fake_agp_driver, &i915_gtt_driver },
  1249. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1250. &intel_fake_agp_driver, &i965_gtt_driver },
  1251. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1252. &intel_fake_agp_driver, &i965_gtt_driver },
  1253. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1254. &intel_fake_agp_driver, &i965_gtt_driver },
  1255. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1256. &intel_fake_agp_driver, &i965_gtt_driver },
  1257. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1258. &intel_fake_agp_driver, &i965_gtt_driver },
  1259. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1260. &intel_fake_agp_driver, &i965_gtt_driver },
  1261. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1262. &intel_fake_agp_driver, &g33_gtt_driver },
  1263. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1264. &intel_fake_agp_driver, &g33_gtt_driver },
  1265. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1266. &intel_fake_agp_driver, &g33_gtt_driver },
  1267. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1268. &intel_fake_agp_driver, &pineview_gtt_driver },
  1269. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1270. &intel_fake_agp_driver, &pineview_gtt_driver },
  1271. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1272. &intel_fake_agp_driver, &g4x_gtt_driver },
  1273. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1274. &intel_fake_agp_driver, &g4x_gtt_driver },
  1275. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1276. &intel_fake_agp_driver, &g4x_gtt_driver },
  1277. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1278. &intel_fake_agp_driver, &g4x_gtt_driver },
  1279. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1280. &intel_fake_agp_driver, &g4x_gtt_driver },
  1281. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1282. &intel_fake_agp_driver, &g4x_gtt_driver },
  1283. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1284. &intel_fake_agp_driver, &g4x_gtt_driver },
  1285. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1286. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1287. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1288. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1289. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1290. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1291. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1292. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1293. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1294. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1295. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1296. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1297. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1298. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1299. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1300. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1301. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1302. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1303. { 0, NULL, NULL }
  1304. };
  1305. static int find_gmch(u16 device)
  1306. {
  1307. struct pci_dev *gmch_device;
  1308. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1309. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1310. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1311. device, gmch_device);
  1312. }
  1313. if (!gmch_device)
  1314. return 0;
  1315. intel_private.pcidev = gmch_device;
  1316. return 1;
  1317. }
  1318. int intel_gmch_probe(struct pci_dev *pdev,
  1319. struct agp_bridge_data *bridge)
  1320. {
  1321. int i, mask;
  1322. bridge->driver = NULL;
  1323. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1324. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1325. bridge->driver =
  1326. intel_gtt_chipsets[i].gmch_driver;
  1327. intel_private.driver =
  1328. intel_gtt_chipsets[i].gtt_driver;
  1329. break;
  1330. }
  1331. }
  1332. if (!bridge->driver)
  1333. return 0;
  1334. bridge->dev_private_data = &intel_private;
  1335. bridge->dev = pdev;
  1336. intel_private.bridge_dev = pci_dev_get(pdev);
  1337. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1338. mask = intel_private.driver->dma_mask_size;
  1339. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1340. dev_err(&intel_private.pcidev->dev,
  1341. "set gfx device dma mask %d-bit failed!\n", mask);
  1342. else
  1343. pci_set_consistent_dma_mask(intel_private.pcidev,
  1344. DMA_BIT_MASK(mask));
  1345. if (bridge->driver == &intel_810_driver)
  1346. return 1;
  1347. if (intel_gtt_init() != 0)
  1348. return 0;
  1349. return 1;
  1350. }
  1351. EXPORT_SYMBOL(intel_gmch_probe);
  1352. struct intel_gtt *intel_gtt_get(void)
  1353. {
  1354. return &intel_private.base;
  1355. }
  1356. EXPORT_SYMBOL(intel_gtt_get);
  1357. void intel_gmch_remove(struct pci_dev *pdev)
  1358. {
  1359. if (intel_private.pcidev)
  1360. pci_dev_put(intel_private.pcidev);
  1361. if (intel_private.bridge_dev)
  1362. pci_dev_put(intel_private.bridge_dev);
  1363. }
  1364. EXPORT_SYMBOL(intel_gmch_remove);
  1365. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1366. MODULE_LICENSE("GPL and additional rights");