intel_ringbuffer.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  204. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  209. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  210. ret = intel_ring_begin(ring, 6);
  211. if (ret)
  212. return ret;
  213. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  214. intel_ring_emit(ring, flags);
  215. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  216. intel_ring_emit(ring, 0); /* lower dword */
  217. intel_ring_emit(ring, 0); /* uppwer dword */
  218. intel_ring_emit(ring, MI_NOOP);
  219. intel_ring_advance(ring);
  220. return 0;
  221. }
  222. static void ring_write_tail(struct intel_ring_buffer *ring,
  223. u32 value)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. I915_WRITE_TAIL(ring, value);
  227. }
  228. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  229. {
  230. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  231. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  232. RING_ACTHD(ring->mmio_base) : ACTHD;
  233. return I915_READ(acthd_reg);
  234. }
  235. static int init_ring_common(struct intel_ring_buffer *ring)
  236. {
  237. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  238. struct drm_i915_gem_object *obj = ring->obj;
  239. u32 head;
  240. /* Stop the ring if it's running. */
  241. I915_WRITE_CTL(ring, 0);
  242. I915_WRITE_HEAD(ring, 0);
  243. ring->write_tail(ring, 0);
  244. /* Initialize the ring. */
  245. I915_WRITE_START(ring, obj->gtt_offset);
  246. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  247. /* G45 ring initialization fails to reset head to zero */
  248. if (head != 0) {
  249. DRM_DEBUG_KMS("%s head not reset to zero "
  250. "ctl %08x head %08x tail %08x start %08x\n",
  251. ring->name,
  252. I915_READ_CTL(ring),
  253. I915_READ_HEAD(ring),
  254. I915_READ_TAIL(ring),
  255. I915_READ_START(ring));
  256. I915_WRITE_HEAD(ring, 0);
  257. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  258. DRM_ERROR("failed to set %s head to zero "
  259. "ctl %08x head %08x tail %08x start %08x\n",
  260. ring->name,
  261. I915_READ_CTL(ring),
  262. I915_READ_HEAD(ring),
  263. I915_READ_TAIL(ring),
  264. I915_READ_START(ring));
  265. }
  266. }
  267. I915_WRITE_CTL(ring,
  268. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  269. | RING_VALID);
  270. /* If the head is still not zero, the ring is dead */
  271. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  272. I915_READ_START(ring) == obj->gtt_offset &&
  273. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  274. DRM_ERROR("%s initialization failed "
  275. "ctl %08x head %08x tail %08x start %08x\n",
  276. ring->name,
  277. I915_READ_CTL(ring),
  278. I915_READ_HEAD(ring),
  279. I915_READ_TAIL(ring),
  280. I915_READ_START(ring));
  281. return -EIO;
  282. }
  283. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  284. i915_kernel_lost_context(ring->dev);
  285. else {
  286. ring->head = I915_READ_HEAD(ring);
  287. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  288. ring->space = ring_space(ring);
  289. }
  290. return 0;
  291. }
  292. static int
  293. init_pipe_control(struct intel_ring_buffer *ring)
  294. {
  295. struct pipe_control *pc;
  296. struct drm_i915_gem_object *obj;
  297. int ret;
  298. if (ring->private)
  299. return 0;
  300. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  301. if (!pc)
  302. return -ENOMEM;
  303. obj = i915_gem_alloc_object(ring->dev, 4096);
  304. if (obj == NULL) {
  305. DRM_ERROR("Failed to allocate seqno page\n");
  306. ret = -ENOMEM;
  307. goto err;
  308. }
  309. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  310. ret = i915_gem_object_pin(obj, 4096, true);
  311. if (ret)
  312. goto err_unref;
  313. pc->gtt_offset = obj->gtt_offset;
  314. pc->cpu_page = kmap(obj->pages[0]);
  315. if (pc->cpu_page == NULL)
  316. goto err_unpin;
  317. pc->obj = obj;
  318. ring->private = pc;
  319. return 0;
  320. err_unpin:
  321. i915_gem_object_unpin(obj);
  322. err_unref:
  323. drm_gem_object_unreference(&obj->base);
  324. err:
  325. kfree(pc);
  326. return ret;
  327. }
  328. static void
  329. cleanup_pipe_control(struct intel_ring_buffer *ring)
  330. {
  331. struct pipe_control *pc = ring->private;
  332. struct drm_i915_gem_object *obj;
  333. if (!ring->private)
  334. return;
  335. obj = pc->obj;
  336. kunmap(obj->pages[0]);
  337. i915_gem_object_unpin(obj);
  338. drm_gem_object_unreference(&obj->base);
  339. kfree(pc);
  340. ring->private = NULL;
  341. }
  342. static int init_render_ring(struct intel_ring_buffer *ring)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. int ret = init_ring_common(ring);
  347. if (INTEL_INFO(dev)->gen > 3) {
  348. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  349. if (IS_GEN7(dev))
  350. I915_WRITE(GFX_MODE_GEN7,
  351. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  352. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  353. }
  354. if (INTEL_INFO(dev)->gen >= 5) {
  355. ret = init_pipe_control(ring);
  356. if (ret)
  357. return ret;
  358. }
  359. if (IS_GEN6(dev)) {
  360. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  361. * "If this bit is set, STCunit will have LRA as replacement
  362. * policy. [...] This bit must be reset. LRA replacement
  363. * policy is not supported."
  364. */
  365. I915_WRITE(CACHE_MODE_0,
  366. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  367. }
  368. if (INTEL_INFO(dev)->gen >= 6)
  369. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  370. if (IS_IVYBRIDGE(dev))
  371. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  372. return ret;
  373. }
  374. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  375. {
  376. if (!ring->private)
  377. return;
  378. cleanup_pipe_control(ring);
  379. }
  380. static void
  381. update_mboxes(struct intel_ring_buffer *ring,
  382. u32 seqno,
  383. u32 mmio_offset)
  384. {
  385. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  386. MI_SEMAPHORE_GLOBAL_GTT |
  387. MI_SEMAPHORE_REGISTER |
  388. MI_SEMAPHORE_UPDATE);
  389. intel_ring_emit(ring, seqno);
  390. intel_ring_emit(ring, mmio_offset);
  391. }
  392. /**
  393. * gen6_add_request - Update the semaphore mailbox registers
  394. *
  395. * @ring - ring that is adding a request
  396. * @seqno - return seqno stuck into the ring
  397. *
  398. * Update the mailbox registers in the *other* rings with the current seqno.
  399. * This acts like a signal in the canonical semaphore.
  400. */
  401. static int
  402. gen6_add_request(struct intel_ring_buffer *ring,
  403. u32 *seqno)
  404. {
  405. u32 mbox1_reg;
  406. u32 mbox2_reg;
  407. int ret;
  408. ret = intel_ring_begin(ring, 10);
  409. if (ret)
  410. return ret;
  411. mbox1_reg = ring->signal_mbox[0];
  412. mbox2_reg = ring->signal_mbox[1];
  413. *seqno = i915_gem_next_request_seqno(ring);
  414. update_mboxes(ring, *seqno, mbox1_reg);
  415. update_mboxes(ring, *seqno, mbox2_reg);
  416. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  417. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  418. intel_ring_emit(ring, *seqno);
  419. intel_ring_emit(ring, MI_USER_INTERRUPT);
  420. intel_ring_advance(ring);
  421. return 0;
  422. }
  423. /**
  424. * intel_ring_sync - sync the waiter to the signaller on seqno
  425. *
  426. * @waiter - ring that is waiting
  427. * @signaller - ring which has, or will signal
  428. * @seqno - seqno which the waiter will block on
  429. */
  430. static int
  431. gen6_ring_sync(struct intel_ring_buffer *waiter,
  432. struct intel_ring_buffer *signaller,
  433. u32 seqno)
  434. {
  435. int ret;
  436. u32 dw1 = MI_SEMAPHORE_MBOX |
  437. MI_SEMAPHORE_COMPARE |
  438. MI_SEMAPHORE_REGISTER;
  439. /* Throughout all of the GEM code, seqno passed implies our current
  440. * seqno is >= the last seqno executed. However for hardware the
  441. * comparison is strictly greater than.
  442. */
  443. seqno -= 1;
  444. WARN_ON(signaller->semaphore_register[waiter->id] ==
  445. MI_SEMAPHORE_SYNC_INVALID);
  446. ret = intel_ring_begin(waiter, 4);
  447. if (ret)
  448. return ret;
  449. intel_ring_emit(waiter,
  450. dw1 | signaller->semaphore_register[waiter->id]);
  451. intel_ring_emit(waiter, seqno);
  452. intel_ring_emit(waiter, 0);
  453. intel_ring_emit(waiter, MI_NOOP);
  454. intel_ring_advance(waiter);
  455. return 0;
  456. }
  457. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  458. do { \
  459. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  460. PIPE_CONTROL_DEPTH_STALL); \
  461. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  462. intel_ring_emit(ring__, 0); \
  463. intel_ring_emit(ring__, 0); \
  464. } while (0)
  465. static int
  466. pc_render_add_request(struct intel_ring_buffer *ring,
  467. u32 *result)
  468. {
  469. u32 seqno = i915_gem_next_request_seqno(ring);
  470. struct pipe_control *pc = ring->private;
  471. u32 scratch_addr = pc->gtt_offset + 128;
  472. int ret;
  473. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  474. * incoherent with writes to memory, i.e. completely fubar,
  475. * so we need to use PIPE_NOTIFY instead.
  476. *
  477. * However, we also need to workaround the qword write
  478. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  479. * memory before requesting an interrupt.
  480. */
  481. ret = intel_ring_begin(ring, 32);
  482. if (ret)
  483. return ret;
  484. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  485. PIPE_CONTROL_WRITE_FLUSH |
  486. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  487. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  488. intel_ring_emit(ring, seqno);
  489. intel_ring_emit(ring, 0);
  490. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  491. scratch_addr += 128; /* write to separate cachelines */
  492. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  493. scratch_addr += 128;
  494. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  495. scratch_addr += 128;
  496. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  497. scratch_addr += 128;
  498. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  499. scratch_addr += 128;
  500. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  501. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  502. PIPE_CONTROL_WRITE_FLUSH |
  503. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  504. PIPE_CONTROL_NOTIFY);
  505. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  506. intel_ring_emit(ring, seqno);
  507. intel_ring_emit(ring, 0);
  508. intel_ring_advance(ring);
  509. *result = seqno;
  510. return 0;
  511. }
  512. static u32
  513. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  514. {
  515. struct drm_device *dev = ring->dev;
  516. /* Workaround to force correct ordering between irq and seqno writes on
  517. * ivb (and maybe also on snb) by reading from a CS register (like
  518. * ACTHD) before reading the status page. */
  519. if (IS_GEN6(dev) || IS_GEN7(dev))
  520. intel_ring_get_active_head(ring);
  521. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  522. }
  523. static u32
  524. ring_get_seqno(struct intel_ring_buffer *ring)
  525. {
  526. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  527. }
  528. static u32
  529. pc_render_get_seqno(struct intel_ring_buffer *ring)
  530. {
  531. struct pipe_control *pc = ring->private;
  532. return pc->cpu_page[0];
  533. }
  534. static bool
  535. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  536. {
  537. struct drm_device *dev = ring->dev;
  538. drm_i915_private_t *dev_priv = dev->dev_private;
  539. unsigned long flags;
  540. if (!dev->irq_enabled)
  541. return false;
  542. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  543. if (ring->irq_refcount++ == 0) {
  544. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  545. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  546. POSTING_READ(GTIMR);
  547. }
  548. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  549. return true;
  550. }
  551. static void
  552. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  553. {
  554. struct drm_device *dev = ring->dev;
  555. drm_i915_private_t *dev_priv = dev->dev_private;
  556. unsigned long flags;
  557. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  558. if (--ring->irq_refcount == 0) {
  559. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  560. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  561. POSTING_READ(GTIMR);
  562. }
  563. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  564. }
  565. static bool
  566. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  567. {
  568. struct drm_device *dev = ring->dev;
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. unsigned long flags;
  571. if (!dev->irq_enabled)
  572. return false;
  573. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  574. if (ring->irq_refcount++ == 0) {
  575. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  576. I915_WRITE(IMR, dev_priv->irq_mask);
  577. POSTING_READ(IMR);
  578. }
  579. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  580. return true;
  581. }
  582. static void
  583. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  584. {
  585. struct drm_device *dev = ring->dev;
  586. drm_i915_private_t *dev_priv = dev->dev_private;
  587. unsigned long flags;
  588. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  589. if (--ring->irq_refcount == 0) {
  590. dev_priv->irq_mask |= ring->irq_enable_mask;
  591. I915_WRITE(IMR, dev_priv->irq_mask);
  592. POSTING_READ(IMR);
  593. }
  594. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  595. }
  596. static bool
  597. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  598. {
  599. struct drm_device *dev = ring->dev;
  600. drm_i915_private_t *dev_priv = dev->dev_private;
  601. unsigned long flags;
  602. if (!dev->irq_enabled)
  603. return false;
  604. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  605. if (ring->irq_refcount++ == 0) {
  606. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  607. I915_WRITE16(IMR, dev_priv->irq_mask);
  608. POSTING_READ16(IMR);
  609. }
  610. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  611. return true;
  612. }
  613. static void
  614. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  615. {
  616. struct drm_device *dev = ring->dev;
  617. drm_i915_private_t *dev_priv = dev->dev_private;
  618. unsigned long flags;
  619. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  620. if (--ring->irq_refcount == 0) {
  621. dev_priv->irq_mask |= ring->irq_enable_mask;
  622. I915_WRITE16(IMR, dev_priv->irq_mask);
  623. POSTING_READ16(IMR);
  624. }
  625. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  626. }
  627. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  628. {
  629. struct drm_device *dev = ring->dev;
  630. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  631. u32 mmio = 0;
  632. /* The ring status page addresses are no longer next to the rest of
  633. * the ring registers as of gen7.
  634. */
  635. if (IS_GEN7(dev)) {
  636. switch (ring->id) {
  637. case RCS:
  638. mmio = RENDER_HWS_PGA_GEN7;
  639. break;
  640. case BCS:
  641. mmio = BLT_HWS_PGA_GEN7;
  642. break;
  643. case VCS:
  644. mmio = BSD_HWS_PGA_GEN7;
  645. break;
  646. }
  647. } else if (IS_GEN6(ring->dev)) {
  648. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  649. } else {
  650. mmio = RING_HWS_PGA(ring->mmio_base);
  651. }
  652. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  653. POSTING_READ(mmio);
  654. }
  655. static int
  656. bsd_ring_flush(struct intel_ring_buffer *ring,
  657. u32 invalidate_domains,
  658. u32 flush_domains)
  659. {
  660. int ret;
  661. ret = intel_ring_begin(ring, 2);
  662. if (ret)
  663. return ret;
  664. intel_ring_emit(ring, MI_FLUSH);
  665. intel_ring_emit(ring, MI_NOOP);
  666. intel_ring_advance(ring);
  667. return 0;
  668. }
  669. static int
  670. i9xx_add_request(struct intel_ring_buffer *ring,
  671. u32 *result)
  672. {
  673. u32 seqno;
  674. int ret;
  675. ret = intel_ring_begin(ring, 4);
  676. if (ret)
  677. return ret;
  678. seqno = i915_gem_next_request_seqno(ring);
  679. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  680. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  681. intel_ring_emit(ring, seqno);
  682. intel_ring_emit(ring, MI_USER_INTERRUPT);
  683. intel_ring_advance(ring);
  684. *result = seqno;
  685. return 0;
  686. }
  687. static bool
  688. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  689. {
  690. struct drm_device *dev = ring->dev;
  691. drm_i915_private_t *dev_priv = dev->dev_private;
  692. unsigned long flags;
  693. if (!dev->irq_enabled)
  694. return false;
  695. /* It looks like we need to prevent the gt from suspending while waiting
  696. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  697. * blt/bsd rings on ivb. */
  698. gen6_gt_force_wake_get(dev_priv);
  699. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  700. if (ring->irq_refcount++ == 0) {
  701. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  702. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  703. GEN6_RENDER_L3_PARITY_ERROR));
  704. else
  705. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  706. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  707. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  708. POSTING_READ(GTIMR);
  709. }
  710. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  711. return true;
  712. }
  713. static void
  714. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  715. {
  716. struct drm_device *dev = ring->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. unsigned long flags;
  719. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  720. if (--ring->irq_refcount == 0) {
  721. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  722. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  723. else
  724. I915_WRITE_IMR(ring, ~0);
  725. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  726. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  727. POSTING_READ(GTIMR);
  728. }
  729. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  730. gen6_gt_force_wake_put(dev_priv);
  731. }
  732. static int
  733. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  734. {
  735. int ret;
  736. ret = intel_ring_begin(ring, 2);
  737. if (ret)
  738. return ret;
  739. intel_ring_emit(ring,
  740. MI_BATCH_BUFFER_START |
  741. MI_BATCH_GTT |
  742. MI_BATCH_NON_SECURE_I965);
  743. intel_ring_emit(ring, offset);
  744. intel_ring_advance(ring);
  745. return 0;
  746. }
  747. static int
  748. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  749. u32 offset, u32 len)
  750. {
  751. int ret;
  752. ret = intel_ring_begin(ring, 4);
  753. if (ret)
  754. return ret;
  755. intel_ring_emit(ring, MI_BATCH_BUFFER);
  756. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  757. intel_ring_emit(ring, offset + len - 8);
  758. intel_ring_emit(ring, 0);
  759. intel_ring_advance(ring);
  760. return 0;
  761. }
  762. static int
  763. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  764. u32 offset, u32 len)
  765. {
  766. int ret;
  767. ret = intel_ring_begin(ring, 2);
  768. if (ret)
  769. return ret;
  770. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  771. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  772. intel_ring_advance(ring);
  773. return 0;
  774. }
  775. static void cleanup_status_page(struct intel_ring_buffer *ring)
  776. {
  777. struct drm_i915_gem_object *obj;
  778. obj = ring->status_page.obj;
  779. if (obj == NULL)
  780. return;
  781. kunmap(obj->pages[0]);
  782. i915_gem_object_unpin(obj);
  783. drm_gem_object_unreference(&obj->base);
  784. ring->status_page.obj = NULL;
  785. }
  786. static int init_status_page(struct intel_ring_buffer *ring)
  787. {
  788. struct drm_device *dev = ring->dev;
  789. struct drm_i915_gem_object *obj;
  790. int ret;
  791. obj = i915_gem_alloc_object(dev, 4096);
  792. if (obj == NULL) {
  793. DRM_ERROR("Failed to allocate status page\n");
  794. ret = -ENOMEM;
  795. goto err;
  796. }
  797. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  798. ret = i915_gem_object_pin(obj, 4096, true);
  799. if (ret != 0) {
  800. goto err_unref;
  801. }
  802. ring->status_page.gfx_addr = obj->gtt_offset;
  803. ring->status_page.page_addr = kmap(obj->pages[0]);
  804. if (ring->status_page.page_addr == NULL) {
  805. goto err_unpin;
  806. }
  807. ring->status_page.obj = obj;
  808. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  809. intel_ring_setup_status_page(ring);
  810. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  811. ring->name, ring->status_page.gfx_addr);
  812. return 0;
  813. err_unpin:
  814. i915_gem_object_unpin(obj);
  815. err_unref:
  816. drm_gem_object_unreference(&obj->base);
  817. err:
  818. return ret;
  819. }
  820. static int intel_init_ring_buffer(struct drm_device *dev,
  821. struct intel_ring_buffer *ring)
  822. {
  823. struct drm_i915_gem_object *obj;
  824. struct drm_i915_private *dev_priv = dev->dev_private;
  825. int ret;
  826. ring->dev = dev;
  827. INIT_LIST_HEAD(&ring->active_list);
  828. INIT_LIST_HEAD(&ring->request_list);
  829. INIT_LIST_HEAD(&ring->gpu_write_list);
  830. ring->size = 32 * PAGE_SIZE;
  831. init_waitqueue_head(&ring->irq_queue);
  832. if (I915_NEED_GFX_HWS(dev)) {
  833. ret = init_status_page(ring);
  834. if (ret)
  835. return ret;
  836. }
  837. obj = i915_gem_alloc_object(dev, ring->size);
  838. if (obj == NULL) {
  839. DRM_ERROR("Failed to allocate ringbuffer\n");
  840. ret = -ENOMEM;
  841. goto err_hws;
  842. }
  843. ring->obj = obj;
  844. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  845. if (ret)
  846. goto err_unref;
  847. ring->virtual_start =
  848. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  849. ring->size);
  850. if (ring->virtual_start == NULL) {
  851. DRM_ERROR("Failed to map ringbuffer.\n");
  852. ret = -EINVAL;
  853. goto err_unpin;
  854. }
  855. ret = ring->init(ring);
  856. if (ret)
  857. goto err_unmap;
  858. /* Workaround an erratum on the i830 which causes a hang if
  859. * the TAIL pointer points to within the last 2 cachelines
  860. * of the buffer.
  861. */
  862. ring->effective_size = ring->size;
  863. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  864. ring->effective_size -= 128;
  865. return 0;
  866. err_unmap:
  867. iounmap(ring->virtual_start);
  868. err_unpin:
  869. i915_gem_object_unpin(obj);
  870. err_unref:
  871. drm_gem_object_unreference(&obj->base);
  872. ring->obj = NULL;
  873. err_hws:
  874. cleanup_status_page(ring);
  875. return ret;
  876. }
  877. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  878. {
  879. struct drm_i915_private *dev_priv;
  880. int ret;
  881. if (ring->obj == NULL)
  882. return;
  883. /* Disable the ring buffer. The ring must be idle at this point */
  884. dev_priv = ring->dev->dev_private;
  885. ret = intel_wait_ring_idle(ring);
  886. if (ret)
  887. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  888. ring->name, ret);
  889. I915_WRITE_CTL(ring, 0);
  890. iounmap(ring->virtual_start);
  891. i915_gem_object_unpin(ring->obj);
  892. drm_gem_object_unreference(&ring->obj->base);
  893. ring->obj = NULL;
  894. if (ring->cleanup)
  895. ring->cleanup(ring);
  896. cleanup_status_page(ring);
  897. }
  898. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  899. {
  900. uint32_t __iomem *virt;
  901. int rem = ring->size - ring->tail;
  902. if (ring->space < rem) {
  903. int ret = intel_wait_ring_buffer(ring, rem);
  904. if (ret)
  905. return ret;
  906. }
  907. virt = ring->virtual_start + ring->tail;
  908. rem /= 4;
  909. while (rem--)
  910. iowrite32(MI_NOOP, virt++);
  911. ring->tail = 0;
  912. ring->space = ring_space(ring);
  913. return 0;
  914. }
  915. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  916. {
  917. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  918. bool was_interruptible;
  919. int ret;
  920. /* XXX As we have not yet audited all the paths to check that
  921. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  922. * allow us to be interruptible by a signal.
  923. */
  924. was_interruptible = dev_priv->mm.interruptible;
  925. dev_priv->mm.interruptible = false;
  926. ret = i915_wait_seqno(ring, seqno);
  927. dev_priv->mm.interruptible = was_interruptible;
  928. if (!ret)
  929. i915_gem_retire_requests_ring(ring);
  930. return ret;
  931. }
  932. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  933. {
  934. struct drm_i915_gem_request *request;
  935. u32 seqno = 0;
  936. int ret;
  937. i915_gem_retire_requests_ring(ring);
  938. if (ring->last_retired_head != -1) {
  939. ring->head = ring->last_retired_head;
  940. ring->last_retired_head = -1;
  941. ring->space = ring_space(ring);
  942. if (ring->space >= n)
  943. return 0;
  944. }
  945. list_for_each_entry(request, &ring->request_list, list) {
  946. int space;
  947. if (request->tail == -1)
  948. continue;
  949. space = request->tail - (ring->tail + 8);
  950. if (space < 0)
  951. space += ring->size;
  952. if (space >= n) {
  953. seqno = request->seqno;
  954. break;
  955. }
  956. /* Consume this request in case we need more space than
  957. * is available and so need to prevent a race between
  958. * updating last_retired_head and direct reads of
  959. * I915_RING_HEAD. It also provides a nice sanity check.
  960. */
  961. request->tail = -1;
  962. }
  963. if (seqno == 0)
  964. return -ENOSPC;
  965. ret = intel_ring_wait_seqno(ring, seqno);
  966. if (ret)
  967. return ret;
  968. if (WARN_ON(ring->last_retired_head == -1))
  969. return -ENOSPC;
  970. ring->head = ring->last_retired_head;
  971. ring->last_retired_head = -1;
  972. ring->space = ring_space(ring);
  973. if (WARN_ON(ring->space < n))
  974. return -ENOSPC;
  975. return 0;
  976. }
  977. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  978. {
  979. struct drm_device *dev = ring->dev;
  980. struct drm_i915_private *dev_priv = dev->dev_private;
  981. unsigned long end;
  982. int ret;
  983. ret = intel_ring_wait_request(ring, n);
  984. if (ret != -ENOSPC)
  985. return ret;
  986. trace_i915_ring_wait_begin(ring);
  987. /* With GEM the hangcheck timer should kick us out of the loop,
  988. * leaving it early runs the risk of corrupting GEM state (due
  989. * to running on almost untested codepaths). But on resume
  990. * timers don't work yet, so prevent a complete hang in that
  991. * case by choosing an insanely large timeout. */
  992. end = jiffies + 60 * HZ;
  993. do {
  994. ring->head = I915_READ_HEAD(ring);
  995. ring->space = ring_space(ring);
  996. if (ring->space >= n) {
  997. trace_i915_ring_wait_end(ring);
  998. return 0;
  999. }
  1000. if (dev->primary->master) {
  1001. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1002. if (master_priv->sarea_priv)
  1003. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1004. }
  1005. msleep(1);
  1006. if (atomic_read(&dev_priv->mm.wedged))
  1007. return -EAGAIN;
  1008. } while (!time_after(jiffies, end));
  1009. trace_i915_ring_wait_end(ring);
  1010. return -EBUSY;
  1011. }
  1012. int intel_ring_begin(struct intel_ring_buffer *ring,
  1013. int num_dwords)
  1014. {
  1015. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1016. int n = 4*num_dwords;
  1017. int ret;
  1018. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1019. return -EIO;
  1020. if (unlikely(ring->tail + n > ring->effective_size)) {
  1021. ret = intel_wrap_ring_buffer(ring);
  1022. if (unlikely(ret))
  1023. return ret;
  1024. }
  1025. if (unlikely(ring->space < n)) {
  1026. ret = intel_wait_ring_buffer(ring, n);
  1027. if (unlikely(ret))
  1028. return ret;
  1029. }
  1030. ring->space -= n;
  1031. return 0;
  1032. }
  1033. void intel_ring_advance(struct intel_ring_buffer *ring)
  1034. {
  1035. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1036. ring->tail &= ring->size - 1;
  1037. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1038. return;
  1039. ring->write_tail(ring, ring->tail);
  1040. }
  1041. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1042. u32 value)
  1043. {
  1044. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1045. /* Every tail move must follow the sequence below */
  1046. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1047. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1048. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1049. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1050. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1051. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1052. 50))
  1053. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1054. I915_WRITE_TAIL(ring, value);
  1055. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1056. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1057. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1058. }
  1059. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1060. u32 invalidate, u32 flush)
  1061. {
  1062. uint32_t cmd;
  1063. int ret;
  1064. ret = intel_ring_begin(ring, 4);
  1065. if (ret)
  1066. return ret;
  1067. cmd = MI_FLUSH_DW;
  1068. if (invalidate & I915_GEM_GPU_DOMAINS)
  1069. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1070. intel_ring_emit(ring, cmd);
  1071. intel_ring_emit(ring, 0);
  1072. intel_ring_emit(ring, 0);
  1073. intel_ring_emit(ring, MI_NOOP);
  1074. intel_ring_advance(ring);
  1075. return 0;
  1076. }
  1077. static int
  1078. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1079. u32 offset, u32 len)
  1080. {
  1081. int ret;
  1082. ret = intel_ring_begin(ring, 2);
  1083. if (ret)
  1084. return ret;
  1085. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1086. /* bit0-7 is the length on GEN6+ */
  1087. intel_ring_emit(ring, offset);
  1088. intel_ring_advance(ring);
  1089. return 0;
  1090. }
  1091. /* Blitter support (SandyBridge+) */
  1092. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1093. u32 invalidate, u32 flush)
  1094. {
  1095. uint32_t cmd;
  1096. int ret;
  1097. ret = intel_ring_begin(ring, 4);
  1098. if (ret)
  1099. return ret;
  1100. cmd = MI_FLUSH_DW;
  1101. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1102. cmd |= MI_INVALIDATE_TLB;
  1103. intel_ring_emit(ring, cmd);
  1104. intel_ring_emit(ring, 0);
  1105. intel_ring_emit(ring, 0);
  1106. intel_ring_emit(ring, MI_NOOP);
  1107. intel_ring_advance(ring);
  1108. return 0;
  1109. }
  1110. int intel_init_render_ring_buffer(struct drm_device *dev)
  1111. {
  1112. drm_i915_private_t *dev_priv = dev->dev_private;
  1113. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1114. ring->name = "render ring";
  1115. ring->id = RCS;
  1116. ring->mmio_base = RENDER_RING_BASE;
  1117. if (INTEL_INFO(dev)->gen >= 6) {
  1118. ring->add_request = gen6_add_request;
  1119. ring->flush = gen6_render_ring_flush;
  1120. ring->irq_get = gen6_ring_get_irq;
  1121. ring->irq_put = gen6_ring_put_irq;
  1122. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1123. ring->get_seqno = gen6_ring_get_seqno;
  1124. ring->sync_to = gen6_ring_sync;
  1125. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1126. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1127. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1128. ring->signal_mbox[0] = GEN6_VRSYNC;
  1129. ring->signal_mbox[1] = GEN6_BRSYNC;
  1130. } else if (IS_GEN5(dev)) {
  1131. ring->add_request = pc_render_add_request;
  1132. ring->flush = gen4_render_ring_flush;
  1133. ring->get_seqno = pc_render_get_seqno;
  1134. ring->irq_get = gen5_ring_get_irq;
  1135. ring->irq_put = gen5_ring_put_irq;
  1136. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1137. } else {
  1138. ring->add_request = i9xx_add_request;
  1139. if (INTEL_INFO(dev)->gen < 4)
  1140. ring->flush = gen2_render_ring_flush;
  1141. else
  1142. ring->flush = gen4_render_ring_flush;
  1143. ring->get_seqno = ring_get_seqno;
  1144. if (IS_GEN2(dev)) {
  1145. ring->irq_get = i8xx_ring_get_irq;
  1146. ring->irq_put = i8xx_ring_put_irq;
  1147. } else {
  1148. ring->irq_get = i9xx_ring_get_irq;
  1149. ring->irq_put = i9xx_ring_put_irq;
  1150. }
  1151. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1152. }
  1153. ring->write_tail = ring_write_tail;
  1154. if (INTEL_INFO(dev)->gen >= 6)
  1155. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1156. else if (INTEL_INFO(dev)->gen >= 4)
  1157. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1158. else if (IS_I830(dev) || IS_845G(dev))
  1159. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1160. else
  1161. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1162. ring->init = init_render_ring;
  1163. ring->cleanup = render_ring_cleanup;
  1164. if (!I915_NEED_GFX_HWS(dev)) {
  1165. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1166. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1167. }
  1168. return intel_init_ring_buffer(dev, ring);
  1169. }
  1170. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1171. {
  1172. drm_i915_private_t *dev_priv = dev->dev_private;
  1173. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1174. ring->name = "render ring";
  1175. ring->id = RCS;
  1176. ring->mmio_base = RENDER_RING_BASE;
  1177. if (INTEL_INFO(dev)->gen >= 6) {
  1178. /* non-kms not supported on gen6+ */
  1179. return -ENODEV;
  1180. }
  1181. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1182. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1183. * the special gen5 functions. */
  1184. ring->add_request = i9xx_add_request;
  1185. if (INTEL_INFO(dev)->gen < 4)
  1186. ring->flush = gen2_render_ring_flush;
  1187. else
  1188. ring->flush = gen4_render_ring_flush;
  1189. ring->get_seqno = ring_get_seqno;
  1190. if (IS_GEN2(dev)) {
  1191. ring->irq_get = i8xx_ring_get_irq;
  1192. ring->irq_put = i8xx_ring_put_irq;
  1193. } else {
  1194. ring->irq_get = i9xx_ring_get_irq;
  1195. ring->irq_put = i9xx_ring_put_irq;
  1196. }
  1197. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1198. ring->write_tail = ring_write_tail;
  1199. if (INTEL_INFO(dev)->gen >= 4)
  1200. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1201. else if (IS_I830(dev) || IS_845G(dev))
  1202. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1203. else
  1204. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1205. ring->init = init_render_ring;
  1206. ring->cleanup = render_ring_cleanup;
  1207. if (!I915_NEED_GFX_HWS(dev))
  1208. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1209. ring->dev = dev;
  1210. INIT_LIST_HEAD(&ring->active_list);
  1211. INIT_LIST_HEAD(&ring->request_list);
  1212. INIT_LIST_HEAD(&ring->gpu_write_list);
  1213. ring->size = size;
  1214. ring->effective_size = ring->size;
  1215. if (IS_I830(ring->dev))
  1216. ring->effective_size -= 128;
  1217. ring->virtual_start = ioremap_wc(start, size);
  1218. if (ring->virtual_start == NULL) {
  1219. DRM_ERROR("can not ioremap virtual address for"
  1220. " ring buffer\n");
  1221. return -ENOMEM;
  1222. }
  1223. return 0;
  1224. }
  1225. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1226. {
  1227. drm_i915_private_t *dev_priv = dev->dev_private;
  1228. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1229. ring->name = "bsd ring";
  1230. ring->id = VCS;
  1231. ring->write_tail = ring_write_tail;
  1232. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1233. ring->mmio_base = GEN6_BSD_RING_BASE;
  1234. /* gen6 bsd needs a special wa for tail updates */
  1235. if (IS_GEN6(dev))
  1236. ring->write_tail = gen6_bsd_ring_write_tail;
  1237. ring->flush = gen6_ring_flush;
  1238. ring->add_request = gen6_add_request;
  1239. ring->get_seqno = gen6_ring_get_seqno;
  1240. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1241. ring->irq_get = gen6_ring_get_irq;
  1242. ring->irq_put = gen6_ring_put_irq;
  1243. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1244. ring->sync_to = gen6_ring_sync;
  1245. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1246. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1247. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1248. ring->signal_mbox[0] = GEN6_RVSYNC;
  1249. ring->signal_mbox[1] = GEN6_BVSYNC;
  1250. } else {
  1251. ring->mmio_base = BSD_RING_BASE;
  1252. ring->flush = bsd_ring_flush;
  1253. ring->add_request = i9xx_add_request;
  1254. ring->get_seqno = ring_get_seqno;
  1255. if (IS_GEN5(dev)) {
  1256. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1257. ring->irq_get = gen5_ring_get_irq;
  1258. ring->irq_put = gen5_ring_put_irq;
  1259. } else {
  1260. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1261. ring->irq_get = i9xx_ring_get_irq;
  1262. ring->irq_put = i9xx_ring_put_irq;
  1263. }
  1264. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1265. }
  1266. ring->init = init_ring_common;
  1267. return intel_init_ring_buffer(dev, ring);
  1268. }
  1269. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1270. {
  1271. drm_i915_private_t *dev_priv = dev->dev_private;
  1272. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1273. ring->name = "blitter ring";
  1274. ring->id = BCS;
  1275. ring->mmio_base = BLT_RING_BASE;
  1276. ring->write_tail = ring_write_tail;
  1277. ring->flush = blt_ring_flush;
  1278. ring->add_request = gen6_add_request;
  1279. ring->get_seqno = gen6_ring_get_seqno;
  1280. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1281. ring->irq_get = gen6_ring_get_irq;
  1282. ring->irq_put = gen6_ring_put_irq;
  1283. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1284. ring->sync_to = gen6_ring_sync;
  1285. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1286. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1287. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1288. ring->signal_mbox[0] = GEN6_RBSYNC;
  1289. ring->signal_mbox[1] = GEN6_VBSYNC;
  1290. ring->init = init_ring_common;
  1291. return intel_init_ring_buffer(dev, ring);
  1292. }