apic.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/syscore_ops.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/dmar.h>
  30. #include <linux/init.h>
  31. #include <linux/cpu.h>
  32. #include <linux/dmi.h>
  33. #include <linux/smp.h>
  34. #include <linux/mm.h>
  35. #include <asm/perf_event.h>
  36. #include <asm/x86_init.h>
  37. #include <asm/pgalloc.h>
  38. #include <asm/atomic.h>
  39. #include <asm/mpspec.h>
  40. #include <asm/i8253.h>
  41. #include <asm/i8259.h>
  42. #include <asm/proto.h>
  43. #include <asm/apic.h>
  44. #include <asm/io_apic.h>
  45. #include <asm/desc.h>
  46. #include <asm/hpet.h>
  47. #include <asm/idle.h>
  48. #include <asm/mtrr.h>
  49. #include <asm/smp.h>
  50. #include <asm/mce.h>
  51. #include <asm/tsc.h>
  52. #include <asm/hypervisor.h>
  53. unsigned int num_processors;
  54. unsigned disabled_cpus __cpuinitdata;
  55. /* Processor that is doing the boot up */
  56. unsigned int boot_cpu_physical_apicid = -1U;
  57. /*
  58. * The highest APIC ID seen during enumeration.
  59. */
  60. unsigned int max_physical_apicid;
  61. /*
  62. * Bitmask of physically existing CPUs:
  63. */
  64. physid_mask_t phys_cpu_present_map;
  65. /*
  66. * Map cpu index to physical APIC ID
  67. */
  68. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  69. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  70. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  71. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  72. #ifdef CONFIG_X86_32
  73. /*
  74. * On x86_32, the mapping between cpu and logical apicid may vary
  75. * depending on apic in use. The following early percpu variable is
  76. * used for the mapping. This is where the behaviors of x86_64 and 32
  77. * actually diverge. Let's keep it ugly for now.
  78. */
  79. DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
  80. /*
  81. * Knob to control our willingness to enable the local APIC.
  82. *
  83. * +1=force-enable
  84. */
  85. static int force_enable_local_apic __initdata;
  86. /*
  87. * APIC command line parameters
  88. */
  89. static int __init parse_lapic(char *arg)
  90. {
  91. force_enable_local_apic = 1;
  92. return 0;
  93. }
  94. early_param("lapic", parse_lapic);
  95. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  96. static int enabled_via_apicbase;
  97. /*
  98. * Handle interrupt mode configuration register (IMCR).
  99. * This register controls whether the interrupt signals
  100. * that reach the BSP come from the master PIC or from the
  101. * local APIC. Before entering Symmetric I/O Mode, either
  102. * the BIOS or the operating system must switch out of
  103. * PIC Mode by changing the IMCR.
  104. */
  105. static inline void imcr_pic_to_apic(void)
  106. {
  107. /* select IMCR register */
  108. outb(0x70, 0x22);
  109. /* NMI and 8259 INTR go through APIC */
  110. outb(0x01, 0x23);
  111. }
  112. static inline void imcr_apic_to_pic(void)
  113. {
  114. /* select IMCR register */
  115. outb(0x70, 0x22);
  116. /* NMI and 8259 INTR go directly to BSP */
  117. outb(0x00, 0x23);
  118. }
  119. #endif
  120. #ifdef CONFIG_X86_64
  121. static int apic_calibrate_pmtmr __initdata;
  122. static __init int setup_apicpmtimer(char *s)
  123. {
  124. apic_calibrate_pmtmr = 1;
  125. notsc_setup(NULL);
  126. return 0;
  127. }
  128. __setup("apicpmtimer", setup_apicpmtimer);
  129. #endif
  130. int x2apic_mode;
  131. #ifdef CONFIG_X86_X2APIC
  132. /* x2apic enabled before OS handover */
  133. static int x2apic_preenabled;
  134. static __init int setup_nox2apic(char *str)
  135. {
  136. if (x2apic_enabled()) {
  137. pr_warning("Bios already enabled x2apic, "
  138. "can't enforce nox2apic");
  139. return 0;
  140. }
  141. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  142. return 0;
  143. }
  144. early_param("nox2apic", setup_nox2apic);
  145. #endif
  146. unsigned long mp_lapic_addr;
  147. int disable_apic;
  148. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  149. static int disable_apic_timer __initdata;
  150. /* Local APIC timer works in C2 */
  151. int local_apic_timer_c2_ok;
  152. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  153. int first_system_vector = 0xfe;
  154. /*
  155. * Debug level, exported for io_apic.c
  156. */
  157. unsigned int apic_verbosity;
  158. int pic_mode;
  159. /* Have we found an MP table */
  160. int smp_found_config;
  161. static struct resource lapic_resource = {
  162. .name = "Local APIC",
  163. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  164. };
  165. static unsigned int calibration_result;
  166. static void apic_pm_activate(void);
  167. static unsigned long apic_phys;
  168. /*
  169. * Get the LAPIC version
  170. */
  171. static inline int lapic_get_version(void)
  172. {
  173. return GET_APIC_VERSION(apic_read(APIC_LVR));
  174. }
  175. /*
  176. * Check, if the APIC is integrated or a separate chip
  177. */
  178. static inline int lapic_is_integrated(void)
  179. {
  180. #ifdef CONFIG_X86_64
  181. return 1;
  182. #else
  183. return APIC_INTEGRATED(lapic_get_version());
  184. #endif
  185. }
  186. /*
  187. * Check, whether this is a modern or a first generation APIC
  188. */
  189. static int modern_apic(void)
  190. {
  191. /* AMD systems use old APIC versions, so check the CPU */
  192. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  193. boot_cpu_data.x86 >= 0xf)
  194. return 1;
  195. return lapic_get_version() >= 0x14;
  196. }
  197. /*
  198. * right after this call apic become NOOP driven
  199. * so apic->write/read doesn't do anything
  200. */
  201. static void __init apic_disable(void)
  202. {
  203. pr_info("APIC: switched to apic NOOP\n");
  204. apic = &apic_noop;
  205. }
  206. void native_apic_wait_icr_idle(void)
  207. {
  208. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  209. cpu_relax();
  210. }
  211. u32 native_safe_apic_wait_icr_idle(void)
  212. {
  213. u32 send_status;
  214. int timeout;
  215. timeout = 0;
  216. do {
  217. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  218. if (!send_status)
  219. break;
  220. udelay(100);
  221. } while (timeout++ < 1000);
  222. return send_status;
  223. }
  224. void native_apic_icr_write(u32 low, u32 id)
  225. {
  226. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  227. apic_write(APIC_ICR, low);
  228. }
  229. u64 native_apic_icr_read(void)
  230. {
  231. u32 icr1, icr2;
  232. icr2 = apic_read(APIC_ICR2);
  233. icr1 = apic_read(APIC_ICR);
  234. return icr1 | ((u64)icr2 << 32);
  235. }
  236. #ifdef CONFIG_X86_32
  237. /**
  238. * get_physical_broadcast - Get number of physical broadcast IDs
  239. */
  240. int get_physical_broadcast(void)
  241. {
  242. return modern_apic() ? 0xff : 0xf;
  243. }
  244. #endif
  245. /**
  246. * lapic_get_maxlvt - get the maximum number of local vector table entries
  247. */
  248. int lapic_get_maxlvt(void)
  249. {
  250. unsigned int v;
  251. v = apic_read(APIC_LVR);
  252. /*
  253. * - we always have APIC integrated on 64bit mode
  254. * - 82489DXs do not report # of LVT entries
  255. */
  256. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  257. }
  258. /*
  259. * Local APIC timer
  260. */
  261. /* Clock divisor */
  262. #define APIC_DIVISOR 16
  263. /*
  264. * This function sets up the local APIC timer, with a timeout of
  265. * 'clocks' APIC bus clock. During calibration we actually call
  266. * this function twice on the boot CPU, once with a bogus timeout
  267. * value, second time for real. The other (noncalibrating) CPUs
  268. * call this function only once, with the real, calibrated value.
  269. *
  270. * We do reads before writes even if unnecessary, to get around the
  271. * P5 APIC double write bug.
  272. */
  273. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  274. {
  275. unsigned int lvtt_value, tmp_value;
  276. lvtt_value = LOCAL_TIMER_VECTOR;
  277. if (!oneshot)
  278. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  279. if (!lapic_is_integrated())
  280. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  281. if (!irqen)
  282. lvtt_value |= APIC_LVT_MASKED;
  283. apic_write(APIC_LVTT, lvtt_value);
  284. /*
  285. * Divide PICLK by 16
  286. */
  287. tmp_value = apic_read(APIC_TDCR);
  288. apic_write(APIC_TDCR,
  289. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  290. APIC_TDR_DIV_16);
  291. if (!oneshot)
  292. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  293. }
  294. /*
  295. * Setup extended LVT, AMD specific
  296. *
  297. * Software should use the LVT offsets the BIOS provides. The offsets
  298. * are determined by the subsystems using it like those for MCE
  299. * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
  300. * are supported. Beginning with family 10h at least 4 offsets are
  301. * available.
  302. *
  303. * Since the offsets must be consistent for all cores, we keep track
  304. * of the LVT offsets in software and reserve the offset for the same
  305. * vector also to be used on other cores. An offset is freed by
  306. * setting the entry to APIC_EILVT_MASKED.
  307. *
  308. * If the BIOS is right, there should be no conflicts. Otherwise a
  309. * "[Firmware Bug]: ..." error message is generated. However, if
  310. * software does not properly determines the offsets, it is not
  311. * necessarily a BIOS bug.
  312. */
  313. static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
  314. static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
  315. {
  316. return (old & APIC_EILVT_MASKED)
  317. || (new == APIC_EILVT_MASKED)
  318. || ((new & ~APIC_EILVT_MASKED) == old);
  319. }
  320. static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
  321. {
  322. unsigned int rsvd; /* 0: uninitialized */
  323. if (offset >= APIC_EILVT_NR_MAX)
  324. return ~0;
  325. rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
  326. do {
  327. if (rsvd &&
  328. !eilvt_entry_is_changeable(rsvd, new))
  329. /* may not change if vectors are different */
  330. return rsvd;
  331. rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
  332. } while (rsvd != new);
  333. return new;
  334. }
  335. /*
  336. * If mask=1, the LVT entry does not generate interrupts while mask=0
  337. * enables the vector. See also the BKDGs. Must be called with
  338. * preemption disabled.
  339. */
  340. int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
  341. {
  342. unsigned long reg = APIC_EILVTn(offset);
  343. unsigned int new, old, reserved;
  344. new = (mask << 16) | (msg_type << 8) | vector;
  345. old = apic_read(reg);
  346. reserved = reserve_eilvt_offset(offset, new);
  347. if (reserved != new) {
  348. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  349. "vector 0x%x, but the register is already in use for "
  350. "vector 0x%x on another cpu\n",
  351. smp_processor_id(), reg, offset, new, reserved);
  352. return -EINVAL;
  353. }
  354. if (!eilvt_entry_is_changeable(old, new)) {
  355. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  356. "vector 0x%x, but the register is already in use for "
  357. "vector 0x%x on this cpu\n",
  358. smp_processor_id(), reg, offset, new, old);
  359. return -EBUSY;
  360. }
  361. apic_write(reg, new);
  362. return 0;
  363. }
  364. EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
  365. /*
  366. * Program the next event, relative to now
  367. */
  368. static int lapic_next_event(unsigned long delta,
  369. struct clock_event_device *evt)
  370. {
  371. apic_write(APIC_TMICT, delta);
  372. return 0;
  373. }
  374. /*
  375. * Setup the lapic timer in periodic or oneshot mode
  376. */
  377. static void lapic_timer_setup(enum clock_event_mode mode,
  378. struct clock_event_device *evt)
  379. {
  380. unsigned long flags;
  381. unsigned int v;
  382. /* Lapic used as dummy for broadcast ? */
  383. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  384. return;
  385. local_irq_save(flags);
  386. switch (mode) {
  387. case CLOCK_EVT_MODE_PERIODIC:
  388. case CLOCK_EVT_MODE_ONESHOT:
  389. __setup_APIC_LVTT(calibration_result,
  390. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  391. break;
  392. case CLOCK_EVT_MODE_UNUSED:
  393. case CLOCK_EVT_MODE_SHUTDOWN:
  394. v = apic_read(APIC_LVTT);
  395. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  396. apic_write(APIC_LVTT, v);
  397. apic_write(APIC_TMICT, 0);
  398. break;
  399. case CLOCK_EVT_MODE_RESUME:
  400. /* Nothing to do here */
  401. break;
  402. }
  403. local_irq_restore(flags);
  404. }
  405. /*
  406. * Local APIC timer broadcast function
  407. */
  408. static void lapic_timer_broadcast(const struct cpumask *mask)
  409. {
  410. #ifdef CONFIG_SMP
  411. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  412. #endif
  413. }
  414. /*
  415. * The local apic timer can be used for any function which is CPU local.
  416. */
  417. static struct clock_event_device lapic_clockevent = {
  418. .name = "lapic",
  419. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  420. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  421. .shift = 32,
  422. .set_mode = lapic_timer_setup,
  423. .set_next_event = lapic_next_event,
  424. .broadcast = lapic_timer_broadcast,
  425. .rating = 100,
  426. .irq = -1,
  427. };
  428. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  429. /*
  430. * Setup the local APIC timer for this CPU. Copy the initialized values
  431. * of the boot CPU and register the clock event in the framework.
  432. */
  433. static void __cpuinit setup_APIC_timer(void)
  434. {
  435. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  436. if (cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_ARAT)) {
  437. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  438. /* Make LAPIC timer preferrable over percpu HPET */
  439. lapic_clockevent.rating = 150;
  440. }
  441. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  442. levt->cpumask = cpumask_of(smp_processor_id());
  443. clockevents_register_device(levt);
  444. }
  445. /*
  446. * In this functions we calibrate APIC bus clocks to the external timer.
  447. *
  448. * We want to do the calibration only once since we want to have local timer
  449. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  450. * frequency.
  451. *
  452. * This was previously done by reading the PIT/HPET and waiting for a wrap
  453. * around to find out, that a tick has elapsed. I have a box, where the PIT
  454. * readout is broken, so it never gets out of the wait loop again. This was
  455. * also reported by others.
  456. *
  457. * Monitoring the jiffies value is inaccurate and the clockevents
  458. * infrastructure allows us to do a simple substitution of the interrupt
  459. * handler.
  460. *
  461. * The calibration routine also uses the pm_timer when possible, as the PIT
  462. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  463. * back to normal later in the boot process).
  464. */
  465. #define LAPIC_CAL_LOOPS (HZ/10)
  466. static __initdata int lapic_cal_loops = -1;
  467. static __initdata long lapic_cal_t1, lapic_cal_t2;
  468. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  469. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  470. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  471. /*
  472. * Temporary interrupt handler.
  473. */
  474. static void __init lapic_cal_handler(struct clock_event_device *dev)
  475. {
  476. unsigned long long tsc = 0;
  477. long tapic = apic_read(APIC_TMCCT);
  478. unsigned long pm = acpi_pm_read_early();
  479. if (cpu_has_tsc)
  480. rdtscll(tsc);
  481. switch (lapic_cal_loops++) {
  482. case 0:
  483. lapic_cal_t1 = tapic;
  484. lapic_cal_tsc1 = tsc;
  485. lapic_cal_pm1 = pm;
  486. lapic_cal_j1 = jiffies;
  487. break;
  488. case LAPIC_CAL_LOOPS:
  489. lapic_cal_t2 = tapic;
  490. lapic_cal_tsc2 = tsc;
  491. if (pm < lapic_cal_pm1)
  492. pm += ACPI_PM_OVRRUN;
  493. lapic_cal_pm2 = pm;
  494. lapic_cal_j2 = jiffies;
  495. break;
  496. }
  497. }
  498. static int __init
  499. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  500. {
  501. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  502. const long pm_thresh = pm_100ms / 100;
  503. unsigned long mult;
  504. u64 res;
  505. #ifndef CONFIG_X86_PM_TIMER
  506. return -1;
  507. #endif
  508. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  509. /* Check, if the PM timer is available */
  510. if (!deltapm)
  511. return -1;
  512. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  513. if (deltapm > (pm_100ms - pm_thresh) &&
  514. deltapm < (pm_100ms + pm_thresh)) {
  515. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  516. return 0;
  517. }
  518. res = (((u64)deltapm) * mult) >> 22;
  519. do_div(res, 1000000);
  520. pr_warning("APIC calibration not consistent "
  521. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  522. /* Correct the lapic counter value */
  523. res = (((u64)(*delta)) * pm_100ms);
  524. do_div(res, deltapm);
  525. pr_info("APIC delta adjusted to PM-Timer: "
  526. "%lu (%ld)\n", (unsigned long)res, *delta);
  527. *delta = (long)res;
  528. /* Correct the tsc counter value */
  529. if (cpu_has_tsc) {
  530. res = (((u64)(*deltatsc)) * pm_100ms);
  531. do_div(res, deltapm);
  532. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  533. "PM-Timer: %lu (%ld)\n",
  534. (unsigned long)res, *deltatsc);
  535. *deltatsc = (long)res;
  536. }
  537. return 0;
  538. }
  539. static int __init calibrate_APIC_clock(void)
  540. {
  541. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  542. void (*real_handler)(struct clock_event_device *dev);
  543. unsigned long deltaj;
  544. long delta, deltatsc;
  545. int pm_referenced = 0;
  546. local_irq_disable();
  547. /* Replace the global interrupt handler */
  548. real_handler = global_clock_event->event_handler;
  549. global_clock_event->event_handler = lapic_cal_handler;
  550. /*
  551. * Setup the APIC counter to maximum. There is no way the lapic
  552. * can underflow in the 100ms detection time frame
  553. */
  554. __setup_APIC_LVTT(0xffffffff, 0, 0);
  555. /* Let the interrupts run */
  556. local_irq_enable();
  557. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  558. cpu_relax();
  559. local_irq_disable();
  560. /* Restore the real event handler */
  561. global_clock_event->event_handler = real_handler;
  562. /* Build delta t1-t2 as apic timer counts down */
  563. delta = lapic_cal_t1 - lapic_cal_t2;
  564. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  565. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  566. /* we trust the PM based calibration if possible */
  567. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  568. &delta, &deltatsc);
  569. /* Calculate the scaled math multiplication factor */
  570. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  571. lapic_clockevent.shift);
  572. lapic_clockevent.max_delta_ns =
  573. clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
  574. lapic_clockevent.min_delta_ns =
  575. clockevent_delta2ns(0xF, &lapic_clockevent);
  576. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  577. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  578. apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
  579. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  580. calibration_result);
  581. if (cpu_has_tsc) {
  582. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  583. "%ld.%04ld MHz.\n",
  584. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  585. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  586. }
  587. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  588. "%u.%04u MHz.\n",
  589. calibration_result / (1000000 / HZ),
  590. calibration_result % (1000000 / HZ));
  591. /*
  592. * Do a sanity check on the APIC calibration result
  593. */
  594. if (calibration_result < (1000000 / HZ)) {
  595. local_irq_enable();
  596. pr_warning("APIC frequency too slow, disabling apic timer\n");
  597. return -1;
  598. }
  599. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  600. /*
  601. * PM timer calibration failed or not turned on
  602. * so lets try APIC timer based calibration
  603. */
  604. if (!pm_referenced) {
  605. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  606. /*
  607. * Setup the apic timer manually
  608. */
  609. levt->event_handler = lapic_cal_handler;
  610. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  611. lapic_cal_loops = -1;
  612. /* Let the interrupts run */
  613. local_irq_enable();
  614. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  615. cpu_relax();
  616. /* Stop the lapic timer */
  617. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  618. /* Jiffies delta */
  619. deltaj = lapic_cal_j2 - lapic_cal_j1;
  620. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  621. /* Check, if the jiffies result is consistent */
  622. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  623. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  624. else
  625. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  626. } else
  627. local_irq_enable();
  628. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  629. pr_warning("APIC timer disabled due to verification failure\n");
  630. return -1;
  631. }
  632. return 0;
  633. }
  634. /*
  635. * Setup the boot APIC
  636. *
  637. * Calibrate and verify the result.
  638. */
  639. void __init setup_boot_APIC_clock(void)
  640. {
  641. /*
  642. * The local apic timer can be disabled via the kernel
  643. * commandline or from the CPU detection code. Register the lapic
  644. * timer as a dummy clock event source on SMP systems, so the
  645. * broadcast mechanism is used. On UP systems simply ignore it.
  646. */
  647. if (disable_apic_timer) {
  648. pr_info("Disabling APIC timer\n");
  649. /* No broadcast on UP ! */
  650. if (num_possible_cpus() > 1) {
  651. lapic_clockevent.mult = 1;
  652. setup_APIC_timer();
  653. }
  654. return;
  655. }
  656. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  657. "calibrating APIC timer ...\n");
  658. if (calibrate_APIC_clock()) {
  659. /* No broadcast on UP ! */
  660. if (num_possible_cpus() > 1)
  661. setup_APIC_timer();
  662. return;
  663. }
  664. /*
  665. * If nmi_watchdog is set to IO_APIC, we need the
  666. * PIT/HPET going. Otherwise register lapic as a dummy
  667. * device.
  668. */
  669. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  670. /* Setup the lapic or request the broadcast */
  671. setup_APIC_timer();
  672. }
  673. void __cpuinit setup_secondary_APIC_clock(void)
  674. {
  675. setup_APIC_timer();
  676. }
  677. /*
  678. * The guts of the apic timer interrupt
  679. */
  680. static void local_apic_timer_interrupt(void)
  681. {
  682. int cpu = smp_processor_id();
  683. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  684. /*
  685. * Normally we should not be here till LAPIC has been initialized but
  686. * in some cases like kdump, its possible that there is a pending LAPIC
  687. * timer interrupt from previous kernel's context and is delivered in
  688. * new kernel the moment interrupts are enabled.
  689. *
  690. * Interrupts are enabled early and LAPIC is setup much later, hence
  691. * its possible that when we get here evt->event_handler is NULL.
  692. * Check for event_handler being NULL and discard the interrupt as
  693. * spurious.
  694. */
  695. if (!evt->event_handler) {
  696. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  697. /* Switch it off */
  698. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  699. return;
  700. }
  701. /*
  702. * the NMI deadlock-detector uses this.
  703. */
  704. inc_irq_stat(apic_timer_irqs);
  705. evt->event_handler(evt);
  706. }
  707. /*
  708. * Local APIC timer interrupt. This is the most natural way for doing
  709. * local interrupts, but local timer interrupts can be emulated by
  710. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  711. *
  712. * [ if a single-CPU system runs an SMP kernel then we call the local
  713. * interrupt as well. Thus we cannot inline the local irq ... ]
  714. */
  715. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  716. {
  717. struct pt_regs *old_regs = set_irq_regs(regs);
  718. /*
  719. * NOTE! We'd better ACK the irq immediately,
  720. * because timer handling can be slow.
  721. */
  722. ack_APIC_irq();
  723. /*
  724. * update_process_times() expects us to have done irq_enter().
  725. * Besides, if we don't timer interrupts ignore the global
  726. * interrupt lock, which is the WrongThing (tm) to do.
  727. */
  728. exit_idle();
  729. irq_enter();
  730. local_apic_timer_interrupt();
  731. irq_exit();
  732. set_irq_regs(old_regs);
  733. }
  734. int setup_profiling_timer(unsigned int multiplier)
  735. {
  736. return -EINVAL;
  737. }
  738. /*
  739. * Local APIC start and shutdown
  740. */
  741. /**
  742. * clear_local_APIC - shutdown the local APIC
  743. *
  744. * This is called, when a CPU is disabled and before rebooting, so the state of
  745. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  746. * leftovers during boot.
  747. */
  748. void clear_local_APIC(void)
  749. {
  750. int maxlvt;
  751. u32 v;
  752. /* APIC hasn't been mapped yet */
  753. if (!x2apic_mode && !apic_phys)
  754. return;
  755. maxlvt = lapic_get_maxlvt();
  756. /*
  757. * Masking an LVT entry can trigger a local APIC error
  758. * if the vector is zero. Mask LVTERR first to prevent this.
  759. */
  760. if (maxlvt >= 3) {
  761. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  762. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  763. }
  764. /*
  765. * Careful: we have to set masks only first to deassert
  766. * any level-triggered sources.
  767. */
  768. v = apic_read(APIC_LVTT);
  769. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  770. v = apic_read(APIC_LVT0);
  771. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  772. v = apic_read(APIC_LVT1);
  773. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  774. if (maxlvt >= 4) {
  775. v = apic_read(APIC_LVTPC);
  776. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  777. }
  778. /* lets not touch this if we didn't frob it */
  779. #ifdef CONFIG_X86_THERMAL_VECTOR
  780. if (maxlvt >= 5) {
  781. v = apic_read(APIC_LVTTHMR);
  782. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  783. }
  784. #endif
  785. #ifdef CONFIG_X86_MCE_INTEL
  786. if (maxlvt >= 6) {
  787. v = apic_read(APIC_LVTCMCI);
  788. if (!(v & APIC_LVT_MASKED))
  789. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  790. }
  791. #endif
  792. /*
  793. * Clean APIC state for other OSs:
  794. */
  795. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  796. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  797. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  798. if (maxlvt >= 3)
  799. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  800. if (maxlvt >= 4)
  801. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  802. /* Integrated APIC (!82489DX) ? */
  803. if (lapic_is_integrated()) {
  804. if (maxlvt > 3)
  805. /* Clear ESR due to Pentium errata 3AP and 11AP */
  806. apic_write(APIC_ESR, 0);
  807. apic_read(APIC_ESR);
  808. }
  809. }
  810. /**
  811. * disable_local_APIC - clear and disable the local APIC
  812. */
  813. void disable_local_APIC(void)
  814. {
  815. unsigned int value;
  816. /* APIC hasn't been mapped yet */
  817. if (!x2apic_mode && !apic_phys)
  818. return;
  819. clear_local_APIC();
  820. /*
  821. * Disable APIC (implies clearing of registers
  822. * for 82489DX!).
  823. */
  824. value = apic_read(APIC_SPIV);
  825. value &= ~APIC_SPIV_APIC_ENABLED;
  826. apic_write(APIC_SPIV, value);
  827. #ifdef CONFIG_X86_32
  828. /*
  829. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  830. * restore the disabled state.
  831. */
  832. if (enabled_via_apicbase) {
  833. unsigned int l, h;
  834. rdmsr(MSR_IA32_APICBASE, l, h);
  835. l &= ~MSR_IA32_APICBASE_ENABLE;
  836. wrmsr(MSR_IA32_APICBASE, l, h);
  837. }
  838. #endif
  839. }
  840. /*
  841. * If Linux enabled the LAPIC against the BIOS default disable it down before
  842. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  843. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  844. * for the case where Linux didn't enable the LAPIC.
  845. */
  846. void lapic_shutdown(void)
  847. {
  848. unsigned long flags;
  849. if (!cpu_has_apic && !apic_from_smp_config())
  850. return;
  851. local_irq_save(flags);
  852. #ifdef CONFIG_X86_32
  853. if (!enabled_via_apicbase)
  854. clear_local_APIC();
  855. else
  856. #endif
  857. disable_local_APIC();
  858. local_irq_restore(flags);
  859. }
  860. /*
  861. * This is to verify that we're looking at a real local APIC.
  862. * Check these against your board if the CPUs aren't getting
  863. * started for no apparent reason.
  864. */
  865. int __init verify_local_APIC(void)
  866. {
  867. unsigned int reg0, reg1;
  868. /*
  869. * The version register is read-only in a real APIC.
  870. */
  871. reg0 = apic_read(APIC_LVR);
  872. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  873. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  874. reg1 = apic_read(APIC_LVR);
  875. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  876. /*
  877. * The two version reads above should print the same
  878. * numbers. If the second one is different, then we
  879. * poke at a non-APIC.
  880. */
  881. if (reg1 != reg0)
  882. return 0;
  883. /*
  884. * Check if the version looks reasonably.
  885. */
  886. reg1 = GET_APIC_VERSION(reg0);
  887. if (reg1 == 0x00 || reg1 == 0xff)
  888. return 0;
  889. reg1 = lapic_get_maxlvt();
  890. if (reg1 < 0x02 || reg1 == 0xff)
  891. return 0;
  892. /*
  893. * The ID register is read/write in a real APIC.
  894. */
  895. reg0 = apic_read(APIC_ID);
  896. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  897. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  898. reg1 = apic_read(APIC_ID);
  899. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  900. apic_write(APIC_ID, reg0);
  901. if (reg1 != (reg0 ^ apic->apic_id_mask))
  902. return 0;
  903. /*
  904. * The next two are just to see if we have sane values.
  905. * They're only really relevant if we're in Virtual Wire
  906. * compatibility mode, but most boxes are anymore.
  907. */
  908. reg0 = apic_read(APIC_LVT0);
  909. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  910. reg1 = apic_read(APIC_LVT1);
  911. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  912. return 1;
  913. }
  914. /**
  915. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  916. */
  917. void __init sync_Arb_IDs(void)
  918. {
  919. /*
  920. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  921. * needed on AMD.
  922. */
  923. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  924. return;
  925. /*
  926. * Wait for idle.
  927. */
  928. apic_wait_icr_idle();
  929. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  930. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  931. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  932. }
  933. /*
  934. * An initial setup of the virtual wire mode.
  935. */
  936. void __init init_bsp_APIC(void)
  937. {
  938. unsigned int value;
  939. /*
  940. * Don't do the setup now if we have a SMP BIOS as the
  941. * through-I/O-APIC virtual wire mode might be active.
  942. */
  943. if (smp_found_config || !cpu_has_apic)
  944. return;
  945. /*
  946. * Do not trust the local APIC being empty at bootup.
  947. */
  948. clear_local_APIC();
  949. /*
  950. * Enable APIC.
  951. */
  952. value = apic_read(APIC_SPIV);
  953. value &= ~APIC_VECTOR_MASK;
  954. value |= APIC_SPIV_APIC_ENABLED;
  955. #ifdef CONFIG_X86_32
  956. /* This bit is reserved on P4/Xeon and should be cleared */
  957. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  958. (boot_cpu_data.x86 == 15))
  959. value &= ~APIC_SPIV_FOCUS_DISABLED;
  960. else
  961. #endif
  962. value |= APIC_SPIV_FOCUS_DISABLED;
  963. value |= SPURIOUS_APIC_VECTOR;
  964. apic_write(APIC_SPIV, value);
  965. /*
  966. * Set up the virtual wire mode.
  967. */
  968. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  969. value = APIC_DM_NMI;
  970. if (!lapic_is_integrated()) /* 82489DX */
  971. value |= APIC_LVT_LEVEL_TRIGGER;
  972. apic_write(APIC_LVT1, value);
  973. }
  974. static void __cpuinit lapic_setup_esr(void)
  975. {
  976. unsigned int oldvalue, value, maxlvt;
  977. if (!lapic_is_integrated()) {
  978. pr_info("No ESR for 82489DX.\n");
  979. return;
  980. }
  981. if (apic->disable_esr) {
  982. /*
  983. * Something untraceable is creating bad interrupts on
  984. * secondary quads ... for the moment, just leave the
  985. * ESR disabled - we can't do anything useful with the
  986. * errors anyway - mbligh
  987. */
  988. pr_info("Leaving ESR disabled.\n");
  989. return;
  990. }
  991. maxlvt = lapic_get_maxlvt();
  992. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  993. apic_write(APIC_ESR, 0);
  994. oldvalue = apic_read(APIC_ESR);
  995. /* enables sending errors */
  996. value = ERROR_APIC_VECTOR;
  997. apic_write(APIC_LVTERR, value);
  998. /*
  999. * spec says clear errors after enabling vector.
  1000. */
  1001. if (maxlvt > 3)
  1002. apic_write(APIC_ESR, 0);
  1003. value = apic_read(APIC_ESR);
  1004. if (value != oldvalue)
  1005. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  1006. "vector: 0x%08x after: 0x%08x\n",
  1007. oldvalue, value);
  1008. }
  1009. /**
  1010. * setup_local_APIC - setup the local APIC
  1011. *
  1012. * Used to setup local APIC while initializing BSP or bringin up APs.
  1013. * Always called with preemption disabled.
  1014. */
  1015. void __cpuinit setup_local_APIC(void)
  1016. {
  1017. int cpu = smp_processor_id();
  1018. unsigned int value, queued;
  1019. int i, j, acked = 0;
  1020. unsigned long long tsc = 0, ntsc;
  1021. long long max_loops = cpu_khz;
  1022. if (cpu_has_tsc)
  1023. rdtscll(tsc);
  1024. if (disable_apic) {
  1025. disable_ioapic_support();
  1026. return;
  1027. }
  1028. #ifdef CONFIG_X86_32
  1029. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1030. if (lapic_is_integrated() && apic->disable_esr) {
  1031. apic_write(APIC_ESR, 0);
  1032. apic_write(APIC_ESR, 0);
  1033. apic_write(APIC_ESR, 0);
  1034. apic_write(APIC_ESR, 0);
  1035. }
  1036. #endif
  1037. perf_events_lapic_init();
  1038. /*
  1039. * Double-check whether this APIC is really registered.
  1040. * This is meaningless in clustered apic mode, so we skip it.
  1041. */
  1042. BUG_ON(!apic->apic_id_registered());
  1043. /*
  1044. * Intel recommends to set DFR, LDR and TPR before enabling
  1045. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1046. * document number 292116). So here it goes...
  1047. */
  1048. apic->init_apic_ldr();
  1049. #ifdef CONFIG_X86_32
  1050. /*
  1051. * APIC LDR is initialized. If logical_apicid mapping was
  1052. * initialized during get_smp_config(), make sure it matches the
  1053. * actual value.
  1054. */
  1055. i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  1056. WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
  1057. /* always use the value from LDR */
  1058. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1059. logical_smp_processor_id();
  1060. #endif
  1061. /*
  1062. * Set Task Priority to 'accept all'. We never change this
  1063. * later on.
  1064. */
  1065. value = apic_read(APIC_TASKPRI);
  1066. value &= ~APIC_TPRI_MASK;
  1067. apic_write(APIC_TASKPRI, value);
  1068. /*
  1069. * After a crash, we no longer service the interrupts and a pending
  1070. * interrupt from previous kernel might still have ISR bit set.
  1071. *
  1072. * Most probably by now CPU has serviced that pending interrupt and
  1073. * it might not have done the ack_APIC_irq() because it thought,
  1074. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1075. * does not clear the ISR bit and cpu thinks it has already serivced
  1076. * the interrupt. Hence a vector might get locked. It was noticed
  1077. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1078. */
  1079. do {
  1080. queued = 0;
  1081. for (i = APIC_ISR_NR - 1; i >= 0; i--)
  1082. queued |= apic_read(APIC_IRR + i*0x10);
  1083. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1084. value = apic_read(APIC_ISR + i*0x10);
  1085. for (j = 31; j >= 0; j--) {
  1086. if (value & (1<<j)) {
  1087. ack_APIC_irq();
  1088. acked++;
  1089. }
  1090. }
  1091. }
  1092. if (acked > 256) {
  1093. printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
  1094. acked);
  1095. break;
  1096. }
  1097. if (cpu_has_tsc) {
  1098. rdtscll(ntsc);
  1099. max_loops = (cpu_khz << 10) - (ntsc - tsc);
  1100. } else
  1101. max_loops--;
  1102. } while (queued && max_loops > 0);
  1103. WARN_ON(max_loops <= 0);
  1104. /*
  1105. * Now that we are all set up, enable the APIC
  1106. */
  1107. value = apic_read(APIC_SPIV);
  1108. value &= ~APIC_VECTOR_MASK;
  1109. /*
  1110. * Enable APIC
  1111. */
  1112. value |= APIC_SPIV_APIC_ENABLED;
  1113. #ifdef CONFIG_X86_32
  1114. /*
  1115. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1116. * certain networking cards. If high frequency interrupts are
  1117. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1118. * entry is masked/unmasked at a high rate as well then sooner or
  1119. * later IOAPIC line gets 'stuck', no more interrupts are received
  1120. * from the device. If focus CPU is disabled then the hang goes
  1121. * away, oh well :-(
  1122. *
  1123. * [ This bug can be reproduced easily with a level-triggered
  1124. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1125. * BX chipset. ]
  1126. */
  1127. /*
  1128. * Actually disabling the focus CPU check just makes the hang less
  1129. * frequent as it makes the interrupt distributon model be more
  1130. * like LRU than MRU (the short-term load is more even across CPUs).
  1131. * See also the comment in end_level_ioapic_irq(). --macro
  1132. */
  1133. /*
  1134. * - enable focus processor (bit==0)
  1135. * - 64bit mode always use processor focus
  1136. * so no need to set it
  1137. */
  1138. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1139. #endif
  1140. /*
  1141. * Set spurious IRQ vector
  1142. */
  1143. value |= SPURIOUS_APIC_VECTOR;
  1144. apic_write(APIC_SPIV, value);
  1145. /*
  1146. * Set up LVT0, LVT1:
  1147. *
  1148. * set up through-local-APIC on the BP's LINT0. This is not
  1149. * strictly necessary in pure symmetric-IO mode, but sometimes
  1150. * we delegate interrupts to the 8259A.
  1151. */
  1152. /*
  1153. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1154. */
  1155. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1156. if (!cpu && (pic_mode || !value)) {
  1157. value = APIC_DM_EXTINT;
  1158. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
  1159. } else {
  1160. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1161. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
  1162. }
  1163. apic_write(APIC_LVT0, value);
  1164. /*
  1165. * only the BP should see the LINT1 NMI signal, obviously.
  1166. */
  1167. if (!cpu)
  1168. value = APIC_DM_NMI;
  1169. else
  1170. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1171. if (!lapic_is_integrated()) /* 82489DX */
  1172. value |= APIC_LVT_LEVEL_TRIGGER;
  1173. apic_write(APIC_LVT1, value);
  1174. #ifdef CONFIG_X86_MCE_INTEL
  1175. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1176. if (!cpu)
  1177. cmci_recheck();
  1178. #endif
  1179. }
  1180. void __cpuinit end_local_APIC_setup(void)
  1181. {
  1182. lapic_setup_esr();
  1183. #ifdef CONFIG_X86_32
  1184. {
  1185. unsigned int value;
  1186. /* Disable the local apic timer */
  1187. value = apic_read(APIC_LVTT);
  1188. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1189. apic_write(APIC_LVTT, value);
  1190. }
  1191. #endif
  1192. apic_pm_activate();
  1193. }
  1194. void __init bsp_end_local_APIC_setup(void)
  1195. {
  1196. end_local_APIC_setup();
  1197. /*
  1198. * Now that local APIC setup is completed for BP, configure the fault
  1199. * handling for interrupt remapping.
  1200. */
  1201. if (intr_remapping_enabled)
  1202. enable_drhd_fault_handling();
  1203. }
  1204. #ifdef CONFIG_X86_X2APIC
  1205. void check_x2apic(void)
  1206. {
  1207. if (x2apic_enabled()) {
  1208. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1209. x2apic_preenabled = x2apic_mode = 1;
  1210. }
  1211. }
  1212. void enable_x2apic(void)
  1213. {
  1214. int msr, msr2;
  1215. if (!x2apic_mode)
  1216. return;
  1217. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1218. if (!(msr & X2APIC_ENABLE)) {
  1219. printk_once(KERN_INFO "Enabling x2apic\n");
  1220. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1221. }
  1222. }
  1223. #endif /* CONFIG_X86_X2APIC */
  1224. int __init enable_IR(void)
  1225. {
  1226. #ifdef CONFIG_INTR_REMAP
  1227. if (!intr_remapping_supported()) {
  1228. pr_debug("intr-remapping not supported\n");
  1229. return 0;
  1230. }
  1231. if (!x2apic_preenabled && skip_ioapic_setup) {
  1232. pr_info("Skipped enabling intr-remap because of skipping "
  1233. "io-apic setup\n");
  1234. return 0;
  1235. }
  1236. if (enable_intr_remapping(x2apic_supported()))
  1237. return 0;
  1238. pr_info("Enabled Interrupt-remapping\n");
  1239. return 1;
  1240. #endif
  1241. return 0;
  1242. }
  1243. void __init enable_IR_x2apic(void)
  1244. {
  1245. unsigned long flags;
  1246. struct IO_APIC_route_entry **ioapic_entries;
  1247. int ret, x2apic_enabled = 0;
  1248. int dmar_table_init_ret;
  1249. dmar_table_init_ret = dmar_table_init();
  1250. if (dmar_table_init_ret && !x2apic_supported())
  1251. return;
  1252. ioapic_entries = alloc_ioapic_entries();
  1253. if (!ioapic_entries) {
  1254. pr_err("Allocate ioapic_entries failed\n");
  1255. goto out;
  1256. }
  1257. ret = save_IO_APIC_setup(ioapic_entries);
  1258. if (ret) {
  1259. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1260. goto out;
  1261. }
  1262. local_irq_save(flags);
  1263. legacy_pic->mask_all();
  1264. mask_IO_APIC_setup(ioapic_entries);
  1265. if (dmar_table_init_ret)
  1266. ret = 0;
  1267. else
  1268. ret = enable_IR();
  1269. if (!ret) {
  1270. /* IR is required if there is APIC ID > 255 even when running
  1271. * under KVM
  1272. */
  1273. if (max_physical_apicid > 255 ||
  1274. !hypervisor_x2apic_available())
  1275. goto nox2apic;
  1276. /*
  1277. * without IR all CPUs can be addressed by IOAPIC/MSI
  1278. * only in physical mode
  1279. */
  1280. x2apic_force_phys();
  1281. }
  1282. x2apic_enabled = 1;
  1283. if (x2apic_supported() && !x2apic_mode) {
  1284. x2apic_mode = 1;
  1285. enable_x2apic();
  1286. pr_info("Enabled x2apic\n");
  1287. }
  1288. nox2apic:
  1289. if (!ret) /* IR enabling failed */
  1290. restore_IO_APIC_setup(ioapic_entries);
  1291. legacy_pic->restore_mask();
  1292. local_irq_restore(flags);
  1293. out:
  1294. if (ioapic_entries)
  1295. free_ioapic_entries(ioapic_entries);
  1296. if (x2apic_enabled)
  1297. return;
  1298. if (x2apic_preenabled)
  1299. panic("x2apic: enabled by BIOS but kernel init failed.");
  1300. else if (cpu_has_x2apic)
  1301. pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
  1302. }
  1303. #ifdef CONFIG_X86_64
  1304. /*
  1305. * Detect and enable local APICs on non-SMP boards.
  1306. * Original code written by Keir Fraser.
  1307. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1308. * not correctly set up (usually the APIC timer won't work etc.)
  1309. */
  1310. static int __init detect_init_APIC(void)
  1311. {
  1312. if (!cpu_has_apic) {
  1313. pr_info("No local APIC present\n");
  1314. return -1;
  1315. }
  1316. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1317. return 0;
  1318. }
  1319. #else
  1320. static int __init apic_verify(void)
  1321. {
  1322. u32 features, h, l;
  1323. /*
  1324. * The APIC feature bit should now be enabled
  1325. * in `cpuid'
  1326. */
  1327. features = cpuid_edx(1);
  1328. if (!(features & (1 << X86_FEATURE_APIC))) {
  1329. pr_warning("Could not enable APIC!\n");
  1330. return -1;
  1331. }
  1332. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1333. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1334. /* The BIOS may have set up the APIC at some other address */
  1335. rdmsr(MSR_IA32_APICBASE, l, h);
  1336. if (l & MSR_IA32_APICBASE_ENABLE)
  1337. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1338. pr_info("Found and enabled local APIC!\n");
  1339. return 0;
  1340. }
  1341. int __init apic_force_enable(unsigned long addr)
  1342. {
  1343. u32 h, l;
  1344. if (disable_apic)
  1345. return -1;
  1346. /*
  1347. * Some BIOSes disable the local APIC in the APIC_BASE
  1348. * MSR. This can only be done in software for Intel P6 or later
  1349. * and AMD K7 (Model > 1) or later.
  1350. */
  1351. rdmsr(MSR_IA32_APICBASE, l, h);
  1352. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1353. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1354. l &= ~MSR_IA32_APICBASE_BASE;
  1355. l |= MSR_IA32_APICBASE_ENABLE | addr;
  1356. wrmsr(MSR_IA32_APICBASE, l, h);
  1357. enabled_via_apicbase = 1;
  1358. }
  1359. return apic_verify();
  1360. }
  1361. /*
  1362. * Detect and initialize APIC
  1363. */
  1364. static int __init detect_init_APIC(void)
  1365. {
  1366. /* Disabled by kernel option? */
  1367. if (disable_apic)
  1368. return -1;
  1369. switch (boot_cpu_data.x86_vendor) {
  1370. case X86_VENDOR_AMD:
  1371. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1372. (boot_cpu_data.x86 >= 15))
  1373. break;
  1374. goto no_apic;
  1375. case X86_VENDOR_INTEL:
  1376. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1377. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1378. break;
  1379. goto no_apic;
  1380. default:
  1381. goto no_apic;
  1382. }
  1383. if (!cpu_has_apic) {
  1384. /*
  1385. * Over-ride BIOS and try to enable the local APIC only if
  1386. * "lapic" specified.
  1387. */
  1388. if (!force_enable_local_apic) {
  1389. pr_info("Local APIC disabled by BIOS -- "
  1390. "you can enable it with \"lapic\"\n");
  1391. return -1;
  1392. }
  1393. if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
  1394. return -1;
  1395. } else {
  1396. if (apic_verify())
  1397. return -1;
  1398. }
  1399. apic_pm_activate();
  1400. return 0;
  1401. no_apic:
  1402. pr_info("No local APIC present or hardware disabled\n");
  1403. return -1;
  1404. }
  1405. #endif
  1406. /**
  1407. * init_apic_mappings - initialize APIC mappings
  1408. */
  1409. void __init init_apic_mappings(void)
  1410. {
  1411. unsigned int new_apicid;
  1412. if (x2apic_mode) {
  1413. boot_cpu_physical_apicid = read_apic_id();
  1414. return;
  1415. }
  1416. /* If no local APIC can be found return early */
  1417. if (!smp_found_config && detect_init_APIC()) {
  1418. /* lets NOP'ify apic operations */
  1419. pr_info("APIC: disable apic facility\n");
  1420. apic_disable();
  1421. } else {
  1422. apic_phys = mp_lapic_addr;
  1423. /*
  1424. * acpi lapic path already maps that address in
  1425. * acpi_register_lapic_address()
  1426. */
  1427. if (!acpi_lapic && !smp_found_config)
  1428. register_lapic_address(apic_phys);
  1429. }
  1430. /*
  1431. * Fetch the APIC ID of the BSP in case we have a
  1432. * default configuration (or the MP table is broken).
  1433. */
  1434. new_apicid = read_apic_id();
  1435. if (boot_cpu_physical_apicid != new_apicid) {
  1436. boot_cpu_physical_apicid = new_apicid;
  1437. /*
  1438. * yeah -- we lie about apic_version
  1439. * in case if apic was disabled via boot option
  1440. * but it's not a problem for SMP compiled kernel
  1441. * since smp_sanity_check is prepared for such a case
  1442. * and disable smp mode
  1443. */
  1444. apic_version[new_apicid] =
  1445. GET_APIC_VERSION(apic_read(APIC_LVR));
  1446. }
  1447. }
  1448. void __init register_lapic_address(unsigned long address)
  1449. {
  1450. mp_lapic_addr = address;
  1451. if (!x2apic_mode) {
  1452. set_fixmap_nocache(FIX_APIC_BASE, address);
  1453. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1454. APIC_BASE, mp_lapic_addr);
  1455. }
  1456. if (boot_cpu_physical_apicid == -1U) {
  1457. boot_cpu_physical_apicid = read_apic_id();
  1458. apic_version[boot_cpu_physical_apicid] =
  1459. GET_APIC_VERSION(apic_read(APIC_LVR));
  1460. }
  1461. }
  1462. /*
  1463. * This initializes the IO-APIC and APIC hardware if this is
  1464. * a UP kernel.
  1465. */
  1466. int apic_version[MAX_LOCAL_APIC];
  1467. int __init APIC_init_uniprocessor(void)
  1468. {
  1469. if (disable_apic) {
  1470. pr_info("Apic disabled\n");
  1471. return -1;
  1472. }
  1473. #ifdef CONFIG_X86_64
  1474. if (!cpu_has_apic) {
  1475. disable_apic = 1;
  1476. pr_info("Apic disabled by BIOS\n");
  1477. return -1;
  1478. }
  1479. #else
  1480. if (!smp_found_config && !cpu_has_apic)
  1481. return -1;
  1482. /*
  1483. * Complain if the BIOS pretends there is one.
  1484. */
  1485. if (!cpu_has_apic &&
  1486. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1487. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1488. boot_cpu_physical_apicid);
  1489. return -1;
  1490. }
  1491. #endif
  1492. default_setup_apic_routing();
  1493. verify_local_APIC();
  1494. connect_bsp_APIC();
  1495. #ifdef CONFIG_X86_64
  1496. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1497. #else
  1498. /*
  1499. * Hack: In case of kdump, after a crash, kernel might be booting
  1500. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1501. * might be zero if read from MP tables. Get it from LAPIC.
  1502. */
  1503. # ifdef CONFIG_CRASH_DUMP
  1504. boot_cpu_physical_apicid = read_apic_id();
  1505. # endif
  1506. #endif
  1507. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1508. setup_local_APIC();
  1509. #ifdef CONFIG_X86_IO_APIC
  1510. /*
  1511. * Now enable IO-APICs, actually call clear_IO_APIC
  1512. * We need clear_IO_APIC before enabling error vector
  1513. */
  1514. if (!skip_ioapic_setup && nr_ioapics)
  1515. enable_IO_APIC();
  1516. #endif
  1517. bsp_end_local_APIC_setup();
  1518. #ifdef CONFIG_X86_IO_APIC
  1519. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1520. setup_IO_APIC();
  1521. else {
  1522. nr_ioapics = 0;
  1523. }
  1524. #endif
  1525. x86_init.timers.setup_percpu_clockev();
  1526. return 0;
  1527. }
  1528. /*
  1529. * Local APIC interrupts
  1530. */
  1531. /*
  1532. * This interrupt should _never_ happen with our APIC/SMP architecture
  1533. */
  1534. void smp_spurious_interrupt(struct pt_regs *regs)
  1535. {
  1536. u32 v;
  1537. exit_idle();
  1538. irq_enter();
  1539. /*
  1540. * Check if this really is a spurious interrupt and ACK it
  1541. * if it is a vectored one. Just in case...
  1542. * Spurious interrupts should not be ACKed.
  1543. */
  1544. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1545. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1546. ack_APIC_irq();
  1547. inc_irq_stat(irq_spurious_count);
  1548. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1549. pr_info("spurious APIC interrupt on CPU#%d, "
  1550. "should never happen.\n", smp_processor_id());
  1551. irq_exit();
  1552. }
  1553. /*
  1554. * This interrupt should never happen with our APIC/SMP architecture
  1555. */
  1556. void smp_error_interrupt(struct pt_regs *regs)
  1557. {
  1558. u32 v, v1;
  1559. exit_idle();
  1560. irq_enter();
  1561. /* First tickle the hardware, only then report what went on. -- REW */
  1562. v = apic_read(APIC_ESR);
  1563. apic_write(APIC_ESR, 0);
  1564. v1 = apic_read(APIC_ESR);
  1565. ack_APIC_irq();
  1566. atomic_inc(&irq_err_count);
  1567. /*
  1568. * Here is what the APIC error bits mean:
  1569. * 0: Send CS error
  1570. * 1: Receive CS error
  1571. * 2: Send accept error
  1572. * 3: Receive accept error
  1573. * 4: Reserved
  1574. * 5: Send illegal vector
  1575. * 6: Received illegal vector
  1576. * 7: Illegal register address
  1577. */
  1578. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1579. smp_processor_id(), v , v1);
  1580. irq_exit();
  1581. }
  1582. /**
  1583. * connect_bsp_APIC - attach the APIC to the interrupt system
  1584. */
  1585. void __init connect_bsp_APIC(void)
  1586. {
  1587. #ifdef CONFIG_X86_32
  1588. if (pic_mode) {
  1589. /*
  1590. * Do not trust the local APIC being empty at bootup.
  1591. */
  1592. clear_local_APIC();
  1593. /*
  1594. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1595. * local APIC to INT and NMI lines.
  1596. */
  1597. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1598. "enabling APIC mode.\n");
  1599. imcr_pic_to_apic();
  1600. }
  1601. #endif
  1602. if (apic->enable_apic_mode)
  1603. apic->enable_apic_mode();
  1604. }
  1605. /**
  1606. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1607. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1608. *
  1609. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1610. * APIC is disabled.
  1611. */
  1612. void disconnect_bsp_APIC(int virt_wire_setup)
  1613. {
  1614. unsigned int value;
  1615. #ifdef CONFIG_X86_32
  1616. if (pic_mode) {
  1617. /*
  1618. * Put the board back into PIC mode (has an effect only on
  1619. * certain older boards). Note that APIC interrupts, including
  1620. * IPIs, won't work beyond this point! The only exception are
  1621. * INIT IPIs.
  1622. */
  1623. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1624. "entering PIC mode.\n");
  1625. imcr_apic_to_pic();
  1626. return;
  1627. }
  1628. #endif
  1629. /* Go back to Virtual Wire compatibility mode */
  1630. /* For the spurious interrupt use vector F, and enable it */
  1631. value = apic_read(APIC_SPIV);
  1632. value &= ~APIC_VECTOR_MASK;
  1633. value |= APIC_SPIV_APIC_ENABLED;
  1634. value |= 0xf;
  1635. apic_write(APIC_SPIV, value);
  1636. if (!virt_wire_setup) {
  1637. /*
  1638. * For LVT0 make it edge triggered, active high,
  1639. * external and enabled
  1640. */
  1641. value = apic_read(APIC_LVT0);
  1642. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1643. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1644. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1645. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1646. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1647. apic_write(APIC_LVT0, value);
  1648. } else {
  1649. /* Disable LVT0 */
  1650. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1651. }
  1652. /*
  1653. * For LVT1 make it edge triggered, active high,
  1654. * nmi and enabled
  1655. */
  1656. value = apic_read(APIC_LVT1);
  1657. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1658. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1659. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1660. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1661. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1662. apic_write(APIC_LVT1, value);
  1663. }
  1664. void __cpuinit generic_processor_info(int apicid, int version)
  1665. {
  1666. int cpu;
  1667. if (num_processors >= nr_cpu_ids) {
  1668. int max = nr_cpu_ids;
  1669. int thiscpu = max + disabled_cpus;
  1670. pr_warning(
  1671. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1672. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1673. disabled_cpus++;
  1674. return;
  1675. }
  1676. num_processors++;
  1677. if (apicid == boot_cpu_physical_apicid) {
  1678. /*
  1679. * x86_bios_cpu_apicid is required to have processors listed
  1680. * in same order as logical cpu numbers. Hence the first
  1681. * entry is BSP, and so on.
  1682. * boot_cpu_init() already hold bit 0 in cpu_present_mask
  1683. * for BSP.
  1684. */
  1685. cpu = 0;
  1686. } else
  1687. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1688. /*
  1689. * Validate version
  1690. */
  1691. if (version == 0x0) {
  1692. pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
  1693. cpu, apicid);
  1694. version = 0x10;
  1695. }
  1696. apic_version[apicid] = version;
  1697. if (version != apic_version[boot_cpu_physical_apicid]) {
  1698. pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
  1699. apic_version[boot_cpu_physical_apicid], cpu, version);
  1700. }
  1701. physid_set(apicid, phys_cpu_present_map);
  1702. if (apicid > max_physical_apicid)
  1703. max_physical_apicid = apicid;
  1704. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1705. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1706. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1707. #endif
  1708. #ifdef CONFIG_X86_32
  1709. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1710. apic->x86_32_early_logical_apicid(cpu);
  1711. #endif
  1712. set_cpu_possible(cpu, true);
  1713. set_cpu_present(cpu, true);
  1714. }
  1715. int hard_smp_processor_id(void)
  1716. {
  1717. return read_apic_id();
  1718. }
  1719. void default_init_apic_ldr(void)
  1720. {
  1721. unsigned long val;
  1722. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1723. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1724. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1725. apic_write(APIC_LDR, val);
  1726. }
  1727. #ifdef CONFIG_X86_32
  1728. int default_x86_32_numa_cpu_node(int cpu)
  1729. {
  1730. #ifdef CONFIG_NUMA
  1731. int apicid = early_per_cpu(x86_cpu_to_apicid, cpu);
  1732. if (apicid != BAD_APICID)
  1733. return __apicid_to_node[apicid];
  1734. return NUMA_NO_NODE;
  1735. #else
  1736. return 0;
  1737. #endif
  1738. }
  1739. #endif
  1740. /*
  1741. * Power management
  1742. */
  1743. #ifdef CONFIG_PM
  1744. static struct {
  1745. /*
  1746. * 'active' is true if the local APIC was enabled by us and
  1747. * not the BIOS; this signifies that we are also responsible
  1748. * for disabling it before entering apm/acpi suspend
  1749. */
  1750. int active;
  1751. /* r/w apic fields */
  1752. unsigned int apic_id;
  1753. unsigned int apic_taskpri;
  1754. unsigned int apic_ldr;
  1755. unsigned int apic_dfr;
  1756. unsigned int apic_spiv;
  1757. unsigned int apic_lvtt;
  1758. unsigned int apic_lvtpc;
  1759. unsigned int apic_lvt0;
  1760. unsigned int apic_lvt1;
  1761. unsigned int apic_lvterr;
  1762. unsigned int apic_tmict;
  1763. unsigned int apic_tdcr;
  1764. unsigned int apic_thmr;
  1765. } apic_pm_state;
  1766. static int lapic_suspend(void)
  1767. {
  1768. unsigned long flags;
  1769. int maxlvt;
  1770. if (!apic_pm_state.active)
  1771. return 0;
  1772. maxlvt = lapic_get_maxlvt();
  1773. apic_pm_state.apic_id = apic_read(APIC_ID);
  1774. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1775. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1776. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1777. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1778. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1779. if (maxlvt >= 4)
  1780. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1781. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1782. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1783. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1784. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1785. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1786. #ifdef CONFIG_X86_THERMAL_VECTOR
  1787. if (maxlvt >= 5)
  1788. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1789. #endif
  1790. local_irq_save(flags);
  1791. disable_local_APIC();
  1792. if (intr_remapping_enabled)
  1793. disable_intr_remapping();
  1794. local_irq_restore(flags);
  1795. return 0;
  1796. }
  1797. static void lapic_resume(void)
  1798. {
  1799. unsigned int l, h;
  1800. unsigned long flags;
  1801. int maxlvt, ret;
  1802. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1803. if (!apic_pm_state.active)
  1804. return;
  1805. local_irq_save(flags);
  1806. if (intr_remapping_enabled) {
  1807. ioapic_entries = alloc_ioapic_entries();
  1808. if (!ioapic_entries) {
  1809. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1810. goto restore;
  1811. }
  1812. ret = save_IO_APIC_setup(ioapic_entries);
  1813. if (ret) {
  1814. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1815. free_ioapic_entries(ioapic_entries);
  1816. goto restore;
  1817. }
  1818. mask_IO_APIC_setup(ioapic_entries);
  1819. legacy_pic->mask_all();
  1820. }
  1821. if (x2apic_mode)
  1822. enable_x2apic();
  1823. else {
  1824. /*
  1825. * Make sure the APICBASE points to the right address
  1826. *
  1827. * FIXME! This will be wrong if we ever support suspend on
  1828. * SMP! We'll need to do this as part of the CPU restore!
  1829. */
  1830. rdmsr(MSR_IA32_APICBASE, l, h);
  1831. l &= ~MSR_IA32_APICBASE_BASE;
  1832. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1833. wrmsr(MSR_IA32_APICBASE, l, h);
  1834. }
  1835. maxlvt = lapic_get_maxlvt();
  1836. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1837. apic_write(APIC_ID, apic_pm_state.apic_id);
  1838. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1839. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1840. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1841. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1842. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1843. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1844. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1845. if (maxlvt >= 5)
  1846. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1847. #endif
  1848. if (maxlvt >= 4)
  1849. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1850. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1851. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1852. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1853. apic_write(APIC_ESR, 0);
  1854. apic_read(APIC_ESR);
  1855. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1856. apic_write(APIC_ESR, 0);
  1857. apic_read(APIC_ESR);
  1858. if (intr_remapping_enabled) {
  1859. reenable_intr_remapping(x2apic_mode);
  1860. legacy_pic->restore_mask();
  1861. restore_IO_APIC_setup(ioapic_entries);
  1862. free_ioapic_entries(ioapic_entries);
  1863. }
  1864. restore:
  1865. local_irq_restore(flags);
  1866. }
  1867. /*
  1868. * This device has no shutdown method - fully functioning local APICs
  1869. * are needed on every CPU up until machine_halt/restart/poweroff.
  1870. */
  1871. static struct syscore_ops lapic_syscore_ops = {
  1872. .resume = lapic_resume,
  1873. .suspend = lapic_suspend,
  1874. };
  1875. static void __cpuinit apic_pm_activate(void)
  1876. {
  1877. apic_pm_state.active = 1;
  1878. }
  1879. static int __init init_lapic_sysfs(void)
  1880. {
  1881. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1882. if (cpu_has_apic)
  1883. register_syscore_ops(&lapic_syscore_ops);
  1884. return 0;
  1885. }
  1886. /* local apic needs to resume before other devices access its registers. */
  1887. core_initcall(init_lapic_sysfs);
  1888. #else /* CONFIG_PM */
  1889. static void apic_pm_activate(void) { }
  1890. #endif /* CONFIG_PM */
  1891. #ifdef CONFIG_X86_64
  1892. static int __cpuinit apic_cluster_num(void)
  1893. {
  1894. int i, clusters, zeros;
  1895. unsigned id;
  1896. u16 *bios_cpu_apicid;
  1897. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1898. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1899. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1900. for (i = 0; i < nr_cpu_ids; i++) {
  1901. /* are we being called early in kernel startup? */
  1902. if (bios_cpu_apicid) {
  1903. id = bios_cpu_apicid[i];
  1904. } else if (i < nr_cpu_ids) {
  1905. if (cpu_present(i))
  1906. id = per_cpu(x86_bios_cpu_apicid, i);
  1907. else
  1908. continue;
  1909. } else
  1910. break;
  1911. if (id != BAD_APICID)
  1912. __set_bit(APIC_CLUSTERID(id), clustermap);
  1913. }
  1914. /* Problem: Partially populated chassis may not have CPUs in some of
  1915. * the APIC clusters they have been allocated. Only present CPUs have
  1916. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1917. * Since clusters are allocated sequentially, count zeros only if
  1918. * they are bounded by ones.
  1919. */
  1920. clusters = 0;
  1921. zeros = 0;
  1922. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1923. if (test_bit(i, clustermap)) {
  1924. clusters += 1 + zeros;
  1925. zeros = 0;
  1926. } else
  1927. ++zeros;
  1928. }
  1929. return clusters;
  1930. }
  1931. static int __cpuinitdata multi_checked;
  1932. static int __cpuinitdata multi;
  1933. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1934. {
  1935. if (multi)
  1936. return 0;
  1937. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1938. multi = 1;
  1939. return 0;
  1940. }
  1941. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1942. {
  1943. .callback = set_multi,
  1944. .ident = "IBM System Summit2",
  1945. .matches = {
  1946. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1947. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1948. },
  1949. },
  1950. {}
  1951. };
  1952. static void __cpuinit dmi_check_multi(void)
  1953. {
  1954. if (multi_checked)
  1955. return;
  1956. dmi_check_system(multi_dmi_table);
  1957. multi_checked = 1;
  1958. }
  1959. /*
  1960. * apic_is_clustered_box() -- Check if we can expect good TSC
  1961. *
  1962. * Thus far, the major user of this is IBM's Summit2 series:
  1963. * Clustered boxes may have unsynced TSC problems if they are
  1964. * multi-chassis.
  1965. * Use DMI to check them
  1966. */
  1967. __cpuinit int apic_is_clustered_box(void)
  1968. {
  1969. dmi_check_multi();
  1970. if (multi)
  1971. return 1;
  1972. if (!is_vsmp_box())
  1973. return 0;
  1974. /*
  1975. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1976. * not guaranteed to be synced between boards
  1977. */
  1978. if (apic_cluster_num() > 1)
  1979. return 1;
  1980. return 0;
  1981. }
  1982. #endif
  1983. /*
  1984. * APIC command line parameters
  1985. */
  1986. static int __init setup_disableapic(char *arg)
  1987. {
  1988. disable_apic = 1;
  1989. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1990. return 0;
  1991. }
  1992. early_param("disableapic", setup_disableapic);
  1993. /* same as disableapic, for compatibility */
  1994. static int __init setup_nolapic(char *arg)
  1995. {
  1996. return setup_disableapic(arg);
  1997. }
  1998. early_param("nolapic", setup_nolapic);
  1999. static int __init parse_lapic_timer_c2_ok(char *arg)
  2000. {
  2001. local_apic_timer_c2_ok = 1;
  2002. return 0;
  2003. }
  2004. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  2005. static int __init parse_disable_apic_timer(char *arg)
  2006. {
  2007. disable_apic_timer = 1;
  2008. return 0;
  2009. }
  2010. early_param("noapictimer", parse_disable_apic_timer);
  2011. static int __init parse_nolapic_timer(char *arg)
  2012. {
  2013. disable_apic_timer = 1;
  2014. return 0;
  2015. }
  2016. early_param("nolapic_timer", parse_nolapic_timer);
  2017. static int __init apic_set_verbosity(char *arg)
  2018. {
  2019. if (!arg) {
  2020. #ifdef CONFIG_X86_64
  2021. skip_ioapic_setup = 0;
  2022. return 0;
  2023. #endif
  2024. return -EINVAL;
  2025. }
  2026. if (strcmp("debug", arg) == 0)
  2027. apic_verbosity = APIC_DEBUG;
  2028. else if (strcmp("verbose", arg) == 0)
  2029. apic_verbosity = APIC_VERBOSE;
  2030. else {
  2031. pr_warning("APIC Verbosity level %s not recognised"
  2032. " use apic=verbose or apic=debug\n", arg);
  2033. return -EINVAL;
  2034. }
  2035. return 0;
  2036. }
  2037. early_param("apic", apic_set_verbosity);
  2038. static int __init lapic_insert_resource(void)
  2039. {
  2040. if (!apic_phys)
  2041. return -1;
  2042. /* Put local APIC into the resource map. */
  2043. lapic_resource.start = apic_phys;
  2044. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2045. insert_resource(&iomem_resource, &lapic_resource);
  2046. return 0;
  2047. }
  2048. /*
  2049. * need call insert after e820_reserve_resources()
  2050. * that is using request_resource
  2051. */
  2052. late_initcall(lapic_insert_resource);